2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
33 #include <linux/dma-mapping.h>
34 #include <linux/iommu.h>
35 #include <linux/hmm.h>
36 #include <linux/pagemap.h>
37 #include <linux/sched/task.h>
38 #include <linux/seq_file.h>
39 #include <linux/slab.h>
40 #include <linux/swap.h>
41 #include <linux/swiotlb.h>
43 #include <drm/ttm/ttm_bo_api.h>
44 #include <drm/ttm/ttm_bo_driver.h>
45 #include <drm/ttm/ttm_placement.h>
46 #include <drm/ttm/ttm_module.h>
47 #include <drm/ttm/ttm_page_alloc.h>
49 #include <drm/drm_debugfs.h>
50 #include <drm/amdgpu_drm.h>
53 #include "amdgpu_object.h"
54 #include "amdgpu_trace.h"
55 #include "amdgpu_amdkfd.h"
56 #include "amdgpu_sdma.h"
57 #include "bif/bif_4_1_d.h"
59 static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
60 struct ttm_mem_reg *mem, unsigned num_pages,
61 uint64_t offset, unsigned window,
62 struct amdgpu_ring *ring,
65 static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
66 static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
68 static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
74 * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
77 * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
78 * @type: The type of memory requested
79 * @man: The memory type manager for each domain
81 * This is called by ttm_bo_init_mm() when a buffer object is being
84 static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
85 struct ttm_mem_type_manager *man)
87 struct amdgpu_device *adev;
89 adev = amdgpu_ttm_adev(bdev);
94 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
95 man->available_caching = TTM_PL_MASK_CACHING;
96 man->default_caching = TTM_PL_FLAG_CACHED;
100 man->func = &amdgpu_gtt_mgr_func;
101 man->gpu_offset = adev->gmc.gart_start;
102 man->available_caching = TTM_PL_MASK_CACHING;
103 man->default_caching = TTM_PL_FLAG_CACHED;
104 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
107 /* "On-card" video ram */
108 man->func = &amdgpu_vram_mgr_func;
109 man->gpu_offset = adev->gmc.vram_start;
110 man->flags = TTM_MEMTYPE_FLAG_FIXED |
111 TTM_MEMTYPE_FLAG_MAPPABLE;
112 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
113 man->default_caching = TTM_PL_FLAG_WC;
118 /* On-chip GDS memory*/
119 man->func = &ttm_bo_manager_func;
121 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
122 man->available_caching = TTM_PL_FLAG_UNCACHED;
123 man->default_caching = TTM_PL_FLAG_UNCACHED;
126 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
133 * amdgpu_evict_flags - Compute placement flags
135 * @bo: The buffer object to evict
136 * @placement: Possible destination(s) for evicted BO
138 * Fill in placement data when ttm_bo_evict() is called
140 static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
141 struct ttm_placement *placement)
143 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
144 struct amdgpu_bo *abo;
145 static const struct ttm_place placements = {
148 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
151 /* Don't handle scatter gather BOs */
152 if (bo->type == ttm_bo_type_sg) {
153 placement->num_placement = 0;
154 placement->num_busy_placement = 0;
158 /* Object isn't an AMDGPU object so ignore */
159 if (!amdgpu_bo_is_amdgpu_bo(bo)) {
160 placement->placement = &placements;
161 placement->busy_placement = &placements;
162 placement->num_placement = 1;
163 placement->num_busy_placement = 1;
167 abo = ttm_to_amdgpu_bo(bo);
168 switch (bo->mem.mem_type) {
172 placement->num_placement = 0;
173 placement->num_busy_placement = 0;
177 if (!adev->mman.buffer_funcs_enabled) {
178 /* Move to system memory */
179 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
180 } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
181 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
182 amdgpu_bo_in_cpu_visible_vram(abo)) {
184 /* Try evicting to the CPU inaccessible part of VRAM
185 * first, but only set GTT as busy placement, so this
186 * BO will be evicted to GTT rather than causing other
187 * BOs to be evicted from VRAM
189 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
190 AMDGPU_GEM_DOMAIN_GTT);
191 abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
192 abo->placements[0].lpfn = 0;
193 abo->placement.busy_placement = &abo->placements[1];
194 abo->placement.num_busy_placement = 1;
196 /* Move to GTT memory */
197 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
202 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
205 *placement = abo->placement;
209 * amdgpu_verify_access - Verify access for a mmap call
211 * @bo: The buffer object to map
212 * @filp: The file pointer from the process performing the mmap
214 * This is called by ttm_bo_mmap() to verify whether a process
215 * has the right to mmap a BO to their process space.
217 static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
219 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
222 * Don't verify access for KFD BOs. They don't have a GEM
223 * object associated with them.
228 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
230 return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
235 * amdgpu_move_null - Register memory for a buffer object
237 * @bo: The bo to assign the memory to
238 * @new_mem: The memory to be assigned.
240 * Assign the memory from new_mem to the memory of the buffer object bo.
242 static void amdgpu_move_null(struct ttm_buffer_object *bo,
243 struct ttm_mem_reg *new_mem)
245 struct ttm_mem_reg *old_mem = &bo->mem;
247 BUG_ON(old_mem->mm_node != NULL);
249 new_mem->mm_node = NULL;
253 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
255 * @bo: The bo to assign the memory to.
256 * @mm_node: Memory manager node for drm allocator.
257 * @mem: The region where the bo resides.
260 static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
261 struct drm_mm_node *mm_node,
262 struct ttm_mem_reg *mem)
266 if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
267 addr = mm_node->start << PAGE_SHIFT;
268 addr += bo->bdev->man[mem->mem_type].gpu_offset;
274 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
275 * @offset. It also modifies the offset to be within the drm_mm_node returned
277 * @mem: The region where the bo resides.
278 * @offset: The offset that drm_mm_node is used for finding.
281 static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
282 unsigned long *offset)
284 struct drm_mm_node *mm_node = mem->mm_node;
286 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
287 *offset -= (mm_node->size << PAGE_SHIFT);
294 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
296 * The function copies @size bytes from {src->mem + src->offset} to
297 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
298 * move and different for a BO to BO copy.
300 * @f: Returns the last fence if multiple jobs are submitted.
302 int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
303 struct amdgpu_copy_mem *src,
304 struct amdgpu_copy_mem *dst,
306 struct dma_resv *resv,
307 struct dma_fence **f)
309 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
310 struct drm_mm_node *src_mm, *dst_mm;
311 uint64_t src_node_start, dst_node_start, src_node_size,
312 dst_node_size, src_page_offset, dst_page_offset;
313 struct dma_fence *fence = NULL;
315 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
316 AMDGPU_GPU_PAGE_SIZE);
318 if (!adev->mman.buffer_funcs_enabled) {
319 DRM_ERROR("Trying to move memory with ring turned off.\n");
323 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
324 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
326 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
327 src_page_offset = src_node_start & (PAGE_SIZE - 1);
329 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
330 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
332 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
333 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
335 mutex_lock(&adev->mman.gtt_window_lock);
338 unsigned long cur_size;
339 uint64_t from = src_node_start, to = dst_node_start;
340 struct dma_fence *next;
342 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
343 * begins at an offset, then adjust the size accordingly
345 cur_size = min3(min(src_node_size, dst_node_size), size,
347 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
348 cur_size + dst_page_offset > GTT_MAX_BYTES)
349 cur_size -= max(src_page_offset, dst_page_offset);
351 /* Map only what needs to be accessed. Map src to window 0 and
354 if (src->mem->start == AMDGPU_BO_INVALID_OFFSET) {
355 r = amdgpu_map_buffer(src->bo, src->mem,
356 PFN_UP(cur_size + src_page_offset),
357 src_node_start, 0, ring,
361 /* Adjust the offset because amdgpu_map_buffer returns
362 * start of mapped page
364 from += src_page_offset;
367 if (dst->mem->start == AMDGPU_BO_INVALID_OFFSET) {
368 r = amdgpu_map_buffer(dst->bo, dst->mem,
369 PFN_UP(cur_size + dst_page_offset),
370 dst_node_start, 1, ring,
374 to += dst_page_offset;
377 r = amdgpu_copy_buffer(ring, from, to, cur_size,
378 resv, &next, false, true);
382 dma_fence_put(fence);
389 src_node_size -= cur_size;
390 if (!src_node_size) {
391 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
393 src_node_size = (src_mm->size << PAGE_SHIFT);
396 src_node_start += cur_size;
397 src_page_offset = src_node_start & (PAGE_SIZE - 1);
399 dst_node_size -= cur_size;
400 if (!dst_node_size) {
401 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
403 dst_node_size = (dst_mm->size << PAGE_SHIFT);
406 dst_node_start += cur_size;
407 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
411 mutex_unlock(&adev->mman.gtt_window_lock);
413 *f = dma_fence_get(fence);
414 dma_fence_put(fence);
419 * amdgpu_move_blit - Copy an entire buffer to another buffer
421 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
422 * help move buffers to and from VRAM.
424 static int amdgpu_move_blit(struct ttm_buffer_object *bo,
425 bool evict, bool no_wait_gpu,
426 struct ttm_mem_reg *new_mem,
427 struct ttm_mem_reg *old_mem)
429 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
430 struct amdgpu_copy_mem src, dst;
431 struct dma_fence *fence = NULL;
441 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
442 new_mem->num_pages << PAGE_SHIFT,
443 bo->base.resv, &fence);
447 /* clear the space being freed */
448 if (old_mem->mem_type == TTM_PL_VRAM &&
449 (ttm_to_amdgpu_bo(bo)->flags &
450 AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
451 struct dma_fence *wipe_fence = NULL;
453 r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
457 } else if (wipe_fence) {
458 dma_fence_put(fence);
463 /* Always block for VM page tables before committing the new location */
464 if (bo->type == ttm_bo_type_kernel)
465 r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
467 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
468 dma_fence_put(fence);
473 dma_fence_wait(fence, false);
474 dma_fence_put(fence);
479 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
481 * Called by amdgpu_bo_move().
483 static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
484 struct ttm_operation_ctx *ctx,
485 struct ttm_mem_reg *new_mem)
487 struct amdgpu_device *adev;
488 struct ttm_mem_reg *old_mem = &bo->mem;
489 struct ttm_mem_reg tmp_mem;
490 struct ttm_place placements;
491 struct ttm_placement placement;
494 adev = amdgpu_ttm_adev(bo->bdev);
496 /* create space/pages for new_mem in GTT space */
498 tmp_mem.mm_node = NULL;
499 placement.num_placement = 1;
500 placement.placement = &placements;
501 placement.num_busy_placement = 1;
502 placement.busy_placement = &placements;
505 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
506 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
508 pr_err("Failed to find GTT space for blit from VRAM\n");
512 /* set caching flags */
513 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
518 /* Bind the memory to the GTT space */
519 r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
524 /* blit VRAM to GTT */
525 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
530 /* move BO (in tmp_mem) to new_mem */
531 r = ttm_bo_move_ttm(bo, ctx, new_mem);
533 ttm_bo_mem_put(bo, &tmp_mem);
538 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
540 * Called by amdgpu_bo_move().
542 static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
543 struct ttm_operation_ctx *ctx,
544 struct ttm_mem_reg *new_mem)
546 struct amdgpu_device *adev;
547 struct ttm_mem_reg *old_mem = &bo->mem;
548 struct ttm_mem_reg tmp_mem;
549 struct ttm_placement placement;
550 struct ttm_place placements;
553 adev = amdgpu_ttm_adev(bo->bdev);
555 /* make space in GTT for old_mem buffer */
557 tmp_mem.mm_node = NULL;
558 placement.num_placement = 1;
559 placement.placement = &placements;
560 placement.num_busy_placement = 1;
561 placement.busy_placement = &placements;
564 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
565 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
567 pr_err("Failed to find GTT space for blit to VRAM\n");
571 /* move/bind old memory to GTT space */
572 r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
578 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
583 ttm_bo_mem_put(bo, &tmp_mem);
588 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
590 * Called by amdgpu_bo_move()
592 static bool amdgpu_mem_visible(struct amdgpu_device *adev,
593 struct ttm_mem_reg *mem)
595 struct drm_mm_node *nodes = mem->mm_node;
597 if (mem->mem_type == TTM_PL_SYSTEM ||
598 mem->mem_type == TTM_PL_TT)
600 if (mem->mem_type != TTM_PL_VRAM)
603 /* ttm_mem_reg_ioremap only supports contiguous memory */
604 if (nodes->size != mem->num_pages)
607 return ((nodes->start + nodes->size) << PAGE_SHIFT)
608 <= adev->gmc.visible_vram_size;
612 * amdgpu_bo_move - Move a buffer object to a new memory location
614 * Called by ttm_bo_handle_move_mem()
616 static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
617 struct ttm_operation_ctx *ctx,
618 struct ttm_mem_reg *new_mem)
620 struct amdgpu_device *adev;
621 struct amdgpu_bo *abo;
622 struct ttm_mem_reg *old_mem = &bo->mem;
625 /* Can't move a pinned BO */
626 abo = ttm_to_amdgpu_bo(bo);
627 if (WARN_ON_ONCE(abo->pin_count > 0))
630 adev = amdgpu_ttm_adev(bo->bdev);
632 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
633 amdgpu_move_null(bo, new_mem);
636 if ((old_mem->mem_type == TTM_PL_TT &&
637 new_mem->mem_type == TTM_PL_SYSTEM) ||
638 (old_mem->mem_type == TTM_PL_SYSTEM &&
639 new_mem->mem_type == TTM_PL_TT)) {
641 amdgpu_move_null(bo, new_mem);
644 if (old_mem->mem_type == AMDGPU_PL_GDS ||
645 old_mem->mem_type == AMDGPU_PL_GWS ||
646 old_mem->mem_type == AMDGPU_PL_OA ||
647 new_mem->mem_type == AMDGPU_PL_GDS ||
648 new_mem->mem_type == AMDGPU_PL_GWS ||
649 new_mem->mem_type == AMDGPU_PL_OA) {
650 /* Nothing to save here */
651 amdgpu_move_null(bo, new_mem);
655 if (!adev->mman.buffer_funcs_enabled) {
660 if (old_mem->mem_type == TTM_PL_VRAM &&
661 new_mem->mem_type == TTM_PL_SYSTEM) {
662 r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
663 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
664 new_mem->mem_type == TTM_PL_VRAM) {
665 r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
667 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
673 /* Check that all memory is CPU accessible */
674 if (!amdgpu_mem_visible(adev, old_mem) ||
675 !amdgpu_mem_visible(adev, new_mem)) {
676 pr_err("Move buffer fallback to memcpy unavailable\n");
680 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
685 if (bo->type == ttm_bo_type_device &&
686 new_mem->mem_type == TTM_PL_VRAM &&
687 old_mem->mem_type != TTM_PL_VRAM) {
688 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
689 * accesses the BO after it's moved.
691 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
694 /* update statistics */
695 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
700 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
702 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
704 static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
706 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
707 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
708 struct drm_mm_node *mm_node = mem->mm_node;
710 mem->bus.addr = NULL;
712 mem->bus.size = mem->num_pages << PAGE_SHIFT;
714 mem->bus.is_iomem = false;
715 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
717 switch (mem->mem_type) {
724 mem->bus.offset = mem->start << PAGE_SHIFT;
725 /* check if it's visible */
726 if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
728 /* Only physically contiguous buffers apply. In a contiguous
729 * buffer, size of the first mm_node would match the number of
730 * pages in ttm_mem_reg.
732 if (adev->mman.aper_base_kaddr &&
733 (mm_node->size == mem->num_pages))
734 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
737 mem->bus.base = adev->gmc.aper_base;
738 mem->bus.is_iomem = true;
746 static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
750 static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
751 unsigned long page_offset)
753 struct drm_mm_node *mm;
754 unsigned long offset = (page_offset << PAGE_SHIFT);
756 mm = amdgpu_find_mm_node(&bo->mem, &offset);
757 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
758 (offset >> PAGE_SHIFT);
762 * TTM backend functions.
764 struct amdgpu_ttm_tt {
765 struct ttm_dma_tt ttm;
768 struct task_struct *usertask;
770 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
771 struct hmm_range *range;
776 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
777 * memory and start HMM tracking CPU page table update
779 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
780 * once afterwards to stop HMM tracking
782 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
784 #define MAX_RETRY_HMM_RANGE_FAULT 16
786 int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
788 struct hmm_mirror *mirror = bo->mn ? &bo->mn->mirror : NULL;
789 struct ttm_tt *ttm = bo->tbo.ttm;
790 struct amdgpu_ttm_tt *gtt = (void *)ttm;
791 struct mm_struct *mm = gtt->usertask->mm;
792 unsigned long start = gtt->userptr;
793 struct vm_area_struct *vma;
794 struct hmm_range *range;
799 if (!mm) /* Happens during process shutdown */
802 if (unlikely(!mirror)) {
803 DRM_DEBUG_DRIVER("Failed to get hmm_mirror\n");
808 vma = find_vma(mm, start);
809 if (unlikely(!vma || start < vma->vm_start)) {
813 if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
819 range = kzalloc(sizeof(*range), GFP_KERNEL);
820 if (unlikely(!range)) {
825 pfns = kvmalloc_array(ttm->num_pages, sizeof(*pfns), GFP_KERNEL);
826 if (unlikely(!pfns)) {
828 goto out_free_ranges;
831 amdgpu_hmm_init_range(range);
832 range->default_flags = range->flags[HMM_PFN_VALID];
833 range->default_flags |= amdgpu_ttm_tt_is_readonly(ttm) ?
834 0 : range->flags[HMM_PFN_WRITE];
835 range->pfn_flags_mask = 0;
837 range->start = start;
838 range->end = start + ttm->num_pages * PAGE_SIZE;
840 hmm_range_register(range, mirror);
843 * Just wait for range to be valid, safe to ignore return value as we
844 * will use the return value of hmm_range_fault() below under the
845 * mmap_sem to ascertain the validity of the range.
847 hmm_range_wait_until_valid(range, HMM_RANGE_DEFAULT_TIMEOUT);
849 down_read(&mm->mmap_sem);
850 r = hmm_range_fault(range, 0);
851 up_read(&mm->mmap_sem);
856 for (i = 0; i < ttm->num_pages; i++) {
857 pages[i] = hmm_device_entry_to_page(range, pfns[i]);
858 if (unlikely(!pages[i])) {
859 pr_err("Page fault failed for pfn[%lu] = 0x%llx\n",
872 hmm_range_unregister(range);
881 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
882 * Check if the pages backing this ttm range have been invalidated
884 * Returns: true if pages are still valid
886 bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
888 struct amdgpu_ttm_tt *gtt = (void *)ttm;
891 if (!gtt || !gtt->userptr)
894 DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
895 gtt->userptr, ttm->num_pages);
897 WARN_ONCE(!gtt->range || !gtt->range->pfns,
898 "No user pages to check\n");
901 r = hmm_range_valid(gtt->range);
902 hmm_range_unregister(gtt->range);
904 kvfree(gtt->range->pfns);
914 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
916 * Called by amdgpu_cs_list_validate(). This creates the page list
917 * that backs user memory and will ultimately be mapped into the device
920 void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
924 for (i = 0; i < ttm->num_pages; ++i)
925 ttm->pages[i] = pages ? pages[i] : NULL;
929 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
931 * Called by amdgpu_ttm_backend_bind()
933 static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
935 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
936 struct amdgpu_ttm_tt *gtt = (void *)ttm;
940 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
941 enum dma_data_direction direction = write ?
942 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
944 /* Allocate an SG array and squash pages into it */
945 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
946 ttm->num_pages << PAGE_SHIFT,
951 /* Map SG to device */
953 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
954 if (nents != ttm->sg->nents)
957 /* convert SG to linear array of pages and dma addresses */
958 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
959 gtt->ttm.dma_address, ttm->num_pages);
969 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
971 static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
973 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
974 struct amdgpu_ttm_tt *gtt = (void *)ttm;
976 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
977 enum dma_data_direction direction = write ?
978 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
980 /* double check that we don't free the table twice */
984 /* unmap the pages mapped to the device */
985 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
987 sg_free_table(ttm->sg);
989 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
991 ttm->pages[0] == hmm_device_entry_to_page(gtt->range,
992 gtt->range->pfns[0]))
993 WARN_ONCE(1, "Missing get_user_page_done\n");
997 int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
998 struct ttm_buffer_object *tbo,
1001 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
1002 struct ttm_tt *ttm = tbo->ttm;
1003 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1006 if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
1007 uint64_t page_idx = 1;
1009 r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
1010 ttm->pages, gtt->ttm.dma_address, flags);
1012 goto gart_bind_fail;
1014 /* Patch mtype of the second part BO */
1015 flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
1016 flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1018 r = amdgpu_gart_bind(adev,
1019 gtt->offset + (page_idx << PAGE_SHIFT),
1020 ttm->num_pages - page_idx,
1021 &ttm->pages[page_idx],
1022 &(gtt->ttm.dma_address[page_idx]), flags);
1024 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1025 ttm->pages, gtt->ttm.dma_address, flags);
1030 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
1031 ttm->num_pages, gtt->offset);
1037 * amdgpu_ttm_backend_bind - Bind GTT memory
1039 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
1040 * This handles binding GTT memory to the device address space.
1042 static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
1043 struct ttm_mem_reg *bo_mem)
1045 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1046 struct amdgpu_ttm_tt *gtt = (void*)ttm;
1051 r = amdgpu_ttm_tt_pin_userptr(ttm);
1053 DRM_ERROR("failed to pin userptr\n");
1057 if (!ttm->num_pages) {
1058 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
1059 ttm->num_pages, bo_mem, ttm);
1062 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
1063 bo_mem->mem_type == AMDGPU_PL_GWS ||
1064 bo_mem->mem_type == AMDGPU_PL_OA)
1067 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
1068 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1072 /* compute PTE flags relevant to this BO memory */
1073 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1075 /* bind pages into GART page tables */
1076 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
1077 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1078 ttm->pages, gtt->ttm.dma_address, flags);
1081 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
1082 ttm->num_pages, gtt->offset);
1087 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
1089 int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1091 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1092 struct ttm_operation_ctx ctx = { false, false };
1093 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1094 struct ttm_mem_reg tmp;
1095 struct ttm_placement placement;
1096 struct ttm_place placements;
1097 uint64_t addr, flags;
1100 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1103 addr = amdgpu_gmc_agp_addr(bo);
1104 if (addr != AMDGPU_BO_INVALID_OFFSET) {
1105 bo->mem.start = addr >> PAGE_SHIFT;
1108 /* allocate GART space */
1111 placement.num_placement = 1;
1112 placement.placement = &placements;
1113 placement.num_busy_placement = 1;
1114 placement.busy_placement = &placements;
1115 placements.fpfn = 0;
1116 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1117 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
1120 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
1124 /* compute PTE flags for this buffer object */
1125 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1128 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1129 r = amdgpu_ttm_gart_bind(adev, bo, flags);
1131 ttm_bo_mem_put(bo, &tmp);
1135 ttm_bo_mem_put(bo, &bo->mem);
1139 bo->offset = (bo->mem.start << PAGE_SHIFT) +
1140 bo->bdev->man[bo->mem.mem_type].gpu_offset;
1146 * amdgpu_ttm_recover_gart - Rebind GTT pages
1148 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
1149 * rebind GTT pages during a GPU reset.
1151 int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1153 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1160 flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
1161 r = amdgpu_ttm_gart_bind(adev, tbo, flags);
1167 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
1169 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
1172 static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
1174 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1175 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1178 /* if the pages have userptr pinning then clear that first */
1180 amdgpu_ttm_tt_unpin_userptr(ttm);
1182 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1185 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
1186 r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1188 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
1189 gtt->ttm.ttm.num_pages, gtt->offset);
1193 static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
1195 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1198 put_task_struct(gtt->usertask);
1200 ttm_dma_tt_fini(>t->ttm);
1204 static struct ttm_backend_func amdgpu_backend_func = {
1205 .bind = &amdgpu_ttm_backend_bind,
1206 .unbind = &amdgpu_ttm_backend_unbind,
1207 .destroy = &amdgpu_ttm_backend_destroy,
1211 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
1213 * @bo: The buffer object to create a GTT ttm_tt object around
1215 * Called by ttm_tt_create().
1217 static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1218 uint32_t page_flags)
1220 struct amdgpu_device *adev;
1221 struct amdgpu_ttm_tt *gtt;
1223 adev = amdgpu_ttm_adev(bo->bdev);
1225 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1229 gtt->ttm.ttm.func = &amdgpu_backend_func;
1231 /* allocate space for the uninitialized page entries */
1232 if (ttm_sg_tt_init(>t->ttm, bo, page_flags)) {
1236 return >t->ttm.ttm;
1240 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
1242 * Map the pages of a ttm_tt object to an address space visible
1243 * to the underlying device.
1245 static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
1246 struct ttm_operation_ctx *ctx)
1248 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1249 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1250 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1252 /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1253 if (gtt && gtt->userptr) {
1254 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1258 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1259 ttm->state = tt_unbound;
1263 if (slave && ttm->sg) {
1264 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1265 gtt->ttm.dma_address,
1267 ttm->state = tt_unbound;
1271 #ifdef CONFIG_SWIOTLB
1272 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1273 return ttm_dma_populate(>t->ttm, adev->dev, ctx);
1277 /* fall back to generic helper to populate the page array
1278 * and map them to the device */
1279 return ttm_populate_and_map_pages(adev->dev, >t->ttm, ctx);
1283 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
1285 * Unmaps pages of a ttm_tt object from the device address space and
1286 * unpopulates the page array backing it.
1288 static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1290 struct amdgpu_device *adev;
1291 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1292 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1294 if (gtt && gtt->userptr) {
1295 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1297 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1304 adev = amdgpu_ttm_adev(ttm->bdev);
1306 #ifdef CONFIG_SWIOTLB
1307 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1308 ttm_dma_unpopulate(>t->ttm, adev->dev);
1313 /* fall back to generic helper to unmap and unpopulate array */
1314 ttm_unmap_and_unpopulate_pages(adev->dev, >t->ttm);
1318 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
1321 * @ttm: The ttm_tt object to bind this userptr object to
1322 * @addr: The address in the current tasks VM space to use
1323 * @flags: Requirements of userptr object.
1325 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
1328 int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1331 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1336 gtt->userptr = addr;
1337 gtt->userflags = flags;
1340 put_task_struct(gtt->usertask);
1341 gtt->usertask = current->group_leader;
1342 get_task_struct(gtt->usertask);
1348 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
1350 struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
1352 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1357 if (gtt->usertask == NULL)
1360 return gtt->usertask->mm;
1364 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
1365 * address range for the current task.
1368 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1371 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1374 if (gtt == NULL || !gtt->userptr)
1377 /* Return false if no part of the ttm_tt object lies within
1380 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1381 if (gtt->userptr > end || gtt->userptr + size <= start)
1388 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1390 bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1392 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1394 if (gtt == NULL || !gtt->userptr)
1401 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
1403 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1405 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1410 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1414 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1416 * @ttm: The ttm_tt object to compute the flags for
1417 * @mem: The memory registry backing this ttm_tt object
1419 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1421 uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
1425 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1426 flags |= AMDGPU_PTE_VALID;
1428 if (mem && mem->mem_type == TTM_PL_TT) {
1429 flags |= AMDGPU_PTE_SYSTEM;
1431 if (ttm->caching_state == tt_cached)
1432 flags |= AMDGPU_PTE_SNOOPED;
1439 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
1441 * @ttm: The ttm_tt object to compute the flags for
1442 * @mem: The memory registry backing this ttm_tt object
1444 * Figure out the flags to use for a VM PTE (Page Table Entry).
1446 uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1447 struct ttm_mem_reg *mem)
1449 uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
1451 flags |= adev->gart.gart_pte_flags;
1452 flags |= AMDGPU_PTE_READABLE;
1454 if (!amdgpu_ttm_tt_is_readonly(ttm))
1455 flags |= AMDGPU_PTE_WRITEABLE;
1461 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
1464 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
1465 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
1466 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1467 * used to clean out a memory space.
1469 static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1470 const struct ttm_place *place)
1472 unsigned long num_pages = bo->mem.num_pages;
1473 struct drm_mm_node *node = bo->mem.mm_node;
1474 struct dma_resv_list *flist;
1475 struct dma_fence *f;
1478 /* Don't evict VM page tables while they are busy, otherwise we can't
1479 * cleanly handle page faults.
1481 if (bo->type == ttm_bo_type_kernel &&
1482 !dma_resv_test_signaled_rcu(bo->base.resv, true))
1485 /* If bo is a KFD BO, check if the bo belongs to the current process.
1486 * If true, then return false as any KFD process needs all its BOs to
1487 * be resident to run successfully
1489 flist = dma_resv_get_list(bo->base.resv);
1491 for (i = 0; i < flist->shared_count; ++i) {
1492 f = rcu_dereference_protected(flist->shared[i],
1493 dma_resv_held(bo->base.resv));
1494 if (amdkfd_fence_check_mm(f, current->mm))
1499 switch (bo->mem.mem_type) {
1504 /* Check each drm MM node individually */
1506 if (place->fpfn < (node->start + node->size) &&
1507 !(place->lpfn && place->lpfn <= node->start))
1510 num_pages -= node->size;
1519 return ttm_bo_eviction_valuable(bo, place);
1523 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1525 * @bo: The buffer object to read/write
1526 * @offset: Offset into buffer object
1527 * @buf: Secondary buffer to write/read from
1528 * @len: Length in bytes of access
1529 * @write: true if writing
1531 * This is used to access VRAM that backs a buffer object via MMIO
1532 * access for debugging purposes.
1534 static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1535 unsigned long offset,
1536 void *buf, int len, int write)
1538 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1539 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1540 struct drm_mm_node *nodes;
1544 unsigned long flags;
1546 if (bo->mem.mem_type != TTM_PL_VRAM)
1549 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
1550 pos = (nodes->start << PAGE_SHIFT) + offset;
1552 while (len && pos < adev->gmc.mc_vram_size) {
1553 uint64_t aligned_pos = pos & ~(uint64_t)3;
1554 uint32_t bytes = 4 - (pos & 3);
1555 uint32_t shift = (pos & 3) * 8;
1556 uint32_t mask = 0xffffffff << shift;
1559 mask &= 0xffffffff >> (bytes - len) * 8;
1563 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1564 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1565 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1566 if (!write || mask != 0xffffffff)
1567 value = RREG32_NO_KIQ(mmMM_DATA);
1570 value |= (*(uint32_t *)buf << shift) & mask;
1571 WREG32_NO_KIQ(mmMM_DATA, value);
1573 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1575 value = (value & mask) >> shift;
1576 memcpy(buf, &value, bytes);
1580 buf = (uint8_t *)buf + bytes;
1583 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1585 pos = (nodes->start << PAGE_SHIFT);
1592 static struct ttm_bo_driver amdgpu_bo_driver = {
1593 .ttm_tt_create = &amdgpu_ttm_tt_create,
1594 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1595 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1596 .invalidate_caches = &amdgpu_invalidate_caches,
1597 .init_mem_type = &amdgpu_init_mem_type,
1598 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1599 .evict_flags = &amdgpu_evict_flags,
1600 .move = &amdgpu_bo_move,
1601 .verify_access = &amdgpu_verify_access,
1602 .move_notify = &amdgpu_bo_move_notify,
1603 .release_notify = &amdgpu_bo_release_notify,
1604 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1605 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1606 .io_mem_free = &amdgpu_ttm_io_mem_free,
1607 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1608 .access_memory = &amdgpu_ttm_access_memory,
1609 .del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
1613 * Firmware Reservation functions
1616 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1618 * @adev: amdgpu_device pointer
1620 * free fw reserved vram if it has been reserved.
1622 static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1624 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
1625 NULL, &adev->fw_vram_usage.va);
1629 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1631 * @adev: amdgpu_device pointer
1633 * create bo vram reservation from fw.
1635 static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1637 struct ttm_operation_ctx ctx = { false, false };
1638 struct amdgpu_bo_param bp;
1641 u64 vram_size = adev->gmc.visible_vram_size;
1642 u64 offset = adev->fw_vram_usage.start_offset;
1643 u64 size = adev->fw_vram_usage.size;
1644 struct amdgpu_bo *bo;
1646 memset(&bp, 0, sizeof(bp));
1647 bp.size = adev->fw_vram_usage.size;
1648 bp.byte_align = PAGE_SIZE;
1649 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
1650 bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1651 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1652 bp.type = ttm_bo_type_kernel;
1654 adev->fw_vram_usage.va = NULL;
1655 adev->fw_vram_usage.reserved_bo = NULL;
1657 if (adev->fw_vram_usage.size > 0 &&
1658 adev->fw_vram_usage.size <= vram_size) {
1660 r = amdgpu_bo_create(adev, &bp,
1661 &adev->fw_vram_usage.reserved_bo);
1665 r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
1669 /* remove the original mem node and create a new one at the
1672 bo = adev->fw_vram_usage.reserved_bo;
1673 offset = ALIGN(offset, PAGE_SIZE);
1674 for (i = 0; i < bo->placement.num_placement; ++i) {
1675 bo->placements[i].fpfn = offset >> PAGE_SHIFT;
1676 bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
1679 ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
1680 r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
1681 &bo->tbo.mem, &ctx);
1685 r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
1686 AMDGPU_GEM_DOMAIN_VRAM,
1687 adev->fw_vram_usage.start_offset,
1688 (adev->fw_vram_usage.start_offset +
1689 adev->fw_vram_usage.size));
1692 r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
1693 &adev->fw_vram_usage.va);
1697 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1702 amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
1704 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1706 amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
1708 adev->fw_vram_usage.va = NULL;
1709 adev->fw_vram_usage.reserved_bo = NULL;
1713 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
1714 * gtt/vram related fields.
1716 * This initializes all of the memory space pools that the TTM layer
1717 * will need such as the GTT space (system memory mapped to the device),
1718 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
1719 * can be mapped per VMID.
1721 int amdgpu_ttm_init(struct amdgpu_device *adev)
1726 void *stolen_vga_buf;
1728 mutex_init(&adev->mman.gtt_window_lock);
1730 /* No others user of address space so set it to 0 */
1731 r = ttm_bo_device_init(&adev->mman.bdev,
1733 adev->ddev->anon_inode->i_mapping,
1734 dma_addressing_limited(adev->dev));
1736 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1739 adev->mman.initialized = true;
1741 /* We opt to avoid OOM on system pages allocations */
1742 adev->mman.bdev.no_retry = true;
1744 /* Initialize VRAM pool with all of VRAM divided into pages */
1745 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1746 adev->gmc.real_vram_size >> PAGE_SHIFT);
1748 DRM_ERROR("Failed initializing VRAM heap.\n");
1752 /* Reduce size of CPU-visible VRAM if requested */
1753 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1754 if (amdgpu_vis_vram_limit > 0 &&
1755 vis_vram_limit <= adev->gmc.visible_vram_size)
1756 adev->gmc.visible_vram_size = vis_vram_limit;
1758 /* Change the size here instead of the init above so only lpfn is affected */
1759 amdgpu_ttm_set_buffer_funcs_status(adev, false);
1761 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1762 adev->gmc.visible_vram_size);
1766 *The reserved vram for firmware must be pinned to the specified
1767 *place on the VRAM, so reserve it early.
1769 r = amdgpu_ttm_fw_reserve_vram_init(adev);
1774 /* allocate memory as required for VGA
1775 * This is used for VGA emulation and pre-OS scanout buffers to
1776 * avoid display artifacts while transitioning between pre-OS
1778 r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
1779 AMDGPU_GEM_DOMAIN_VRAM,
1780 &adev->stolen_vga_memory,
1781 NULL, &stolen_vga_buf);
1784 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1785 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1787 /* Compute GTT size, either bsaed on 3/4th the size of RAM size
1788 * or whatever the user passed on module init */
1789 if (amdgpu_gtt_size == -1) {
1793 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1794 adev->gmc.mc_vram_size),
1795 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1798 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1800 /* Initialize GTT memory pool */
1801 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
1803 DRM_ERROR("Failed initializing GTT heap.\n");
1806 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1807 (unsigned)(gtt_size / (1024 * 1024)));
1809 /* Initialize various on-chip memory pools */
1810 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1811 adev->gds.gds_size);
1813 DRM_ERROR("Failed initializing GDS heap.\n");
1817 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1818 adev->gds.gws_size);
1820 DRM_ERROR("Failed initializing gws heap.\n");
1824 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1827 DRM_ERROR("Failed initializing oa heap.\n");
1831 /* Register debugfs entries for amdgpu_ttm */
1832 r = amdgpu_ttm_debugfs_init(adev);
1834 DRM_ERROR("Failed to init debugfs\n");
1841 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
1843 void amdgpu_ttm_late_init(struct amdgpu_device *adev)
1845 void *stolen_vga_buf;
1846 /* return the VGA stolen memory (if any) back to VRAM */
1847 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, &stolen_vga_buf);
1851 * amdgpu_ttm_fini - De-initialize the TTM memory pools
1853 void amdgpu_ttm_fini(struct amdgpu_device *adev)
1855 if (!adev->mman.initialized)
1858 amdgpu_ttm_debugfs_fini(adev);
1859 amdgpu_ttm_fw_reserve_vram_fini(adev);
1860 if (adev->mman.aper_base_kaddr)
1861 iounmap(adev->mman.aper_base_kaddr);
1862 adev->mman.aper_base_kaddr = NULL;
1864 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1865 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1866 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1867 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1868 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1869 ttm_bo_device_release(&adev->mman.bdev);
1870 adev->mman.initialized = false;
1871 DRM_INFO("amdgpu: ttm finalized\n");
1875 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1877 * @adev: amdgpu_device pointer
1878 * @enable: true when we can use buffer functions.
1880 * Enable/disable use of buffer functions during suspend/resume. This should
1881 * only be called at bootup or when userspace isn't running.
1883 void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
1885 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
1889 if (!adev->mman.initialized || adev->in_gpu_reset ||
1890 adev->mman.buffer_funcs_enabled == enable)
1894 struct amdgpu_ring *ring;
1895 struct drm_sched_rq *rq;
1897 ring = adev->mman.buffer_funcs_ring;
1898 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
1899 r = drm_sched_entity_init(&adev->mman.entity, &rq, 1, NULL);
1901 DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
1906 drm_sched_entity_destroy(&adev->mman.entity);
1907 dma_fence_put(man->move);
1911 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1913 size = adev->gmc.real_vram_size;
1915 size = adev->gmc.visible_vram_size;
1916 man->size = size >> PAGE_SHIFT;
1917 adev->mman.buffer_funcs_enabled = enable;
1920 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1922 struct drm_file *file_priv = filp->private_data;
1923 struct amdgpu_device *adev = file_priv->minor->dev->dev_private;
1928 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
1931 static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1932 struct ttm_mem_reg *mem, unsigned num_pages,
1933 uint64_t offset, unsigned window,
1934 struct amdgpu_ring *ring,
1937 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1938 struct amdgpu_device *adev = ring->adev;
1939 struct ttm_tt *ttm = bo->ttm;
1940 struct amdgpu_job *job;
1941 unsigned num_dw, num_bytes;
1942 dma_addr_t *dma_address;
1943 struct dma_fence *fence;
1944 uint64_t src_addr, dst_addr;
1948 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1949 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1951 *addr = adev->gmc.gart_start;
1952 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1953 AMDGPU_GPU_PAGE_SIZE;
1955 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1956 while (num_dw & 0x7)
1959 num_bytes = num_pages * 8;
1961 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1965 src_addr = num_dw * 4;
1966 src_addr += job->ibs[0].gpu_addr;
1968 dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
1969 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1970 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1971 dst_addr, num_bytes);
1973 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1974 WARN_ON(job->ibs[0].length_dw > num_dw);
1976 dma_address = >t->ttm.dma_address[offset >> PAGE_SHIFT];
1977 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1978 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1979 &job->ibs[0].ptr[num_dw]);
1983 r = amdgpu_job_submit(job, &adev->mman.entity,
1984 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1988 dma_fence_put(fence);
1993 amdgpu_job_free(job);
1997 int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1998 uint64_t dst_offset, uint32_t byte_count,
1999 struct dma_resv *resv,
2000 struct dma_fence **fence, bool direct_submit,
2001 bool vm_needs_flush)
2003 struct amdgpu_device *adev = ring->adev;
2004 struct amdgpu_job *job;
2007 unsigned num_loops, num_dw;
2011 if (direct_submit && !ring->sched.ready) {
2012 DRM_ERROR("Trying to move memory with ring turned off.\n");
2016 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
2017 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
2018 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
2020 /* for IB padding */
2021 while (num_dw & 0x7)
2024 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
2028 if (vm_needs_flush) {
2029 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2030 job->vm_needs_flush = true;
2033 r = amdgpu_sync_resv(adev, &job->sync, resv,
2034 AMDGPU_FENCE_OWNER_UNDEFINED,
2037 DRM_ERROR("sync failed (%d).\n", r);
2042 for (i = 0; i < num_loops; i++) {
2043 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
2045 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2046 dst_offset, cur_size_in_bytes);
2048 src_offset += cur_size_in_bytes;
2049 dst_offset += cur_size_in_bytes;
2050 byte_count -= cur_size_in_bytes;
2053 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2054 WARN_ON(job->ibs[0].length_dw > num_dw);
2056 r = amdgpu_job_submit_direct(job, ring, fence);
2058 r = amdgpu_job_submit(job, &adev->mman.entity,
2059 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2066 amdgpu_job_free(job);
2067 DRM_ERROR("Error scheduling IBs (%d)\n", r);
2071 int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2073 struct dma_resv *resv,
2074 struct dma_fence **fence)
2076 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2077 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2078 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2080 struct drm_mm_node *mm_node;
2081 unsigned long num_pages;
2082 unsigned int num_loops, num_dw;
2084 struct amdgpu_job *job;
2087 if (!adev->mman.buffer_funcs_enabled) {
2088 DRM_ERROR("Trying to clear memory with ring turned off.\n");
2092 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2093 r = amdgpu_ttm_alloc_gart(&bo->tbo);
2098 num_pages = bo->tbo.num_pages;
2099 mm_node = bo->tbo.mem.mm_node;
2102 uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2104 num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2105 num_pages -= mm_node->size;
2108 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2110 /* for IB padding */
2113 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
2118 r = amdgpu_sync_resv(adev, &job->sync, resv,
2119 AMDGPU_FENCE_OWNER_UNDEFINED, false);
2121 DRM_ERROR("sync failed (%d).\n", r);
2126 num_pages = bo->tbo.num_pages;
2127 mm_node = bo->tbo.mem.mm_node;
2130 uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2133 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2134 while (byte_count) {
2135 uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
2138 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
2139 dst_addr, cur_size_in_bytes);
2141 dst_addr += cur_size_in_bytes;
2142 byte_count -= cur_size_in_bytes;
2145 num_pages -= mm_node->size;
2149 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2150 WARN_ON(job->ibs[0].length_dw > num_dw);
2151 r = amdgpu_job_submit(job, &adev->mman.entity,
2152 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2159 amdgpu_job_free(job);
2163 #if defined(CONFIG_DEBUG_FS)
2165 static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
2167 struct drm_info_node *node = (struct drm_info_node *)m->private;
2168 unsigned ttm_pl = (uintptr_t)node->info_ent->data;
2169 struct drm_device *dev = node->minor->dev;
2170 struct amdgpu_device *adev = dev->dev_private;
2171 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
2172 struct drm_printer p = drm_seq_file_printer(m);
2174 man->func->debug(man, &p);
2178 static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2179 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
2180 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
2181 {"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
2182 {"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
2183 {"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
2184 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
2185 #ifdef CONFIG_SWIOTLB
2186 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
2191 * amdgpu_ttm_vram_read - Linear read access to VRAM
2193 * Accesses VRAM via MMIO for debugging purposes.
2195 static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2196 size_t size, loff_t *pos)
2198 struct amdgpu_device *adev = file_inode(f)->i_private;
2202 if (size & 0x3 || *pos & 0x3)
2205 if (*pos >= adev->gmc.mc_vram_size)
2209 unsigned long flags;
2212 if (*pos >= adev->gmc.mc_vram_size)
2215 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2216 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
2217 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
2218 value = RREG32_NO_KIQ(mmMM_DATA);
2219 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
2221 r = put_user(value, (uint32_t *)buf);
2235 * amdgpu_ttm_vram_write - Linear write access to VRAM
2237 * Accesses VRAM via MMIO for debugging purposes.
2239 static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
2240 size_t size, loff_t *pos)
2242 struct amdgpu_device *adev = file_inode(f)->i_private;
2246 if (size & 0x3 || *pos & 0x3)
2249 if (*pos >= adev->gmc.mc_vram_size)
2253 unsigned long flags;
2256 if (*pos >= adev->gmc.mc_vram_size)
2259 r = get_user(value, (uint32_t *)buf);
2263 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2264 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
2265 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
2266 WREG32_NO_KIQ(mmMM_DATA, value);
2267 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
2278 static const struct file_operations amdgpu_ttm_vram_fops = {
2279 .owner = THIS_MODULE,
2280 .read = amdgpu_ttm_vram_read,
2281 .write = amdgpu_ttm_vram_write,
2282 .llseek = default_llseek,
2285 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2288 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
2290 static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
2291 size_t size, loff_t *pos)
2293 struct amdgpu_device *adev = file_inode(f)->i_private;
2298 loff_t p = *pos / PAGE_SIZE;
2299 unsigned off = *pos & ~PAGE_MASK;
2300 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
2304 if (p >= adev->gart.num_cpu_pages)
2307 page = adev->gart.pages[p];
2312 r = copy_to_user(buf, ptr, cur_size);
2313 kunmap(adev->gart.pages[p]);
2315 r = clear_user(buf, cur_size);
2329 static const struct file_operations amdgpu_ttm_gtt_fops = {
2330 .owner = THIS_MODULE,
2331 .read = amdgpu_ttm_gtt_read,
2332 .llseek = default_llseek
2338 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
2340 * This function is used to read memory that has been mapped to the
2341 * GPU and the known addresses are not physical addresses but instead
2342 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2344 static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2345 size_t size, loff_t *pos)
2347 struct amdgpu_device *adev = file_inode(f)->i_private;
2348 struct iommu_domain *dom;
2352 /* retrieve the IOMMU domain if any for this device */
2353 dom = iommu_get_domain_for_dev(adev->dev);
2356 phys_addr_t addr = *pos & PAGE_MASK;
2357 loff_t off = *pos & ~PAGE_MASK;
2358 size_t bytes = PAGE_SIZE - off;
2363 bytes = bytes < size ? bytes : size;
2365 /* Translate the bus address to a physical address. If
2366 * the domain is NULL it means there is no IOMMU active
2367 * and the address translation is the identity
2369 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2371 pfn = addr >> PAGE_SHIFT;
2372 if (!pfn_valid(pfn))
2375 p = pfn_to_page(pfn);
2376 if (p->mapping != adev->mman.bdev.dev_mapping)
2380 r = copy_to_user(buf, ptr + off, bytes);
2394 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
2396 * This function is used to write memory that has been mapped to the
2397 * GPU and the known addresses are not physical addresses but instead
2398 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2400 static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2401 size_t size, loff_t *pos)
2403 struct amdgpu_device *adev = file_inode(f)->i_private;
2404 struct iommu_domain *dom;
2408 dom = iommu_get_domain_for_dev(adev->dev);
2411 phys_addr_t addr = *pos & PAGE_MASK;
2412 loff_t off = *pos & ~PAGE_MASK;
2413 size_t bytes = PAGE_SIZE - off;
2418 bytes = bytes < size ? bytes : size;
2420 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2422 pfn = addr >> PAGE_SHIFT;
2423 if (!pfn_valid(pfn))
2426 p = pfn_to_page(pfn);
2427 if (p->mapping != adev->mman.bdev.dev_mapping)
2431 r = copy_from_user(ptr + off, buf, bytes);
2444 static const struct file_operations amdgpu_ttm_iomem_fops = {
2445 .owner = THIS_MODULE,
2446 .read = amdgpu_iomem_read,
2447 .write = amdgpu_iomem_write,
2448 .llseek = default_llseek
2451 static const struct {
2453 const struct file_operations *fops;
2455 } ttm_debugfs_entries[] = {
2456 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
2457 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2458 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
2460 { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2465 static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2467 #if defined(CONFIG_DEBUG_FS)
2470 struct drm_minor *minor = adev->ddev->primary;
2471 struct dentry *ent, *root = minor->debugfs_root;
2473 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
2474 ent = debugfs_create_file(
2475 ttm_debugfs_entries[count].name,
2476 S_IFREG | S_IRUGO, root,
2478 ttm_debugfs_entries[count].fops);
2480 return PTR_ERR(ent);
2481 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2482 i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2483 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2484 i_size_write(ent->d_inode, adev->gmc.gart_size);
2485 adev->mman.debugfs_entries[count] = ent;
2488 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2490 #ifdef CONFIG_SWIOTLB
2491 if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
2495 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
2501 static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
2503 #if defined(CONFIG_DEBUG_FS)
2506 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
2507 debugfs_remove(adev->mman.debugfs_entries[i]);