2 * Freescale SPI controller driver.
4 * Maintainer: Kumar Gala
6 * Copyright (C) 2006 Polycom, Inc.
7 * Copyright 2010 Freescale Semiconductor, Inc.
9 * CPM SPI and QE buffer descriptors mode support:
10 * Copyright (c) 2009 MontaVista Software, Inc.
14 * Copyright (c) 2012 Aeroflex Gaisler AB.
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2 of the License, or (at your
20 * option) any later version.
22 #include <linux/delay.h>
23 #include <linux/dma-mapping.h>
24 #include <linux/fsl_devices.h>
25 #include <linux/gpio.h>
26 #include <linux/interrupt.h>
27 #include <linux/irq.h>
28 #include <linux/kernel.h>
30 #include <linux/module.h>
31 #include <linux/mutex.h>
33 #include <linux/of_address.h>
34 #include <linux/of_irq.h>
35 #include <linux/of_gpio.h>
36 #include <linux/of_platform.h>
37 #include <linux/platform_device.h>
38 #include <linux/spi/spi.h>
39 #include <linux/spi/spi_bitbang.h>
40 #include <linux/types.h>
42 #include "spi-fsl-lib.h"
43 #include "spi-fsl-cpm.h"
44 #include "spi-fsl-spi.h"
49 struct fsl_spi_match_data {
53 static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
57 static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
61 static const struct of_device_id of_fsl_spi_match[] = {
63 .compatible = "fsl,spi",
64 .data = &of_fsl_spi_fsl_config,
67 .compatible = "aeroflexgaisler,spictrl",
68 .data = &of_fsl_spi_grlib_config,
72 MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
74 static int fsl_spi_get_type(struct device *dev)
76 const struct of_device_id *match;
79 match = of_match_node(of_fsl_spi_match, dev->of_node);
80 if (match && match->data)
81 return ((struct fsl_spi_match_data *)match->data)->type;
86 static void fsl_spi_change_mode(struct spi_device *spi)
88 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
89 struct spi_mpc8xxx_cs *cs = spi->controller_state;
90 struct fsl_spi_reg *reg_base = mspi->reg_base;
91 __be32 __iomem *mode = ®_base->mode;
94 if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
97 /* Turn off IRQs locally to minimize time that SPI is disabled. */
98 local_irq_save(flags);
100 /* Turn off SPI unit prior changing mode */
101 mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
103 /* When in CPM mode, we need to reinit tx and rx. */
104 if (mspi->flags & SPI_CPM_MODE) {
105 fsl_spi_cpm_reinit_txrx(mspi);
107 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
108 local_irq_restore(flags);
111 static void fsl_spi_chipselect(struct spi_device *spi, int value)
113 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
114 struct fsl_spi_platform_data *pdata;
115 bool pol = spi->mode & SPI_CS_HIGH;
116 struct spi_mpc8xxx_cs *cs = spi->controller_state;
118 pdata = spi->dev.parent->parent->platform_data;
120 if (value == BITBANG_CS_INACTIVE) {
121 if (pdata->cs_control)
122 pdata->cs_control(spi, !pol);
125 if (value == BITBANG_CS_ACTIVE) {
126 mpc8xxx_spi->rx_shift = cs->rx_shift;
127 mpc8xxx_spi->tx_shift = cs->tx_shift;
128 mpc8xxx_spi->get_rx = cs->get_rx;
129 mpc8xxx_spi->get_tx = cs->get_tx;
131 fsl_spi_change_mode(spi);
133 if (pdata->cs_control)
134 pdata->cs_control(spi, pol);
138 static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
139 int bits_per_word, int msb_first)
144 if (bits_per_word <= 8) {
147 } else if (bits_per_word <= 16) {
152 if (bits_per_word <= 8)
157 static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
158 int bits_per_word, int msb_first)
162 if (bits_per_word <= 16) {
164 *rx_shift = 16; /* LSB in bit 16 */
165 *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
167 *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
172 static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
173 struct spi_device *spi,
174 struct mpc8xxx_spi *mpc8xxx_spi,
179 if (bits_per_word <= 8) {
180 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
181 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
182 } else if (bits_per_word <= 16) {
183 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
184 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
185 } else if (bits_per_word <= 32) {
186 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
187 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
191 if (mpc8xxx_spi->set_shifts)
192 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
194 !(spi->mode & SPI_LSB_FIRST));
196 mpc8xxx_spi->rx_shift = cs->rx_shift;
197 mpc8xxx_spi->tx_shift = cs->tx_shift;
198 mpc8xxx_spi->get_rx = cs->get_rx;
199 mpc8xxx_spi->get_tx = cs->get_tx;
201 return bits_per_word;
204 static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
205 struct spi_device *spi,
208 /* QE uses Little Endian for words > 8
209 * so transform all words > 8 into 8 bits
210 * Unfortnatly that doesn't work for LSB so
211 * reject these for now */
212 /* Note: 32 bits word, LSB works iff
213 * tfcr/rfcr is set to CPMFCR_GBL */
214 if (spi->mode & SPI_LSB_FIRST &&
217 if (bits_per_word > 8)
218 return 8; /* pretend its 8 bits */
219 return bits_per_word;
222 static int fsl_spi_setup_transfer(struct spi_device *spi,
223 struct spi_transfer *t)
225 struct mpc8xxx_spi *mpc8xxx_spi;
226 int bits_per_word = 0;
229 struct spi_mpc8xxx_cs *cs = spi->controller_state;
231 mpc8xxx_spi = spi_master_get_devdata(spi->master);
234 bits_per_word = t->bits_per_word;
238 /* spi_transfer level calls that work per-word */
240 bits_per_word = spi->bits_per_word;
243 hz = spi->max_speed_hz;
245 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
246 bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
249 else if (mpc8xxx_spi->flags & SPI_QE)
250 bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
253 if (bits_per_word < 0)
254 return bits_per_word;
256 if (bits_per_word == 32)
259 bits_per_word = bits_per_word - 1;
261 /* mask out bits we are going to set */
262 cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
265 cs->hw_mode |= SPMODE_LEN(bits_per_word);
267 if ((mpc8xxx_spi->spibrg / hz) > 64) {
268 cs->hw_mode |= SPMODE_DIV16;
269 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
271 WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. "
272 "Will use %d Hz instead.\n", dev_name(&spi->dev),
273 hz, mpc8xxx_spi->spibrg / 1024);
277 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
282 cs->hw_mode |= SPMODE_PM(pm);
284 fsl_spi_change_mode(spi);
288 static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
289 struct spi_transfer *t, unsigned int len)
292 struct fsl_spi_reg *reg_base = mspi->reg_base;
297 mpc8xxx_spi_write_reg(®_base->mask, SPIM_NE);
300 word = mspi->get_tx(mspi);
301 mpc8xxx_spi_write_reg(®_base->transmit, word);
306 static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
309 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
310 struct fsl_spi_reg *reg_base;
311 unsigned int len = t->len;
315 reg_base = mpc8xxx_spi->reg_base;
316 bits_per_word = spi->bits_per_word;
317 if (t->bits_per_word)
318 bits_per_word = t->bits_per_word;
320 if (bits_per_word > 8) {
321 /* invalid length? */
326 if (bits_per_word > 16) {
327 /* invalid length? */
333 mpc8xxx_spi->tx = t->tx_buf;
334 mpc8xxx_spi->rx = t->rx_buf;
336 reinit_completion(&mpc8xxx_spi->done);
338 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
339 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
341 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
345 wait_for_completion(&mpc8xxx_spi->done);
347 /* disable rx ints */
348 mpc8xxx_spi_write_reg(®_base->mask, 0);
350 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
351 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
353 return mpc8xxx_spi->count;
356 static int fsl_spi_do_one_msg(struct spi_master *master,
357 struct spi_message *m)
359 struct spi_device *spi = m->spi;
360 struct spi_transfer *t, *first;
361 unsigned int cs_change;
362 const int nsecs = 50;
365 /* Don't allow changes if CS is active */
366 first = list_first_entry(&m->transfers, struct spi_transfer,
368 list_for_each_entry(t, &m->transfers, transfer_list) {
369 if ((first->bits_per_word != t->bits_per_word) ||
370 (first->speed_hz != t->speed_hz)) {
372 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
379 list_for_each_entry(t, &m->transfers, transfer_list) {
380 if (t->bits_per_word || t->speed_hz) {
382 status = fsl_spi_setup_transfer(spi, t);
388 fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
391 cs_change = t->cs_change;
393 status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
398 m->actual_length += t->len;
401 udelay(t->delay_usecs);
405 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
411 spi_finalize_current_message(master);
413 if (status || !cs_change) {
415 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
418 fsl_spi_setup_transfer(spi, NULL);
422 static int fsl_spi_setup(struct spi_device *spi)
424 struct mpc8xxx_spi *mpc8xxx_spi;
425 struct fsl_spi_reg *reg_base;
428 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
430 if (!spi->max_speed_hz)
434 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
437 spi_set_ctldata(spi, cs);
439 mpc8xxx_spi = spi_master_get_devdata(spi->master);
441 reg_base = mpc8xxx_spi->reg_base;
443 hw_mode = cs->hw_mode; /* Save original settings */
444 cs->hw_mode = mpc8xxx_spi_read_reg(®_base->mode);
445 /* mask out bits we are going to set */
446 cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
447 | SPMODE_REV | SPMODE_LOOP);
449 if (spi->mode & SPI_CPHA)
450 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
451 if (spi->mode & SPI_CPOL)
452 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
453 if (!(spi->mode & SPI_LSB_FIRST))
454 cs->hw_mode |= SPMODE_REV;
455 if (spi->mode & SPI_LOOP)
456 cs->hw_mode |= SPMODE_LOOP;
458 retval = fsl_spi_setup_transfer(spi, NULL);
460 cs->hw_mode = hw_mode; /* Restore settings */
464 if (mpc8xxx_spi->type == TYPE_GRLIB) {
465 if (gpio_is_valid(spi->cs_gpio)) {
468 retval = gpio_request(spi->cs_gpio,
469 dev_name(&spi->dev));
473 desel = !(spi->mode & SPI_CS_HIGH);
474 retval = gpio_direction_output(spi->cs_gpio, desel);
476 gpio_free(spi->cs_gpio);
479 } else if (spi->cs_gpio != -ENOENT) {
480 if (spi->cs_gpio < 0)
484 /* When spi->cs_gpio == -ENOENT, a hole in the phandle list
485 * indicates to use native chipselect if present, or allow for
486 * an always selected chip
490 /* Initialize chipselect - might be active for SPI_CS_HIGH mode */
491 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
496 static void fsl_spi_cleanup(struct spi_device *spi)
498 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
499 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
501 if (mpc8xxx_spi->type == TYPE_GRLIB && gpio_is_valid(spi->cs_gpio))
502 gpio_free(spi->cs_gpio);
505 spi_set_ctldata(spi, NULL);
508 static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
510 struct fsl_spi_reg *reg_base = mspi->reg_base;
512 /* We need handle RX first */
513 if (events & SPIE_NE) {
514 u32 rx_data = mpc8xxx_spi_read_reg(®_base->receive);
517 mspi->get_rx(rx_data, mspi);
520 if ((events & SPIE_NF) == 0)
521 /* spin until TX is done */
523 mpc8xxx_spi_read_reg(®_base->event)) &
527 /* Clear the events */
528 mpc8xxx_spi_write_reg(®_base->event, events);
532 u32 word = mspi->get_tx(mspi);
534 mpc8xxx_spi_write_reg(®_base->transmit, word);
536 complete(&mspi->done);
540 static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
542 struct mpc8xxx_spi *mspi = context_data;
543 irqreturn_t ret = IRQ_NONE;
545 struct fsl_spi_reg *reg_base = mspi->reg_base;
547 /* Get interrupt events(tx/rx) */
548 events = mpc8xxx_spi_read_reg(®_base->event);
552 dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
554 if (mspi->flags & SPI_CPM_MODE)
555 fsl_spi_cpm_irq(mspi, events);
557 fsl_spi_cpu_irq(mspi, events);
562 static void fsl_spi_remove(struct mpc8xxx_spi *mspi)
564 iounmap(mspi->reg_base);
565 fsl_spi_cpm_free(mspi);
568 static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
570 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
571 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
573 u16 cs = spi->chip_select;
575 if (gpio_is_valid(spi->cs_gpio)) {
576 gpio_set_value(spi->cs_gpio, on);
577 } else if (cs < mpc8xxx_spi->native_chipselects) {
578 slvsel = mpc8xxx_spi_read_reg(®_base->slvsel);
579 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
580 mpc8xxx_spi_write_reg(®_base->slvsel, slvsel);
584 static void fsl_spi_grlib_probe(struct device *dev)
586 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
587 struct spi_master *master = dev_get_drvdata(dev);
588 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
589 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
593 capabilities = mpc8xxx_spi_read_reg(®_base->cap);
595 mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
596 mbits = SPCAP_MAXWLEN(capabilities);
598 mpc8xxx_spi->max_bits_per_word = mbits + 1;
600 mpc8xxx_spi->native_chipselects = 0;
601 if (SPCAP_SSEN(capabilities)) {
602 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
603 mpc8xxx_spi_write_reg(®_base->slvsel, 0xffffffff);
605 master->num_chipselect = mpc8xxx_spi->native_chipselects;
606 pdata->cs_control = fsl_spi_grlib_cs_control;
609 static struct spi_master * fsl_spi_probe(struct device *dev,
610 struct resource *mem, unsigned int irq)
612 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
613 struct spi_master *master;
614 struct mpc8xxx_spi *mpc8xxx_spi;
615 struct fsl_spi_reg *reg_base;
619 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
620 if (master == NULL) {
625 dev_set_drvdata(dev, master);
627 mpc8xxx_spi_probe(dev, mem, irq);
629 master->setup = fsl_spi_setup;
630 master->cleanup = fsl_spi_cleanup;
631 master->transfer_one_message = fsl_spi_do_one_msg;
633 mpc8xxx_spi = spi_master_get_devdata(master);
634 mpc8xxx_spi->spi_remove = fsl_spi_remove;
635 mpc8xxx_spi->max_bits_per_word = 32;
636 mpc8xxx_spi->type = fsl_spi_get_type(dev);
638 ret = fsl_spi_cpm_init(mpc8xxx_spi);
642 mpc8xxx_spi->reg_base = ioremap(mem->start, resource_size(mem));
643 if (mpc8xxx_spi->reg_base == NULL) {
648 if (mpc8xxx_spi->type == TYPE_GRLIB)
649 fsl_spi_grlib_probe(dev);
651 master->bits_per_word_mask =
652 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) &
653 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
655 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
656 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
658 if (mpc8xxx_spi->set_shifts)
659 /* 8 bits per word and MSB first */
660 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
661 &mpc8xxx_spi->tx_shift, 8, 1);
663 /* Register for SPI Interrupt */
664 ret = request_irq(mpc8xxx_spi->irq, fsl_spi_irq,
665 0, "fsl_spi", mpc8xxx_spi);
670 reg_base = mpc8xxx_spi->reg_base;
672 /* SPI controller initializations */
673 mpc8xxx_spi_write_reg(®_base->mode, 0);
674 mpc8xxx_spi_write_reg(®_base->mask, 0);
675 mpc8xxx_spi_write_reg(®_base->command, 0);
676 mpc8xxx_spi_write_reg(®_base->event, 0xffffffff);
678 /* Enable SPI interface */
679 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
680 if (mpc8xxx_spi->max_bits_per_word < 8) {
681 regval &= ~SPMODE_LEN(0xF);
682 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
684 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
687 mpc8xxx_spi_write_reg(®_base->mode, regval);
689 ret = spi_register_master(master);
693 dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
694 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
699 free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
701 iounmap(mpc8xxx_spi->reg_base);
703 fsl_spi_cpm_free(mpc8xxx_spi);
705 spi_master_put(master);
710 static void fsl_spi_cs_control(struct spi_device *spi, bool on)
712 struct device *dev = spi->dev.parent->parent;
713 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
714 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
715 u16 cs = spi->chip_select;
716 int gpio = pinfo->gpios[cs];
717 bool alow = pinfo->alow_flags[cs];
719 gpio_set_value(gpio, on ^ alow);
722 static int of_fsl_spi_get_chipselects(struct device *dev)
724 struct device_node *np = dev->of_node;
725 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
726 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
731 ngpios = of_gpio_count(np);
734 * SPI w/o chip-select line. One SPI device is still permitted
737 pdata->max_chipselect = 1;
741 pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL);
744 memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios));
746 pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags),
748 if (!pinfo->alow_flags) {
750 goto err_alloc_flags;
753 for (; i < ngpios; i++) {
755 enum of_gpio_flags flags;
757 gpio = of_get_gpio_flags(np, i, &flags);
758 if (!gpio_is_valid(gpio)) {
759 dev_err(dev, "invalid gpio #%d: %d\n", i, gpio);
764 ret = gpio_request(gpio, dev_name(dev));
766 dev_err(dev, "can't request gpio #%d: %d\n", i, ret);
770 pinfo->gpios[i] = gpio;
771 pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW;
773 ret = gpio_direction_output(pinfo->gpios[i],
774 pinfo->alow_flags[i]);
776 dev_err(dev, "can't set output direction for gpio "
777 "#%d: %d\n", i, ret);
782 pdata->max_chipselect = ngpios;
783 pdata->cs_control = fsl_spi_cs_control;
789 if (gpio_is_valid(pinfo->gpios[i]))
790 gpio_free(pinfo->gpios[i]);
794 kfree(pinfo->alow_flags);
795 pinfo->alow_flags = NULL;
802 static int of_fsl_spi_free_chipselects(struct device *dev)
804 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
805 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
811 for (i = 0; i < pdata->max_chipselect; i++) {
812 if (gpio_is_valid(pinfo->gpios[i]))
813 gpio_free(pinfo->gpios[i]);
817 kfree(pinfo->alow_flags);
821 static int of_fsl_spi_probe(struct platform_device *ofdev)
823 struct device *dev = &ofdev->dev;
824 struct device_node *np = ofdev->dev.of_node;
825 struct spi_master *master;
830 ret = of_mpc8xxx_spi_probe(ofdev);
834 type = fsl_spi_get_type(&ofdev->dev);
835 if (type == TYPE_FSL) {
836 ret = of_fsl_spi_get_chipselects(dev);
841 ret = of_address_to_resource(np, 0, &mem);
845 irq = irq_of_parse_and_map(np, 0);
851 master = fsl_spi_probe(dev, &mem, irq);
852 if (IS_ERR(master)) {
853 ret = PTR_ERR(master);
860 if (type == TYPE_FSL)
861 of_fsl_spi_free_chipselects(dev);
865 static int of_fsl_spi_remove(struct platform_device *ofdev)
867 struct spi_master *master = platform_get_drvdata(ofdev);
868 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
871 ret = mpc8xxx_spi_remove(&ofdev->dev);
874 if (mpc8xxx_spi->type == TYPE_FSL)
875 of_fsl_spi_free_chipselects(&ofdev->dev);
879 static struct platform_driver of_fsl_spi_driver = {
882 .of_match_table = of_fsl_spi_match,
884 .probe = of_fsl_spi_probe,
885 .remove = of_fsl_spi_remove,
888 #ifdef CONFIG_MPC832x_RDB
891 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
892 * only. The driver should go away soon, since newer MPC8323E-RDB's device
893 * tree can work with OpenFirmware driver. But for now we support old trees
896 static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
898 struct resource *mem;
900 struct spi_master *master;
902 if (!dev_get_platdata(&pdev->dev))
905 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
909 irq = platform_get_irq(pdev, 0);
913 master = fsl_spi_probe(&pdev->dev, mem, irq);
914 return PTR_ERR_OR_ZERO(master);
917 static int plat_mpc8xxx_spi_remove(struct platform_device *pdev)
919 return mpc8xxx_spi_remove(&pdev->dev);
922 MODULE_ALIAS("platform:mpc8xxx_spi");
923 static struct platform_driver mpc8xxx_spi_driver = {
924 .probe = plat_mpc8xxx_spi_probe,
925 .remove = plat_mpc8xxx_spi_remove,
927 .name = "mpc8xxx_spi",
931 static bool legacy_driver_failed;
933 static void __init legacy_driver_register(void)
935 legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
938 static void __exit legacy_driver_unregister(void)
940 if (legacy_driver_failed)
942 platform_driver_unregister(&mpc8xxx_spi_driver);
945 static void __init legacy_driver_register(void) {}
946 static void __exit legacy_driver_unregister(void) {}
947 #endif /* CONFIG_MPC832x_RDB */
949 static int __init fsl_spi_init(void)
951 legacy_driver_register();
952 return platform_driver_register(&of_fsl_spi_driver);
954 module_init(fsl_spi_init);
956 static void __exit fsl_spi_exit(void)
958 platform_driver_unregister(&of_fsl_spi_driver);
959 legacy_driver_unregister();
961 module_exit(fsl_spi_exit);
963 MODULE_AUTHOR("Kumar Gala");
964 MODULE_DESCRIPTION("Simple Freescale SPI Driver");
965 MODULE_LICENSE("GPL");