]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c
drm/amdgpu: support indirect access reg outside of mmio bar (v2)
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vm.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/dma-fence-array.h>
29 #include <linux/interval_tree_generic.h>
30 #include <linux/idr.h>
31 #include <linux/dma-buf.h>
32
33 #include <drm/amdgpu_drm.h>
34 #include "amdgpu.h"
35 #include "amdgpu_trace.h"
36 #include "amdgpu_amdkfd.h"
37 #include "amdgpu_gmc.h"
38 #include "amdgpu_xgmi.h"
39 #include "amdgpu_dma_buf.h"
40
41 /**
42  * DOC: GPUVM
43  *
44  * GPUVM is similar to the legacy gart on older asics, however
45  * rather than there being a single global gart table
46  * for the entire GPU, there are multiple VM page tables active
47  * at any given time.  The VM page tables can contain a mix
48  * vram pages and system memory pages and system memory pages
49  * can be mapped as snooped (cached system pages) or unsnooped
50  * (uncached system pages).
51  * Each VM has an ID associated with it and there is a page table
52  * associated with each VMID.  When execting a command buffer,
53  * the kernel tells the the ring what VMID to use for that command
54  * buffer.  VMIDs are allocated dynamically as commands are submitted.
55  * The userspace drivers maintain their own address space and the kernel
56  * sets up their pages tables accordingly when they submit their
57  * command buffers and a VMID is assigned.
58  * Cayman/Trinity support up to 8 active VMs at any given time;
59  * SI supports 16.
60  */
61
62 #define START(node) ((node)->start)
63 #define LAST(node) ((node)->last)
64
65 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
66                      START, LAST, static, amdgpu_vm_it)
67
68 #undef START
69 #undef LAST
70
71 /**
72  * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
73  */
74 struct amdgpu_prt_cb {
75
76         /**
77          * @adev: amdgpu device
78          */
79         struct amdgpu_device *adev;
80
81         /**
82          * @cb: callback
83          */
84         struct dma_fence_cb cb;
85 };
86
87 /*
88  * vm eviction_lock can be taken in MMU notifiers. Make sure no reclaim-FS
89  * happens while holding this lock anywhere to prevent deadlocks when
90  * an MMU notifier runs in reclaim-FS context.
91  */
92 static inline void amdgpu_vm_eviction_lock(struct amdgpu_vm *vm)
93 {
94         mutex_lock(&vm->eviction_lock);
95         vm->saved_flags = memalloc_nofs_save();
96 }
97
98 static inline int amdgpu_vm_eviction_trylock(struct amdgpu_vm *vm)
99 {
100         if (mutex_trylock(&vm->eviction_lock)) {
101                 vm->saved_flags = memalloc_nofs_save();
102                 return 1;
103         }
104         return 0;
105 }
106
107 static inline void amdgpu_vm_eviction_unlock(struct amdgpu_vm *vm)
108 {
109         memalloc_nofs_restore(vm->saved_flags);
110         mutex_unlock(&vm->eviction_lock);
111 }
112
113 /**
114  * amdgpu_vm_level_shift - return the addr shift for each level
115  *
116  * @adev: amdgpu_device pointer
117  * @level: VMPT level
118  *
119  * Returns:
120  * The number of bits the pfn needs to be right shifted for a level.
121  */
122 static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
123                                       unsigned level)
124 {
125         switch (level) {
126         case AMDGPU_VM_PDB2:
127         case AMDGPU_VM_PDB1:
128         case AMDGPU_VM_PDB0:
129                 return 9 * (AMDGPU_VM_PDB0 - level) +
130                         adev->vm_manager.block_size;
131         case AMDGPU_VM_PTB:
132                 return 0;
133         default:
134                 return ~0;
135         }
136 }
137
138 /**
139  * amdgpu_vm_num_entries - return the number of entries in a PD/PT
140  *
141  * @adev: amdgpu_device pointer
142  * @level: VMPT level
143  *
144  * Returns:
145  * The number of entries in a page directory or page table.
146  */
147 static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
148                                       unsigned level)
149 {
150         unsigned shift = amdgpu_vm_level_shift(adev,
151                                                adev->vm_manager.root_level);
152
153         if (level == adev->vm_manager.root_level)
154                 /* For the root directory */
155                 return round_up(adev->vm_manager.max_pfn, 1ULL << shift)
156                         >> shift;
157         else if (level != AMDGPU_VM_PTB)
158                 /* Everything in between */
159                 return 512;
160         else
161                 /* For the page tables on the leaves */
162                 return AMDGPU_VM_PTE_COUNT(adev);
163 }
164
165 /**
166  * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
167  *
168  * @adev: amdgpu_device pointer
169  *
170  * Returns:
171  * The number of entries in the root page directory which needs the ATS setting.
172  */
173 static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
174 {
175         unsigned shift;
176
177         shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
178         return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
179 }
180
181 /**
182  * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
183  *
184  * @adev: amdgpu_device pointer
185  * @level: VMPT level
186  *
187  * Returns:
188  * The mask to extract the entry number of a PD/PT from an address.
189  */
190 static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
191                                        unsigned int level)
192 {
193         if (level <= adev->vm_manager.root_level)
194                 return 0xffffffff;
195         else if (level != AMDGPU_VM_PTB)
196                 return 0x1ff;
197         else
198                 return AMDGPU_VM_PTE_COUNT(adev) - 1;
199 }
200
201 /**
202  * amdgpu_vm_bo_size - returns the size of the BOs in bytes
203  *
204  * @adev: amdgpu_device pointer
205  * @level: VMPT level
206  *
207  * Returns:
208  * The size of the BO for a page directory or page table in bytes.
209  */
210 static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
211 {
212         return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
213 }
214
215 /**
216  * amdgpu_vm_bo_evicted - vm_bo is evicted
217  *
218  * @vm_bo: vm_bo which is evicted
219  *
220  * State for PDs/PTs and per VM BOs which are not at the location they should
221  * be.
222  */
223 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
224 {
225         struct amdgpu_vm *vm = vm_bo->vm;
226         struct amdgpu_bo *bo = vm_bo->bo;
227
228         vm_bo->moved = true;
229         if (bo->tbo.type == ttm_bo_type_kernel)
230                 list_move(&vm_bo->vm_status, &vm->evicted);
231         else
232                 list_move_tail(&vm_bo->vm_status, &vm->evicted);
233 }
234 /**
235  * amdgpu_vm_bo_moved - vm_bo is moved
236  *
237  * @vm_bo: vm_bo which is moved
238  *
239  * State for per VM BOs which are moved, but that change is not yet reflected
240  * in the page tables.
241  */
242 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
243 {
244         list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
245 }
246
247 /**
248  * amdgpu_vm_bo_idle - vm_bo is idle
249  *
250  * @vm_bo: vm_bo which is now idle
251  *
252  * State for PDs/PTs and per VM BOs which have gone through the state machine
253  * and are now idle.
254  */
255 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
256 {
257         list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
258         vm_bo->moved = false;
259 }
260
261 /**
262  * amdgpu_vm_bo_invalidated - vm_bo is invalidated
263  *
264  * @vm_bo: vm_bo which is now invalidated
265  *
266  * State for normal BOs which are invalidated and that change not yet reflected
267  * in the PTs.
268  */
269 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
270 {
271         spin_lock(&vm_bo->vm->invalidated_lock);
272         list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
273         spin_unlock(&vm_bo->vm->invalidated_lock);
274 }
275
276 /**
277  * amdgpu_vm_bo_relocated - vm_bo is reloacted
278  *
279  * @vm_bo: vm_bo which is relocated
280  *
281  * State for PDs/PTs which needs to update their parent PD.
282  * For the root PD, just move to idle state.
283  */
284 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
285 {
286         if (vm_bo->bo->parent)
287                 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
288         else
289                 amdgpu_vm_bo_idle(vm_bo);
290 }
291
292 /**
293  * amdgpu_vm_bo_done - vm_bo is done
294  *
295  * @vm_bo: vm_bo which is now done
296  *
297  * State for normal BOs which are invalidated and that change has been updated
298  * in the PTs.
299  */
300 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
301 {
302         spin_lock(&vm_bo->vm->invalidated_lock);
303         list_del_init(&vm_bo->vm_status);
304         spin_unlock(&vm_bo->vm->invalidated_lock);
305 }
306
307 /**
308  * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
309  *
310  * @base: base structure for tracking BO usage in a VM
311  * @vm: vm to which bo is to be added
312  * @bo: amdgpu buffer object
313  *
314  * Initialize a bo_va_base structure and add it to the appropriate lists
315  *
316  */
317 static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
318                                    struct amdgpu_vm *vm,
319                                    struct amdgpu_bo *bo)
320 {
321         base->vm = vm;
322         base->bo = bo;
323         base->next = NULL;
324         INIT_LIST_HEAD(&base->vm_status);
325
326         if (!bo)
327                 return;
328         base->next = bo->vm_bo;
329         bo->vm_bo = base;
330
331         if (bo->tbo.base.resv != vm->root.base.bo->tbo.base.resv)
332                 return;
333
334         vm->bulk_moveable = false;
335         if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
336                 amdgpu_vm_bo_relocated(base);
337         else
338                 amdgpu_vm_bo_idle(base);
339
340         if (bo->preferred_domains &
341             amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
342                 return;
343
344         /*
345          * we checked all the prerequisites, but it looks like this per vm bo
346          * is currently evicted. add the bo to the evicted list to make sure it
347          * is validated on next vm use to avoid fault.
348          * */
349         amdgpu_vm_bo_evicted(base);
350 }
351
352 /**
353  * amdgpu_vm_pt_parent - get the parent page directory
354  *
355  * @pt: child page table
356  *
357  * Helper to get the parent entry for the child page table. NULL if we are at
358  * the root page directory.
359  */
360 static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
361 {
362         struct amdgpu_bo *parent = pt->base.bo->parent;
363
364         if (!parent)
365                 return NULL;
366
367         return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
368 }
369
370 /*
371  * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
372  */
373 struct amdgpu_vm_pt_cursor {
374         uint64_t pfn;
375         struct amdgpu_vm_pt *parent;
376         struct amdgpu_vm_pt *entry;
377         unsigned level;
378 };
379
380 /**
381  * amdgpu_vm_pt_start - start PD/PT walk
382  *
383  * @adev: amdgpu_device pointer
384  * @vm: amdgpu_vm structure
385  * @start: start address of the walk
386  * @cursor: state to initialize
387  *
388  * Initialize a amdgpu_vm_pt_cursor to start a walk.
389  */
390 static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
391                                struct amdgpu_vm *vm, uint64_t start,
392                                struct amdgpu_vm_pt_cursor *cursor)
393 {
394         cursor->pfn = start;
395         cursor->parent = NULL;
396         cursor->entry = &vm->root;
397         cursor->level = adev->vm_manager.root_level;
398 }
399
400 /**
401  * amdgpu_vm_pt_descendant - go to child node
402  *
403  * @adev: amdgpu_device pointer
404  * @cursor: current state
405  *
406  * Walk to the child node of the current node.
407  * Returns:
408  * True if the walk was possible, false otherwise.
409  */
410 static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
411                                     struct amdgpu_vm_pt_cursor *cursor)
412 {
413         unsigned mask, shift, idx;
414
415         if (!cursor->entry->entries)
416                 return false;
417
418         BUG_ON(!cursor->entry->base.bo);
419         mask = amdgpu_vm_entries_mask(adev, cursor->level);
420         shift = amdgpu_vm_level_shift(adev, cursor->level);
421
422         ++cursor->level;
423         idx = (cursor->pfn >> shift) & mask;
424         cursor->parent = cursor->entry;
425         cursor->entry = &cursor->entry->entries[idx];
426         return true;
427 }
428
429 /**
430  * amdgpu_vm_pt_sibling - go to sibling node
431  *
432  * @adev: amdgpu_device pointer
433  * @cursor: current state
434  *
435  * Walk to the sibling node of the current node.
436  * Returns:
437  * True if the walk was possible, false otherwise.
438  */
439 static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
440                                  struct amdgpu_vm_pt_cursor *cursor)
441 {
442         unsigned shift, num_entries;
443
444         /* Root doesn't have a sibling */
445         if (!cursor->parent)
446                 return false;
447
448         /* Go to our parents and see if we got a sibling */
449         shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
450         num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);
451
452         if (cursor->entry == &cursor->parent->entries[num_entries - 1])
453                 return false;
454
455         cursor->pfn += 1ULL << shift;
456         cursor->pfn &= ~((1ULL << shift) - 1);
457         ++cursor->entry;
458         return true;
459 }
460
461 /**
462  * amdgpu_vm_pt_ancestor - go to parent node
463  *
464  * @cursor: current state
465  *
466  * Walk to the parent node of the current node.
467  * Returns:
468  * True if the walk was possible, false otherwise.
469  */
470 static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
471 {
472         if (!cursor->parent)
473                 return false;
474
475         --cursor->level;
476         cursor->entry = cursor->parent;
477         cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
478         return true;
479 }
480
481 /**
482  * amdgpu_vm_pt_next - get next PD/PT in hieratchy
483  *
484  * @adev: amdgpu_device pointer
485  * @cursor: current state
486  *
487  * Walk the PD/PT tree to the next node.
488  */
489 static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
490                               struct amdgpu_vm_pt_cursor *cursor)
491 {
492         /* First try a newborn child */
493         if (amdgpu_vm_pt_descendant(adev, cursor))
494                 return;
495
496         /* If that didn't worked try to find a sibling */
497         while (!amdgpu_vm_pt_sibling(adev, cursor)) {
498                 /* No sibling, go to our parents and grandparents */
499                 if (!amdgpu_vm_pt_ancestor(cursor)) {
500                         cursor->pfn = ~0ll;
501                         return;
502                 }
503         }
504 }
505
506 /**
507  * amdgpu_vm_pt_first_dfs - start a deep first search
508  *
509  * @adev: amdgpu_device structure
510  * @vm: amdgpu_vm structure
511  * @start: optional cursor to start with
512  * @cursor: state to initialize
513  *
514  * Starts a deep first traversal of the PD/PT tree.
515  */
516 static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
517                                    struct amdgpu_vm *vm,
518                                    struct amdgpu_vm_pt_cursor *start,
519                                    struct amdgpu_vm_pt_cursor *cursor)
520 {
521         if (start)
522                 *cursor = *start;
523         else
524                 amdgpu_vm_pt_start(adev, vm, 0, cursor);
525         while (amdgpu_vm_pt_descendant(adev, cursor));
526 }
527
528 /**
529  * amdgpu_vm_pt_continue_dfs - check if the deep first search should continue
530  *
531  * @start: starting point for the search
532  * @entry: current entry
533  *
534  * Returns:
535  * True when the search should continue, false otherwise.
536  */
537 static bool amdgpu_vm_pt_continue_dfs(struct amdgpu_vm_pt_cursor *start,
538                                       struct amdgpu_vm_pt *entry)
539 {
540         return entry && (!start || entry != start->entry);
541 }
542
543 /**
544  * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
545  *
546  * @adev: amdgpu_device structure
547  * @cursor: current state
548  *
549  * Move the cursor to the next node in a deep first search.
550  */
551 static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
552                                   struct amdgpu_vm_pt_cursor *cursor)
553 {
554         if (!cursor->entry)
555                 return;
556
557         if (!cursor->parent)
558                 cursor->entry = NULL;
559         else if (amdgpu_vm_pt_sibling(adev, cursor))
560                 while (amdgpu_vm_pt_descendant(adev, cursor));
561         else
562                 amdgpu_vm_pt_ancestor(cursor);
563 }
564
565 /*
566  * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
567  */
568 #define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)          \
569         for (amdgpu_vm_pt_first_dfs((adev), (vm), (start), &(cursor)),          \
570              (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
571              amdgpu_vm_pt_continue_dfs((start), (entry));                       \
572              (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor)))
573
574 /**
575  * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
576  *
577  * @vm: vm providing the BOs
578  * @validated: head of validation list
579  * @entry: entry to add
580  *
581  * Add the page directory to the list of BOs to
582  * validate for command submission.
583  */
584 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
585                          struct list_head *validated,
586                          struct amdgpu_bo_list_entry *entry)
587 {
588         entry->priority = 0;
589         entry->tv.bo = &vm->root.base.bo->tbo;
590         /* Two for VM updates, one for TTM and one for the CS job */
591         entry->tv.num_shared = 4;
592         entry->user_pages = NULL;
593         list_add(&entry->tv.head, validated);
594 }
595
596 /**
597  * amdgpu_vm_del_from_lru_notify - update bulk_moveable flag
598  *
599  * @bo: BO which was removed from the LRU
600  *
601  * Make sure the bulk_moveable flag is updated when a BO is removed from the
602  * LRU.
603  */
604 void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
605 {
606         struct amdgpu_bo *abo;
607         struct amdgpu_vm_bo_base *bo_base;
608
609         if (!amdgpu_bo_is_amdgpu_bo(bo))
610                 return;
611
612         if (bo->mem.placement & TTM_PL_FLAG_NO_EVICT)
613                 return;
614
615         abo = ttm_to_amdgpu_bo(bo);
616         if (!abo->parent)
617                 return;
618         for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
619                 struct amdgpu_vm *vm = bo_base->vm;
620
621                 if (abo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
622                         vm->bulk_moveable = false;
623         }
624
625 }
626 /**
627  * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
628  *
629  * @adev: amdgpu device pointer
630  * @vm: vm providing the BOs
631  *
632  * Move all BOs to the end of LRU and remember their positions to put them
633  * together.
634  */
635 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
636                                 struct amdgpu_vm *vm)
637 {
638         struct amdgpu_vm_bo_base *bo_base;
639
640         if (vm->bulk_moveable) {
641                 spin_lock(&ttm_bo_glob.lru_lock);
642                 ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
643                 spin_unlock(&ttm_bo_glob.lru_lock);
644                 return;
645         }
646
647         memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));
648
649         spin_lock(&ttm_bo_glob.lru_lock);
650         list_for_each_entry(bo_base, &vm->idle, vm_status) {
651                 struct amdgpu_bo *bo = bo_base->bo;
652
653                 if (!bo->parent)
654                         continue;
655
656                 ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
657                 if (bo->shadow)
658                         ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
659                                                 &vm->lru_bulk_move);
660         }
661         spin_unlock(&ttm_bo_glob.lru_lock);
662
663         vm->bulk_moveable = true;
664 }
665
666 /**
667  * amdgpu_vm_validate_pt_bos - validate the page table BOs
668  *
669  * @adev: amdgpu device pointer
670  * @vm: vm providing the BOs
671  * @validate: callback to do the validation
672  * @param: parameter for the validation callback
673  *
674  * Validate the page table BOs on command submission if neccessary.
675  *
676  * Returns:
677  * Validation result.
678  */
679 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
680                               int (*validate)(void *p, struct amdgpu_bo *bo),
681                               void *param)
682 {
683         struct amdgpu_vm_bo_base *bo_base, *tmp;
684         int r;
685
686         vm->bulk_moveable &= list_empty(&vm->evicted);
687
688         list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
689                 struct amdgpu_bo *bo = bo_base->bo;
690
691                 r = validate(param, bo);
692                 if (r)
693                         return r;
694
695                 if (bo->tbo.type != ttm_bo_type_kernel) {
696                         amdgpu_vm_bo_moved(bo_base);
697                 } else {
698                         vm->update_funcs->map_table(bo);
699                         amdgpu_vm_bo_relocated(bo_base);
700                 }
701         }
702
703         amdgpu_vm_eviction_lock(vm);
704         vm->evicting = false;
705         amdgpu_vm_eviction_unlock(vm);
706
707         return 0;
708 }
709
710 /**
711  * amdgpu_vm_ready - check VM is ready for updates
712  *
713  * @vm: VM to check
714  *
715  * Check if all VM PDs/PTs are ready for updates
716  *
717  * Returns:
718  * True if eviction list is empty.
719  */
720 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
721 {
722         return list_empty(&vm->evicted);
723 }
724
725 /**
726  * amdgpu_vm_clear_bo - initially clear the PDs/PTs
727  *
728  * @adev: amdgpu_device pointer
729  * @vm: VM to clear BO from
730  * @bo: BO to clear
731  * @immediate: use an immediate update
732  *
733  * Root PD needs to be reserved when calling this.
734  *
735  * Returns:
736  * 0 on success, errno otherwise.
737  */
738 static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
739                               struct amdgpu_vm *vm,
740                               struct amdgpu_bo *bo,
741                               bool immediate)
742 {
743         struct ttm_operation_ctx ctx = { true, false };
744         unsigned level = adev->vm_manager.root_level;
745         struct amdgpu_vm_update_params params;
746         struct amdgpu_bo *ancestor = bo;
747         unsigned entries, ats_entries;
748         uint64_t addr;
749         int r;
750
751         /* Figure out our place in the hierarchy */
752         if (ancestor->parent) {
753                 ++level;
754                 while (ancestor->parent->parent) {
755                         ++level;
756                         ancestor = ancestor->parent;
757                 }
758         }
759
760         entries = amdgpu_bo_size(bo) / 8;
761         if (!vm->pte_support_ats) {
762                 ats_entries = 0;
763
764         } else if (!bo->parent) {
765                 ats_entries = amdgpu_vm_num_ats_entries(adev);
766                 ats_entries = min(ats_entries, entries);
767                 entries -= ats_entries;
768
769         } else {
770                 struct amdgpu_vm_pt *pt;
771
772                 pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
773                 ats_entries = amdgpu_vm_num_ats_entries(adev);
774                 if ((pt - vm->root.entries) >= ats_entries) {
775                         ats_entries = 0;
776                 } else {
777                         ats_entries = entries;
778                         entries = 0;
779                 }
780         }
781
782         r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
783         if (r)
784                 return r;
785
786         if (bo->shadow) {
787                 r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
788                                     &ctx);
789                 if (r)
790                         return r;
791         }
792
793         r = vm->update_funcs->map_table(bo);
794         if (r)
795                 return r;
796
797         memset(&params, 0, sizeof(params));
798         params.adev = adev;
799         params.vm = vm;
800         params.immediate = immediate;
801
802         r = vm->update_funcs->prepare(&params, NULL, AMDGPU_SYNC_EXPLICIT);
803         if (r)
804                 return r;
805
806         addr = 0;
807         if (ats_entries) {
808                 uint64_t value = 0, flags;
809
810                 flags = AMDGPU_PTE_DEFAULT_ATC;
811                 if (level != AMDGPU_VM_PTB) {
812                         /* Handle leaf PDEs as PTEs */
813                         flags |= AMDGPU_PDE_PTE;
814                         amdgpu_gmc_get_vm_pde(adev, level, &value, &flags);
815                 }
816
817                 r = vm->update_funcs->update(&params, bo, addr, 0, ats_entries,
818                                              value, flags);
819                 if (r)
820                         return r;
821
822                 addr += ats_entries * 8;
823         }
824
825         if (entries) {
826                 uint64_t value = 0, flags = 0;
827
828                 if (adev->asic_type >= CHIP_VEGA10) {
829                         if (level != AMDGPU_VM_PTB) {
830                                 /* Handle leaf PDEs as PTEs */
831                                 flags |= AMDGPU_PDE_PTE;
832                                 amdgpu_gmc_get_vm_pde(adev, level,
833                                                       &value, &flags);
834                         } else {
835                                 /* Workaround for fault priority problem on GMC9 */
836                                 flags = AMDGPU_PTE_EXECUTABLE;
837                         }
838                 }
839
840                 r = vm->update_funcs->update(&params, bo, addr, 0, entries,
841                                              value, flags);
842                 if (r)
843                         return r;
844         }
845
846         return vm->update_funcs->commit(&params, NULL);
847 }
848
849 /**
850  * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
851  *
852  * @adev: amdgpu_device pointer
853  * @vm: requesting vm
854  * @level: the page table level
855  * @immediate: use a immediate update
856  * @bp: resulting BO allocation parameters
857  */
858 static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
859                                int level, bool immediate,
860                                struct amdgpu_bo_param *bp)
861 {
862         memset(bp, 0, sizeof(*bp));
863
864         bp->size = amdgpu_vm_bo_size(adev, level);
865         bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
866         bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
867         bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
868         bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
869                 AMDGPU_GEM_CREATE_CPU_GTT_USWC;
870         if (vm->use_cpu_for_update)
871                 bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
872         else if (!vm->root.base.bo || vm->root.base.bo->shadow)
873                 bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
874         bp->type = ttm_bo_type_kernel;
875         bp->no_wait_gpu = immediate;
876         if (vm->root.base.bo)
877                 bp->resv = vm->root.base.bo->tbo.base.resv;
878 }
879
880 /**
881  * amdgpu_vm_alloc_pts - Allocate a specific page table
882  *
883  * @adev: amdgpu_device pointer
884  * @vm: VM to allocate page tables for
885  * @cursor: Which page table to allocate
886  * @immediate: use an immediate update
887  *
888  * Make sure a specific page table or directory is allocated.
889  *
890  * Returns:
891  * 1 if page table needed to be allocated, 0 if page table was already
892  * allocated, negative errno if an error occurred.
893  */
894 static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
895                                struct amdgpu_vm *vm,
896                                struct amdgpu_vm_pt_cursor *cursor,
897                                bool immediate)
898 {
899         struct amdgpu_vm_pt *entry = cursor->entry;
900         struct amdgpu_bo_param bp;
901         struct amdgpu_bo *pt;
902         int r;
903
904         if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
905                 unsigned num_entries;
906
907                 num_entries = amdgpu_vm_num_entries(adev, cursor->level);
908                 entry->entries = kvmalloc_array(num_entries,
909                                                 sizeof(*entry->entries),
910                                                 GFP_KERNEL | __GFP_ZERO);
911                 if (!entry->entries)
912                         return -ENOMEM;
913         }
914
915         if (entry->base.bo)
916                 return 0;
917
918         amdgpu_vm_bo_param(adev, vm, cursor->level, immediate, &bp);
919
920         r = amdgpu_bo_create(adev, &bp, &pt);
921         if (r)
922                 return r;
923
924         /* Keep a reference to the root directory to avoid
925          * freeing them up in the wrong order.
926          */
927         pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
928         amdgpu_vm_bo_base_init(&entry->base, vm, pt);
929
930         r = amdgpu_vm_clear_bo(adev, vm, pt, immediate);
931         if (r)
932                 goto error_free_pt;
933
934         return 0;
935
936 error_free_pt:
937         amdgpu_bo_unref(&pt->shadow);
938         amdgpu_bo_unref(&pt);
939         return r;
940 }
941
942 /**
943  * amdgpu_vm_free_table - fre one PD/PT
944  *
945  * @entry: PDE to free
946  */
947 static void amdgpu_vm_free_table(struct amdgpu_vm_pt *entry)
948 {
949         if (entry->base.bo) {
950                 entry->base.bo->vm_bo = NULL;
951                 list_del(&entry->base.vm_status);
952                 amdgpu_bo_unref(&entry->base.bo->shadow);
953                 amdgpu_bo_unref(&entry->base.bo);
954         }
955         kvfree(entry->entries);
956         entry->entries = NULL;
957 }
958
959 /**
960  * amdgpu_vm_free_pts - free PD/PT levels
961  *
962  * @adev: amdgpu device structure
963  * @vm: amdgpu vm structure
964  * @start: optional cursor where to start freeing PDs/PTs
965  *
966  * Free the page directory or page table level and all sub levels.
967  */
968 static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
969                                struct amdgpu_vm *vm,
970                                struct amdgpu_vm_pt_cursor *start)
971 {
972         struct amdgpu_vm_pt_cursor cursor;
973         struct amdgpu_vm_pt *entry;
974
975         vm->bulk_moveable = false;
976
977         for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)
978                 amdgpu_vm_free_table(entry);
979
980         if (start)
981                 amdgpu_vm_free_table(start->entry);
982 }
983
984 /**
985  * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
986  *
987  * @adev: amdgpu_device pointer
988  */
989 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
990 {
991         const struct amdgpu_ip_block *ip_block;
992         bool has_compute_vm_bug;
993         struct amdgpu_ring *ring;
994         int i;
995
996         has_compute_vm_bug = false;
997
998         ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
999         if (ip_block) {
1000                 /* Compute has a VM bug for GFX version < 7.
1001                    Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
1002                 if (ip_block->version->major <= 7)
1003                         has_compute_vm_bug = true;
1004                 else if (ip_block->version->major == 8)
1005                         if (adev->gfx.mec_fw_version < 673)
1006                                 has_compute_vm_bug = true;
1007         }
1008
1009         for (i = 0; i < adev->num_rings; i++) {
1010                 ring = adev->rings[i];
1011                 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
1012                         /* only compute rings */
1013                         ring->has_compute_vm_bug = has_compute_vm_bug;
1014                 else
1015                         ring->has_compute_vm_bug = false;
1016         }
1017 }
1018
1019 /**
1020  * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
1021  *
1022  * @ring: ring on which the job will be submitted
1023  * @job: job to submit
1024  *
1025  * Returns:
1026  * True if sync is needed.
1027  */
1028 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
1029                                   struct amdgpu_job *job)
1030 {
1031         struct amdgpu_device *adev = ring->adev;
1032         unsigned vmhub = ring->funcs->vmhub;
1033         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1034         struct amdgpu_vmid *id;
1035         bool gds_switch_needed;
1036         bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1037
1038         if (job->vmid == 0)
1039                 return false;
1040         id = &id_mgr->ids[job->vmid];
1041         gds_switch_needed = ring->funcs->emit_gds_switch && (
1042                 id->gds_base != job->gds_base ||
1043                 id->gds_size != job->gds_size ||
1044                 id->gws_base != job->gws_base ||
1045                 id->gws_size != job->gws_size ||
1046                 id->oa_base != job->oa_base ||
1047                 id->oa_size != job->oa_size);
1048
1049         if (amdgpu_vmid_had_gpu_reset(adev, id))
1050                 return true;
1051
1052         return vm_flush_needed || gds_switch_needed;
1053 }
1054
1055 /**
1056  * amdgpu_vm_flush - hardware flush the vm
1057  *
1058  * @ring: ring to use for flush
1059  * @job:  related job
1060  * @need_pipe_sync: is pipe sync needed
1061  *
1062  * Emit a VM flush when it is necessary.
1063  *
1064  * Returns:
1065  * 0 on success, errno otherwise.
1066  */
1067 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
1068                     bool need_pipe_sync)
1069 {
1070         struct amdgpu_device *adev = ring->adev;
1071         unsigned vmhub = ring->funcs->vmhub;
1072         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1073         struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1074         bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1075                 id->gds_base != job->gds_base ||
1076                 id->gds_size != job->gds_size ||
1077                 id->gws_base != job->gws_base ||
1078                 id->gws_size != job->gws_size ||
1079                 id->oa_base != job->oa_base ||
1080                 id->oa_size != job->oa_size);
1081         bool vm_flush_needed = job->vm_needs_flush;
1082         struct dma_fence *fence = NULL;
1083         bool pasid_mapping_needed = false;
1084         unsigned patch_offset = 0;
1085         bool update_spm_vmid_needed = (job->vm && (job->vm->reserved_vmid[vmhub] != NULL));
1086         int r;
1087
1088         if (update_spm_vmid_needed && adev->gfx.rlc.funcs->update_spm_vmid)
1089                 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid);
1090
1091         if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1092                 gds_switch_needed = true;
1093                 vm_flush_needed = true;
1094                 pasid_mapping_needed = true;
1095         }
1096
1097         mutex_lock(&id_mgr->lock);
1098         if (id->pasid != job->pasid || !id->pasid_mapping ||
1099             !dma_fence_is_signaled(id->pasid_mapping))
1100                 pasid_mapping_needed = true;
1101         mutex_unlock(&id_mgr->lock);
1102
1103         gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1104         vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
1105                         job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1106         pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
1107                 ring->funcs->emit_wreg;
1108
1109         if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1110                 return 0;
1111
1112         if (ring->funcs->init_cond_exec)
1113                 patch_offset = amdgpu_ring_init_cond_exec(ring);
1114
1115         if (need_pipe_sync)
1116                 amdgpu_ring_emit_pipeline_sync(ring);
1117
1118         if (vm_flush_needed) {
1119                 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1120                 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1121         }
1122
1123         if (pasid_mapping_needed)
1124                 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1125
1126         if (vm_flush_needed || pasid_mapping_needed) {
1127                 r = amdgpu_fence_emit(ring, &fence, 0);
1128                 if (r)
1129                         return r;
1130         }
1131
1132         if (vm_flush_needed) {
1133                 mutex_lock(&id_mgr->lock);
1134                 dma_fence_put(id->last_flush);
1135                 id->last_flush = dma_fence_get(fence);
1136                 id->current_gpu_reset_count =
1137                         atomic_read(&adev->gpu_reset_counter);
1138                 mutex_unlock(&id_mgr->lock);
1139         }
1140
1141         if (pasid_mapping_needed) {
1142                 mutex_lock(&id_mgr->lock);
1143                 id->pasid = job->pasid;
1144                 dma_fence_put(id->pasid_mapping);
1145                 id->pasid_mapping = dma_fence_get(fence);
1146                 mutex_unlock(&id_mgr->lock);
1147         }
1148         dma_fence_put(fence);
1149
1150         if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1151                 id->gds_base = job->gds_base;
1152                 id->gds_size = job->gds_size;
1153                 id->gws_base = job->gws_base;
1154                 id->gws_size = job->gws_size;
1155                 id->oa_base = job->oa_base;
1156                 id->oa_size = job->oa_size;
1157                 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1158                                             job->gds_size, job->gws_base,
1159                                             job->gws_size, job->oa_base,
1160                                             job->oa_size);
1161         }
1162
1163         if (ring->funcs->patch_cond_exec)
1164                 amdgpu_ring_patch_cond_exec(ring, patch_offset);
1165
1166         /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
1167         if (ring->funcs->emit_switch_buffer) {
1168                 amdgpu_ring_emit_switch_buffer(ring);
1169                 amdgpu_ring_emit_switch_buffer(ring);
1170         }
1171         return 0;
1172 }
1173
1174 /**
1175  * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
1176  *
1177  * @vm: requested vm
1178  * @bo: requested buffer object
1179  *
1180  * Find @bo inside the requested vm.
1181  * Search inside the @bos vm list for the requested vm
1182  * Returns the found bo_va or NULL if none is found
1183  *
1184  * Object has to be reserved!
1185  *
1186  * Returns:
1187  * Found bo_va or NULL.
1188  */
1189 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1190                                        struct amdgpu_bo *bo)
1191 {
1192         struct amdgpu_vm_bo_base *base;
1193
1194         for (base = bo->vm_bo; base; base = base->next) {
1195                 if (base->vm != vm)
1196                         continue;
1197
1198                 return container_of(base, struct amdgpu_bo_va, base);
1199         }
1200         return NULL;
1201 }
1202
1203 /**
1204  * amdgpu_vm_map_gart - Resolve gart mapping of addr
1205  *
1206  * @pages_addr: optional DMA address to use for lookup
1207  * @addr: the unmapped addr
1208  *
1209  * Look up the physical address of the page that the pte resolves
1210  * to.
1211  *
1212  * Returns:
1213  * The pointer for the page table entry.
1214  */
1215 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
1216 {
1217         uint64_t result;
1218
1219         /* page table offset */
1220         result = pages_addr[addr >> PAGE_SHIFT];
1221
1222         /* in case cpu page size != gpu page size*/
1223         result |= addr & (~PAGE_MASK);
1224
1225         result &= 0xFFFFFFFFFFFFF000ULL;
1226
1227         return result;
1228 }
1229
1230 /**
1231  * amdgpu_vm_update_pde - update a single level in the hierarchy
1232  *
1233  * @params: parameters for the update
1234  * @vm: requested vm
1235  * @entry: entry to update
1236  *
1237  * Makes sure the requested entry in parent is up to date.
1238  */
1239 static int amdgpu_vm_update_pde(struct amdgpu_vm_update_params *params,
1240                                 struct amdgpu_vm *vm,
1241                                 struct amdgpu_vm_pt *entry)
1242 {
1243         struct amdgpu_vm_pt *parent = amdgpu_vm_pt_parent(entry);
1244         struct amdgpu_bo *bo = parent->base.bo, *pbo;
1245         uint64_t pde, pt, flags;
1246         unsigned level;
1247
1248         for (level = 0, pbo = bo->parent; pbo; ++level)
1249                 pbo = pbo->parent;
1250
1251         level += params->adev->vm_manager.root_level;
1252         amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1253         pde = (entry - parent->entries) * 8;
1254         return vm->update_funcs->update(params, bo, pde, pt, 1, 0, flags);
1255 }
1256
1257 /**
1258  * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1259  *
1260  * @adev: amdgpu_device pointer
1261  * @vm: related vm
1262  *
1263  * Mark all PD level as invalid after an error.
1264  */
1265 static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
1266                                      struct amdgpu_vm *vm)
1267 {
1268         struct amdgpu_vm_pt_cursor cursor;
1269         struct amdgpu_vm_pt *entry;
1270
1271         for_each_amdgpu_vm_pt_dfs_safe(adev, vm, NULL, cursor, entry)
1272                 if (entry->base.bo && !entry->base.moved)
1273                         amdgpu_vm_bo_relocated(&entry->base);
1274 }
1275
1276 /**
1277  * amdgpu_vm_update_pdes - make sure that all directories are valid
1278  *
1279  * @adev: amdgpu_device pointer
1280  * @vm: requested vm
1281  * @immediate: submit immediately to the paging queue
1282  *
1283  * Makes sure all directories are up to date.
1284  *
1285  * Returns:
1286  * 0 for success, error for failure.
1287  */
1288 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
1289                           struct amdgpu_vm *vm, bool immediate)
1290 {
1291         struct amdgpu_vm_update_params params;
1292         int r;
1293
1294         if (list_empty(&vm->relocated))
1295                 return 0;
1296
1297         memset(&params, 0, sizeof(params));
1298         params.adev = adev;
1299         params.vm = vm;
1300         params.immediate = immediate;
1301
1302         r = vm->update_funcs->prepare(&params, NULL, AMDGPU_SYNC_EXPLICIT);
1303         if (r)
1304                 return r;
1305
1306         while (!list_empty(&vm->relocated)) {
1307                 struct amdgpu_vm_pt *entry;
1308
1309                 entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
1310                                          base.vm_status);
1311                 amdgpu_vm_bo_idle(&entry->base);
1312
1313                 r = amdgpu_vm_update_pde(&params, vm, entry);
1314                 if (r)
1315                         goto error;
1316         }
1317
1318         r = vm->update_funcs->commit(&params, &vm->last_update);
1319         if (r)
1320                 goto error;
1321         return 0;
1322
1323 error:
1324         amdgpu_vm_invalidate_pds(adev, vm);
1325         return r;
1326 }
1327
1328 /*
1329  * amdgpu_vm_update_flags - figure out flags for PTE updates
1330  *
1331  * Make sure to set the right flags for the PTEs at the desired level.
1332  */
1333 static void amdgpu_vm_update_flags(struct amdgpu_vm_update_params *params,
1334                                    struct amdgpu_bo *bo, unsigned level,
1335                                    uint64_t pe, uint64_t addr,
1336                                    unsigned count, uint32_t incr,
1337                                    uint64_t flags)
1338
1339 {
1340         if (level != AMDGPU_VM_PTB) {
1341                 flags |= AMDGPU_PDE_PTE;
1342                 amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1343
1344         } else if (params->adev->asic_type >= CHIP_VEGA10 &&
1345                    !(flags & AMDGPU_PTE_VALID) &&
1346                    !(flags & AMDGPU_PTE_PRT)) {
1347
1348                 /* Workaround for fault priority problem on GMC9 */
1349                 flags |= AMDGPU_PTE_EXECUTABLE;
1350         }
1351
1352         params->vm->update_funcs->update(params, bo, pe, addr, count, incr,
1353                                          flags);
1354 }
1355
1356 /**
1357  * amdgpu_vm_fragment - get fragment for PTEs
1358  *
1359  * @params: see amdgpu_vm_update_params definition
1360  * @start: first PTE to handle
1361  * @end: last PTE to handle
1362  * @flags: hw mapping flags
1363  * @frag: resulting fragment size
1364  * @frag_end: end of this fragment
1365  *
1366  * Returns the first possible fragment for the start and end address.
1367  */
1368 static void amdgpu_vm_fragment(struct amdgpu_vm_update_params *params,
1369                                uint64_t start, uint64_t end, uint64_t flags,
1370                                unsigned int *frag, uint64_t *frag_end)
1371 {
1372         /**
1373          * The MC L1 TLB supports variable sized pages, based on a fragment
1374          * field in the PTE. When this field is set to a non-zero value, page
1375          * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1376          * flags are considered valid for all PTEs within the fragment range
1377          * and corresponding mappings are assumed to be physically contiguous.
1378          *
1379          * The L1 TLB can store a single PTE for the whole fragment,
1380          * significantly increasing the space available for translation
1381          * caching. This leads to large improvements in throughput when the
1382          * TLB is under pressure.
1383          *
1384          * The L2 TLB distributes small and large fragments into two
1385          * asymmetric partitions. The large fragment cache is significantly
1386          * larger. Thus, we try to use large fragments wherever possible.
1387          * Userspace can support this by aligning virtual base address and
1388          * allocation size to the fragment size.
1389          *
1390          * Starting with Vega10 the fragment size only controls the L1. The L2
1391          * is now directly feed with small/huge/giant pages from the walker.
1392          */
1393         unsigned max_frag;
1394
1395         if (params->adev->asic_type < CHIP_VEGA10)
1396                 max_frag = params->adev->vm_manager.fragment_size;
1397         else
1398                 max_frag = 31;
1399
1400         /* system pages are non continuously */
1401         if (params->pages_addr) {
1402                 *frag = 0;
1403                 *frag_end = end;
1404                 return;
1405         }
1406
1407         /* This intentionally wraps around if no bit is set */
1408         *frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
1409         if (*frag >= max_frag) {
1410                 *frag = max_frag;
1411                 *frag_end = end & ~((1ULL << max_frag) - 1);
1412         } else {
1413                 *frag_end = start + (1 << *frag);
1414         }
1415 }
1416
1417 /**
1418  * amdgpu_vm_update_ptes - make sure that page tables are valid
1419  *
1420  * @params: see amdgpu_vm_update_params definition
1421  * @start: start of GPU address range
1422  * @end: end of GPU address range
1423  * @dst: destination address to map to, the next dst inside the function
1424  * @flags: mapping flags
1425  *
1426  * Update the page tables in the range @start - @end.
1427  *
1428  * Returns:
1429  * 0 for success, -EINVAL for failure.
1430  */
1431 static int amdgpu_vm_update_ptes(struct amdgpu_vm_update_params *params,
1432                                  uint64_t start, uint64_t end,
1433                                  uint64_t dst, uint64_t flags)
1434 {
1435         struct amdgpu_device *adev = params->adev;
1436         struct amdgpu_vm_pt_cursor cursor;
1437         uint64_t frag_start = start, frag_end;
1438         unsigned int frag;
1439         int r;
1440
1441         /* figure out the initial fragment */
1442         amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
1443
1444         /* walk over the address space and update the PTs */
1445         amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
1446         while (cursor.pfn < end) {
1447                 unsigned shift, parent_shift, mask;
1448                 uint64_t incr, entry_end, pe_start;
1449                 struct amdgpu_bo *pt;
1450
1451                 if (!params->unlocked) {
1452                         /* make sure that the page tables covering the
1453                          * address range are actually allocated
1454                          */
1455                         r = amdgpu_vm_alloc_pts(params->adev, params->vm,
1456                                                 &cursor, params->immediate);
1457                         if (r)
1458                                 return r;
1459                 }
1460
1461                 shift = amdgpu_vm_level_shift(adev, cursor.level);
1462                 parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1463                 if (params->unlocked) {
1464                         /* Unlocked updates are only allowed on the leaves */
1465                         if (amdgpu_vm_pt_descendant(adev, &cursor))
1466                                 continue;
1467                 } else if (adev->asic_type < CHIP_VEGA10 &&
1468                            (flags & AMDGPU_PTE_VALID)) {
1469                         /* No huge page support before GMC v9 */
1470                         if (cursor.level != AMDGPU_VM_PTB) {
1471                                 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1472                                         return -ENOENT;
1473                                 continue;
1474                         }
1475                 } else if (frag < shift) {
1476                         /* We can't use this level when the fragment size is
1477                          * smaller than the address shift. Go to the next
1478                          * child entry and try again.
1479                          */
1480                         if (amdgpu_vm_pt_descendant(adev, &cursor))
1481                                 continue;
1482                 } else if (frag >= parent_shift) {
1483                         /* If the fragment size is even larger than the parent
1484                          * shift we should go up one level and check it again.
1485                          */
1486                         if (!amdgpu_vm_pt_ancestor(&cursor))
1487                                 return -EINVAL;
1488                         continue;
1489                 }
1490
1491                 pt = cursor.entry->base.bo;
1492                 if (!pt) {
1493                         /* We need all PDs and PTs for mapping something, */
1494                         if (flags & AMDGPU_PTE_VALID)
1495                                 return -ENOENT;
1496
1497                         /* but unmapping something can happen at a higher
1498                          * level.
1499                          */
1500                         if (!amdgpu_vm_pt_ancestor(&cursor))
1501                                 return -EINVAL;
1502
1503                         pt = cursor.entry->base.bo;
1504                         shift = parent_shift;
1505                 }
1506
1507                 /* Looks good so far, calculate parameters for the update */
1508                 incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1509                 mask = amdgpu_vm_entries_mask(adev, cursor.level);
1510                 pe_start = ((cursor.pfn >> shift) & mask) * 8;
1511                 entry_end = ((uint64_t)mask + 1) << shift;
1512                 entry_end += cursor.pfn & ~(entry_end - 1);
1513                 entry_end = min(entry_end, end);
1514
1515                 do {
1516                         struct amdgpu_vm *vm = params->vm;
1517                         uint64_t upd_end = min(entry_end, frag_end);
1518                         unsigned nptes = (upd_end - frag_start) >> shift;
1519                         uint64_t upd_flags = flags | AMDGPU_PTE_FRAG(frag);
1520
1521                         /* This can happen when we set higher level PDs to
1522                          * silent to stop fault floods.
1523                          */
1524                         nptes = max(nptes, 1u);
1525
1526                         trace_amdgpu_vm_update_ptes(params, frag_start, upd_end,
1527                                                     nptes, dst, incr, upd_flags,
1528                                                     vm->task_info.pid,
1529                                                     vm->immediate.fence_context);
1530                         amdgpu_vm_update_flags(params, pt, cursor.level,
1531                                                pe_start, dst, nptes, incr,
1532                                                upd_flags);
1533
1534                         pe_start += nptes * 8;
1535                         dst += nptes * incr;
1536
1537                         frag_start = upd_end;
1538                         if (frag_start >= frag_end) {
1539                                 /* figure out the next fragment */
1540                                 amdgpu_vm_fragment(params, frag_start, end,
1541                                                    flags, &frag, &frag_end);
1542                                 if (frag < shift)
1543                                         break;
1544                         }
1545                 } while (frag_start < entry_end);
1546
1547                 if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1548                         /* Free all child entries.
1549                          * Update the tables with the flags and addresses and free up subsequent
1550                          * tables in the case of huge pages or freed up areas.
1551                          * This is the maximum you can free, because all other page tables are not
1552                          * completely covered by the range and so potentially still in use.
1553                          */
1554                         while (cursor.pfn < frag_start) {
1555                                 amdgpu_vm_free_pts(adev, params->vm, &cursor);
1556                                 amdgpu_vm_pt_next(adev, &cursor);
1557                         }
1558
1559                 } else if (frag >= shift) {
1560                         /* or just move on to the next on the same level. */
1561                         amdgpu_vm_pt_next(adev, &cursor);
1562                 }
1563         }
1564
1565         return 0;
1566 }
1567
1568 /**
1569  * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1570  *
1571  * @adev: amdgpu_device pointer
1572  * @vm: requested vm
1573  * @immediate: immediate submission in a page fault
1574  * @unlocked: unlocked invalidation during MM callback
1575  * @resv: fences we need to sync to
1576  * @start: start of mapped range
1577  * @last: last mapped entry
1578  * @flags: flags for the entries
1579  * @addr: addr to set the area to
1580  * @pages_addr: DMA addresses to use for mapping
1581  * @fence: optional resulting fence
1582  *
1583  * Fill in the page table entries between @start and @last.
1584  *
1585  * Returns:
1586  * 0 for success, -EINVAL for failure.
1587  */
1588 static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1589                                        struct amdgpu_vm *vm, bool immediate,
1590                                        bool unlocked, struct dma_resv *resv,
1591                                        uint64_t start, uint64_t last,
1592                                        uint64_t flags, uint64_t addr,
1593                                        dma_addr_t *pages_addr,
1594                                        struct dma_fence **fence)
1595 {
1596         struct amdgpu_vm_update_params params;
1597         enum amdgpu_sync_mode sync_mode;
1598         int r;
1599
1600         memset(&params, 0, sizeof(params));
1601         params.adev = adev;
1602         params.vm = vm;
1603         params.immediate = immediate;
1604         params.pages_addr = pages_addr;
1605         params.unlocked = unlocked;
1606
1607         /* Implicitly sync to command submissions in the same VM before
1608          * unmapping. Sync to moving fences before mapping.
1609          */
1610         if (!(flags & AMDGPU_PTE_VALID))
1611                 sync_mode = AMDGPU_SYNC_EQ_OWNER;
1612         else
1613                 sync_mode = AMDGPU_SYNC_EXPLICIT;
1614
1615         amdgpu_vm_eviction_lock(vm);
1616         if (vm->evicting) {
1617                 r = -EBUSY;
1618                 goto error_unlock;
1619         }
1620
1621         if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
1622                 struct dma_fence *tmp = dma_fence_get_stub();
1623
1624                 amdgpu_bo_fence(vm->root.base.bo, vm->last_unlocked, true);
1625                 swap(vm->last_unlocked, tmp);
1626                 dma_fence_put(tmp);
1627         }
1628
1629         r = vm->update_funcs->prepare(&params, resv, sync_mode);
1630         if (r)
1631                 goto error_unlock;
1632
1633         r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1634         if (r)
1635                 goto error_unlock;
1636
1637         r = vm->update_funcs->commit(&params, fence);
1638
1639 error_unlock:
1640         amdgpu_vm_eviction_unlock(vm);
1641         return r;
1642 }
1643
1644 /**
1645  * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1646  *
1647  * @adev: amdgpu_device pointer
1648  * @resv: fences we need to sync to
1649  * @pages_addr: DMA addresses to use for mapping
1650  * @vm: requested vm
1651  * @mapping: mapped range and flags to use for the update
1652  * @flags: HW flags for the mapping
1653  * @bo_adev: amdgpu_device pointer that bo actually been allocated
1654  * @nodes: array of drm_mm_nodes with the MC addresses
1655  * @fence: optional resulting fence
1656  *
1657  * Split the mapping into smaller chunks so that each update fits
1658  * into a SDMA IB.
1659  *
1660  * Returns:
1661  * 0 for success, -EINVAL for failure.
1662  */
1663 static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1664                                       struct dma_resv *resv,
1665                                       dma_addr_t *pages_addr,
1666                                       struct amdgpu_vm *vm,
1667                                       struct amdgpu_bo_va_mapping *mapping,
1668                                       uint64_t flags,
1669                                       struct amdgpu_device *bo_adev,
1670                                       struct drm_mm_node *nodes,
1671                                       struct dma_fence **fence)
1672 {
1673         unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1674         uint64_t pfn, start = mapping->start;
1675         int r;
1676
1677         /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1678          * but in case of something, we filter the flags in first place
1679          */
1680         if (!(mapping->flags & AMDGPU_PTE_READABLE))
1681                 flags &= ~AMDGPU_PTE_READABLE;
1682         if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1683                 flags &= ~AMDGPU_PTE_WRITEABLE;
1684
1685         /* Apply ASIC specific mapping flags */
1686         amdgpu_gmc_get_vm_pte(adev, mapping, &flags);
1687
1688         trace_amdgpu_vm_bo_update(mapping);
1689
1690         pfn = mapping->offset >> PAGE_SHIFT;
1691         if (nodes) {
1692                 while (pfn >= nodes->size) {
1693                         pfn -= nodes->size;
1694                         ++nodes;
1695                 }
1696         }
1697
1698         do {
1699                 dma_addr_t *dma_addr = NULL;
1700                 uint64_t max_entries;
1701                 uint64_t addr, last;
1702
1703                 max_entries = mapping->last - start + 1;
1704                 if (nodes) {
1705                         addr = nodes->start << PAGE_SHIFT;
1706                         max_entries = min((nodes->size - pfn) *
1707                                 AMDGPU_GPU_PAGES_IN_CPU_PAGE, max_entries);
1708                 } else {
1709                         addr = 0;
1710                 }
1711
1712                 if (pages_addr) {
1713                         uint64_t count;
1714
1715                         for (count = 1;
1716                              count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1717                              ++count) {
1718                                 uint64_t idx = pfn + count;
1719
1720                                 if (pages_addr[idx] !=
1721                                     (pages_addr[idx - 1] + PAGE_SIZE))
1722                                         break;
1723                         }
1724
1725                         if (count < min_linear_pages) {
1726                                 addr = pfn << PAGE_SHIFT;
1727                                 dma_addr = pages_addr;
1728                         } else {
1729                                 addr = pages_addr[pfn];
1730                                 max_entries = count *
1731                                         AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1732                         }
1733
1734                 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) {
1735                         addr += bo_adev->vm_manager.vram_base_offset;
1736                         addr += pfn << PAGE_SHIFT;
1737                 }
1738
1739                 last = start + max_entries - 1;
1740                 r = amdgpu_vm_bo_update_mapping(adev, vm, false, false, resv,
1741                                                 start, last, flags, addr,
1742                                                 dma_addr, fence);
1743                 if (r)
1744                         return r;
1745
1746                 pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1747                 if (nodes && nodes->size == pfn) {
1748                         pfn = 0;
1749                         ++nodes;
1750                 }
1751                 start = last + 1;
1752
1753         } while (unlikely(start != mapping->last + 1));
1754
1755         return 0;
1756 }
1757
1758 /**
1759  * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1760  *
1761  * @adev: amdgpu_device pointer
1762  * @bo_va: requested BO and VM object
1763  * @clear: if true clear the entries
1764  *
1765  * Fill in the page table entries for @bo_va.
1766  *
1767  * Returns:
1768  * 0 for success, -EINVAL for failure.
1769  */
1770 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1771                         bool clear)
1772 {
1773         struct amdgpu_bo *bo = bo_va->base.bo;
1774         struct amdgpu_vm *vm = bo_va->base.vm;
1775         struct amdgpu_bo_va_mapping *mapping;
1776         dma_addr_t *pages_addr = NULL;
1777         struct ttm_resource *mem;
1778         struct drm_mm_node *nodes;
1779         struct dma_fence **last_update;
1780         struct dma_resv *resv;
1781         uint64_t flags;
1782         struct amdgpu_device *bo_adev = adev;
1783         int r;
1784
1785         if (clear || !bo) {
1786                 mem = NULL;
1787                 nodes = NULL;
1788                 resv = vm->root.base.bo->tbo.base.resv;
1789         } else {
1790                 struct drm_gem_object *obj = &bo->tbo.base;
1791                 struct ttm_dma_tt *ttm;
1792
1793                 resv = bo->tbo.base.resv;
1794                 if (obj->import_attach && bo_va->is_xgmi) {
1795                         struct dma_buf *dma_buf = obj->import_attach->dmabuf;
1796                         struct drm_gem_object *gobj = dma_buf->priv;
1797                         struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
1798
1799                         if (abo->tbo.mem.mem_type == TTM_PL_VRAM)
1800                                 bo = gem_to_amdgpu_bo(gobj);
1801                 }
1802                 mem = &bo->tbo.mem;
1803                 nodes = mem->mm_node;
1804                 if (mem->mem_type == TTM_PL_TT) {
1805                         ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1806                         pages_addr = ttm->dma_address;
1807                 }
1808         }
1809
1810         if (bo) {
1811                 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1812
1813                 if (amdgpu_bo_encrypted(bo))
1814                         flags |= AMDGPU_PTE_TMZ;
1815
1816                 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1817         } else {
1818                 flags = 0x0;
1819         }
1820
1821         if (clear || (bo && bo->tbo.base.resv ==
1822                       vm->root.base.bo->tbo.base.resv))
1823                 last_update = &vm->last_update;
1824         else
1825                 last_update = &bo_va->last_pt_update;
1826
1827         if (!clear && bo_va->base.moved) {
1828                 bo_va->base.moved = false;
1829                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1830
1831         } else if (bo_va->cleared != clear) {
1832                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1833         }
1834
1835         list_for_each_entry(mapping, &bo_va->invalids, list) {
1836                 r = amdgpu_vm_bo_split_mapping(adev, resv, pages_addr, vm,
1837                                                mapping, flags, bo_adev, nodes,
1838                                                last_update);
1839                 if (r)
1840                         return r;
1841         }
1842
1843         /* If the BO is not in its preferred location add it back to
1844          * the evicted list so that it gets validated again on the
1845          * next command submission.
1846          */
1847         if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
1848                 uint32_t mem_type = bo->tbo.mem.mem_type;
1849
1850                 if (!(bo->preferred_domains &
1851                       amdgpu_mem_type_to_domain(mem_type)))
1852                         amdgpu_vm_bo_evicted(&bo_va->base);
1853                 else
1854                         amdgpu_vm_bo_idle(&bo_va->base);
1855         } else {
1856                 amdgpu_vm_bo_done(&bo_va->base);
1857         }
1858
1859         list_splice_init(&bo_va->invalids, &bo_va->valids);
1860         bo_va->cleared = clear;
1861
1862         if (trace_amdgpu_vm_bo_mapping_enabled()) {
1863                 list_for_each_entry(mapping, &bo_va->valids, list)
1864                         trace_amdgpu_vm_bo_mapping(mapping);
1865         }
1866
1867         return 0;
1868 }
1869
1870 /**
1871  * amdgpu_vm_update_prt_state - update the global PRT state
1872  *
1873  * @adev: amdgpu_device pointer
1874  */
1875 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1876 {
1877         unsigned long flags;
1878         bool enable;
1879
1880         spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1881         enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1882         adev->gmc.gmc_funcs->set_prt(adev, enable);
1883         spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1884 }
1885
1886 /**
1887  * amdgpu_vm_prt_get - add a PRT user
1888  *
1889  * @adev: amdgpu_device pointer
1890  */
1891 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1892 {
1893         if (!adev->gmc.gmc_funcs->set_prt)
1894                 return;
1895
1896         if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1897                 amdgpu_vm_update_prt_state(adev);
1898 }
1899
1900 /**
1901  * amdgpu_vm_prt_put - drop a PRT user
1902  *
1903  * @adev: amdgpu_device pointer
1904  */
1905 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1906 {
1907         if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1908                 amdgpu_vm_update_prt_state(adev);
1909 }
1910
1911 /**
1912  * amdgpu_vm_prt_cb - callback for updating the PRT status
1913  *
1914  * @fence: fence for the callback
1915  * @_cb: the callback function
1916  */
1917 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1918 {
1919         struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1920
1921         amdgpu_vm_prt_put(cb->adev);
1922         kfree(cb);
1923 }
1924
1925 /**
1926  * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1927  *
1928  * @adev: amdgpu_device pointer
1929  * @fence: fence for the callback
1930  */
1931 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1932                                  struct dma_fence *fence)
1933 {
1934         struct amdgpu_prt_cb *cb;
1935
1936         if (!adev->gmc.gmc_funcs->set_prt)
1937                 return;
1938
1939         cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1940         if (!cb) {
1941                 /* Last resort when we are OOM */
1942                 if (fence)
1943                         dma_fence_wait(fence, false);
1944
1945                 amdgpu_vm_prt_put(adev);
1946         } else {
1947                 cb->adev = adev;
1948                 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1949                                                      amdgpu_vm_prt_cb))
1950                         amdgpu_vm_prt_cb(fence, &cb->cb);
1951         }
1952 }
1953
1954 /**
1955  * amdgpu_vm_free_mapping - free a mapping
1956  *
1957  * @adev: amdgpu_device pointer
1958  * @vm: requested vm
1959  * @mapping: mapping to be freed
1960  * @fence: fence of the unmap operation
1961  *
1962  * Free a mapping and make sure we decrease the PRT usage count if applicable.
1963  */
1964 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1965                                    struct amdgpu_vm *vm,
1966                                    struct amdgpu_bo_va_mapping *mapping,
1967                                    struct dma_fence *fence)
1968 {
1969         if (mapping->flags & AMDGPU_PTE_PRT)
1970                 amdgpu_vm_add_prt_cb(adev, fence);
1971         kfree(mapping);
1972 }
1973
1974 /**
1975  * amdgpu_vm_prt_fini - finish all prt mappings
1976  *
1977  * @adev: amdgpu_device pointer
1978  * @vm: requested vm
1979  *
1980  * Register a cleanup callback to disable PRT support after VM dies.
1981  */
1982 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1983 {
1984         struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
1985         struct dma_fence *excl, **shared;
1986         unsigned i, shared_count;
1987         int r;
1988
1989         r = dma_resv_get_fences_rcu(resv, &excl,
1990                                               &shared_count, &shared);
1991         if (r) {
1992                 /* Not enough memory to grab the fence list, as last resort
1993                  * block for all the fences to complete.
1994                  */
1995                 dma_resv_wait_timeout_rcu(resv, true, false,
1996                                                     MAX_SCHEDULE_TIMEOUT);
1997                 return;
1998         }
1999
2000         /* Add a callback for each fence in the reservation object */
2001         amdgpu_vm_prt_get(adev);
2002         amdgpu_vm_add_prt_cb(adev, excl);
2003
2004         for (i = 0; i < shared_count; ++i) {
2005                 amdgpu_vm_prt_get(adev);
2006                 amdgpu_vm_add_prt_cb(adev, shared[i]);
2007         }
2008
2009         kfree(shared);
2010 }
2011
2012 /**
2013  * amdgpu_vm_clear_freed - clear freed BOs in the PT
2014  *
2015  * @adev: amdgpu_device pointer
2016  * @vm: requested vm
2017  * @fence: optional resulting fence (unchanged if no work needed to be done
2018  * or if an error occurred)
2019  *
2020  * Make sure all freed BOs are cleared in the PT.
2021  * PTs have to be reserved and mutex must be locked!
2022  *
2023  * Returns:
2024  * 0 for success.
2025  *
2026  */
2027 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2028                           struct amdgpu_vm *vm,
2029                           struct dma_fence **fence)
2030 {
2031         struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
2032         struct amdgpu_bo_va_mapping *mapping;
2033         uint64_t init_pte_value = 0;
2034         struct dma_fence *f = NULL;
2035         int r;
2036
2037         while (!list_empty(&vm->freed)) {
2038                 mapping = list_first_entry(&vm->freed,
2039                         struct amdgpu_bo_va_mapping, list);
2040                 list_del(&mapping->list);
2041
2042                 if (vm->pte_support_ats &&
2043                     mapping->start < AMDGPU_GMC_HOLE_START)
2044                         init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
2045
2046                 r = amdgpu_vm_bo_update_mapping(adev, vm, false, false, resv,
2047                                                 mapping->start, mapping->last,
2048                                                 init_pte_value, 0, NULL, &f);
2049                 amdgpu_vm_free_mapping(adev, vm, mapping, f);
2050                 if (r) {
2051                         dma_fence_put(f);
2052                         return r;
2053                 }
2054         }
2055
2056         if (fence && f) {
2057                 dma_fence_put(*fence);
2058                 *fence = f;
2059         } else {
2060                 dma_fence_put(f);
2061         }
2062
2063         return 0;
2064
2065 }
2066
2067 /**
2068  * amdgpu_vm_handle_moved - handle moved BOs in the PT
2069  *
2070  * @adev: amdgpu_device pointer
2071  * @vm: requested vm
2072  *
2073  * Make sure all BOs which are moved are updated in the PTs.
2074  *
2075  * Returns:
2076  * 0 for success.
2077  *
2078  * PTs have to be reserved!
2079  */
2080 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2081                            struct amdgpu_vm *vm)
2082 {
2083         struct amdgpu_bo_va *bo_va, *tmp;
2084         struct dma_resv *resv;
2085         bool clear;
2086         int r;
2087
2088         list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2089                 /* Per VM BOs never need to bo cleared in the page tables */
2090                 r = amdgpu_vm_bo_update(adev, bo_va, false);
2091                 if (r)
2092                         return r;
2093         }
2094
2095         spin_lock(&vm->invalidated_lock);
2096         while (!list_empty(&vm->invalidated)) {
2097                 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
2098                                          base.vm_status);
2099                 resv = bo_va->base.bo->tbo.base.resv;
2100                 spin_unlock(&vm->invalidated_lock);
2101
2102                 /* Try to reserve the BO to avoid clearing its ptes */
2103                 if (!amdgpu_vm_debug && dma_resv_trylock(resv))
2104                         clear = false;
2105                 /* Somebody else is using the BO right now */
2106                 else
2107                         clear = true;
2108
2109                 r = amdgpu_vm_bo_update(adev, bo_va, clear);
2110                 if (r)
2111                         return r;
2112
2113                 if (!clear)
2114                         dma_resv_unlock(resv);
2115                 spin_lock(&vm->invalidated_lock);
2116         }
2117         spin_unlock(&vm->invalidated_lock);
2118
2119         return 0;
2120 }
2121
2122 /**
2123  * amdgpu_vm_bo_add - add a bo to a specific vm
2124  *
2125  * @adev: amdgpu_device pointer
2126  * @vm: requested vm
2127  * @bo: amdgpu buffer object
2128  *
2129  * Add @bo into the requested vm.
2130  * Add @bo to the list of bos associated with the vm
2131  *
2132  * Returns:
2133  * Newly added bo_va or NULL for failure
2134  *
2135  * Object has to be reserved!
2136  */
2137 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2138                                       struct amdgpu_vm *vm,
2139                                       struct amdgpu_bo *bo)
2140 {
2141         struct amdgpu_bo_va *bo_va;
2142
2143         bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2144         if (bo_va == NULL) {
2145                 return NULL;
2146         }
2147         amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2148
2149         bo_va->ref_count = 1;
2150         INIT_LIST_HEAD(&bo_va->valids);
2151         INIT_LIST_HEAD(&bo_va->invalids);
2152
2153         if (!bo)
2154                 return bo_va;
2155
2156         if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
2157                 bo_va->is_xgmi = true;
2158                 /* Power up XGMI if it can be potentially used */
2159                 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
2160         }
2161
2162         return bo_va;
2163 }
2164
2165
2166 /**
2167  * amdgpu_vm_bo_insert_mapping - insert a new mapping
2168  *
2169  * @adev: amdgpu_device pointer
2170  * @bo_va: bo_va to store the address
2171  * @mapping: the mapping to insert
2172  *
2173  * Insert a new mapping into all structures.
2174  */
2175 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
2176                                     struct amdgpu_bo_va *bo_va,
2177                                     struct amdgpu_bo_va_mapping *mapping)
2178 {
2179         struct amdgpu_vm *vm = bo_va->base.vm;
2180         struct amdgpu_bo *bo = bo_va->base.bo;
2181
2182         mapping->bo_va = bo_va;
2183         list_add(&mapping->list, &bo_va->invalids);
2184         amdgpu_vm_it_insert(mapping, &vm->va);
2185
2186         if (mapping->flags & AMDGPU_PTE_PRT)
2187                 amdgpu_vm_prt_get(adev);
2188
2189         if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv &&
2190             !bo_va->base.moved) {
2191                 list_move(&bo_va->base.vm_status, &vm->moved);
2192         }
2193         trace_amdgpu_vm_bo_map(bo_va, mapping);
2194 }
2195
2196 /**
2197  * amdgpu_vm_bo_map - map bo inside a vm
2198  *
2199  * @adev: amdgpu_device pointer
2200  * @bo_va: bo_va to store the address
2201  * @saddr: where to map the BO
2202  * @offset: requested offset in the BO
2203  * @size: BO size in bytes
2204  * @flags: attributes of pages (read/write/valid/etc.)
2205  *
2206  * Add a mapping of the BO at the specefied addr into the VM.
2207  *
2208  * Returns:
2209  * 0 for success, error for failure.
2210  *
2211  * Object has to be reserved and unreserved outside!
2212  */
2213 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2214                      struct amdgpu_bo_va *bo_va,
2215                      uint64_t saddr, uint64_t offset,
2216                      uint64_t size, uint64_t flags)
2217 {
2218         struct amdgpu_bo_va_mapping *mapping, *tmp;
2219         struct amdgpu_bo *bo = bo_va->base.bo;
2220         struct amdgpu_vm *vm = bo_va->base.vm;
2221         uint64_t eaddr;
2222
2223         /* validate the parameters */
2224         if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2225             size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2226                 return -EINVAL;
2227
2228         /* make sure object fit at this offset */
2229         eaddr = saddr + size - 1;
2230         if (saddr >= eaddr ||
2231             (bo && offset + size > amdgpu_bo_size(bo)) ||
2232             (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
2233                 return -EINVAL;
2234
2235         saddr /= AMDGPU_GPU_PAGE_SIZE;
2236         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2237
2238         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2239         if (tmp) {
2240                 /* bo and tmp overlap, invalid addr */
2241                 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2242                         "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2243                         tmp->start, tmp->last + 1);
2244                 return -EINVAL;
2245         }
2246
2247         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2248         if (!mapping)
2249                 return -ENOMEM;
2250
2251         mapping->start = saddr;
2252         mapping->last = eaddr;
2253         mapping->offset = offset;
2254         mapping->flags = flags;
2255
2256         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2257
2258         return 0;
2259 }
2260
2261 /**
2262  * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2263  *
2264  * @adev: amdgpu_device pointer
2265  * @bo_va: bo_va to store the address
2266  * @saddr: where to map the BO
2267  * @offset: requested offset in the BO
2268  * @size: BO size in bytes
2269  * @flags: attributes of pages (read/write/valid/etc.)
2270  *
2271  * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2272  * mappings as we do so.
2273  *
2274  * Returns:
2275  * 0 for success, error for failure.
2276  *
2277  * Object has to be reserved and unreserved outside!
2278  */
2279 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2280                              struct amdgpu_bo_va *bo_va,
2281                              uint64_t saddr, uint64_t offset,
2282                              uint64_t size, uint64_t flags)
2283 {
2284         struct amdgpu_bo_va_mapping *mapping;
2285         struct amdgpu_bo *bo = bo_va->base.bo;
2286         uint64_t eaddr;
2287         int r;
2288
2289         /* validate the parameters */
2290         if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2291             size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2292                 return -EINVAL;
2293
2294         /* make sure object fit at this offset */
2295         eaddr = saddr + size - 1;
2296         if (saddr >= eaddr ||
2297             (bo && offset + size > amdgpu_bo_size(bo)) ||
2298             (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
2299                 return -EINVAL;
2300
2301         /* Allocate all the needed memory */
2302         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2303         if (!mapping)
2304                 return -ENOMEM;
2305
2306         r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2307         if (r) {
2308                 kfree(mapping);
2309                 return r;
2310         }
2311
2312         saddr /= AMDGPU_GPU_PAGE_SIZE;
2313         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2314
2315         mapping->start = saddr;
2316         mapping->last = eaddr;
2317         mapping->offset = offset;
2318         mapping->flags = flags;
2319
2320         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2321
2322         return 0;
2323 }
2324
2325 /**
2326  * amdgpu_vm_bo_unmap - remove bo mapping from vm
2327  *
2328  * @adev: amdgpu_device pointer
2329  * @bo_va: bo_va to remove the address from
2330  * @saddr: where to the BO is mapped
2331  *
2332  * Remove a mapping of the BO at the specefied addr from the VM.
2333  *
2334  * Returns:
2335  * 0 for success, error for failure.
2336  *
2337  * Object has to be reserved and unreserved outside!
2338  */
2339 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2340                        struct amdgpu_bo_va *bo_va,
2341                        uint64_t saddr)
2342 {
2343         struct amdgpu_bo_va_mapping *mapping;
2344         struct amdgpu_vm *vm = bo_va->base.vm;
2345         bool valid = true;
2346
2347         saddr /= AMDGPU_GPU_PAGE_SIZE;
2348
2349         list_for_each_entry(mapping, &bo_va->valids, list) {
2350                 if (mapping->start == saddr)
2351                         break;
2352         }
2353
2354         if (&mapping->list == &bo_va->valids) {
2355                 valid = false;
2356
2357                 list_for_each_entry(mapping, &bo_va->invalids, list) {
2358                         if (mapping->start == saddr)
2359                                 break;
2360                 }
2361
2362                 if (&mapping->list == &bo_va->invalids)
2363                         return -ENOENT;
2364         }
2365
2366         list_del(&mapping->list);
2367         amdgpu_vm_it_remove(mapping, &vm->va);
2368         mapping->bo_va = NULL;
2369         trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2370
2371         if (valid)
2372                 list_add(&mapping->list, &vm->freed);
2373         else
2374                 amdgpu_vm_free_mapping(adev, vm, mapping,
2375                                        bo_va->last_pt_update);
2376
2377         return 0;
2378 }
2379
2380 /**
2381  * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2382  *
2383  * @adev: amdgpu_device pointer
2384  * @vm: VM structure to use
2385  * @saddr: start of the range
2386  * @size: size of the range
2387  *
2388  * Remove all mappings in a range, split them as appropriate.
2389  *
2390  * Returns:
2391  * 0 for success, error for failure.
2392  */
2393 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2394                                 struct amdgpu_vm *vm,
2395                                 uint64_t saddr, uint64_t size)
2396 {
2397         struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
2398         LIST_HEAD(removed);
2399         uint64_t eaddr;
2400
2401         eaddr = saddr + size - 1;
2402         saddr /= AMDGPU_GPU_PAGE_SIZE;
2403         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2404
2405         /* Allocate all the needed memory */
2406         before = kzalloc(sizeof(*before), GFP_KERNEL);
2407         if (!before)
2408                 return -ENOMEM;
2409         INIT_LIST_HEAD(&before->list);
2410
2411         after = kzalloc(sizeof(*after), GFP_KERNEL);
2412         if (!after) {
2413                 kfree(before);
2414                 return -ENOMEM;
2415         }
2416         INIT_LIST_HEAD(&after->list);
2417
2418         /* Now gather all removed mappings */
2419         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2420         while (tmp) {
2421                 /* Remember mapping split at the start */
2422                 if (tmp->start < saddr) {
2423                         before->start = tmp->start;
2424                         before->last = saddr - 1;
2425                         before->offset = tmp->offset;
2426                         before->flags = tmp->flags;
2427                         before->bo_va = tmp->bo_va;
2428                         list_add(&before->list, &tmp->bo_va->invalids);
2429                 }
2430
2431                 /* Remember mapping split at the end */
2432                 if (tmp->last > eaddr) {
2433                         after->start = eaddr + 1;
2434                         after->last = tmp->last;
2435                         after->offset = tmp->offset;
2436                         after->offset += after->start - tmp->start;
2437                         after->flags = tmp->flags;
2438                         after->bo_va = tmp->bo_va;
2439                         list_add(&after->list, &tmp->bo_va->invalids);
2440                 }
2441
2442                 list_del(&tmp->list);
2443                 list_add(&tmp->list, &removed);
2444
2445                 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2446         }
2447
2448         /* And free them up */
2449         list_for_each_entry_safe(tmp, next, &removed, list) {
2450                 amdgpu_vm_it_remove(tmp, &vm->va);
2451                 list_del(&tmp->list);
2452
2453                 if (tmp->start < saddr)
2454                     tmp->start = saddr;
2455                 if (tmp->last > eaddr)
2456                     tmp->last = eaddr;
2457
2458                 tmp->bo_va = NULL;
2459                 list_add(&tmp->list, &vm->freed);
2460                 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2461         }
2462
2463         /* Insert partial mapping before the range */
2464         if (!list_empty(&before->list)) {
2465                 amdgpu_vm_it_insert(before, &vm->va);
2466                 if (before->flags & AMDGPU_PTE_PRT)
2467                         amdgpu_vm_prt_get(adev);
2468         } else {
2469                 kfree(before);
2470         }
2471
2472         /* Insert partial mapping after the range */
2473         if (!list_empty(&after->list)) {
2474                 amdgpu_vm_it_insert(after, &vm->va);
2475                 if (after->flags & AMDGPU_PTE_PRT)
2476                         amdgpu_vm_prt_get(adev);
2477         } else {
2478                 kfree(after);
2479         }
2480
2481         return 0;
2482 }
2483
2484 /**
2485  * amdgpu_vm_bo_lookup_mapping - find mapping by address
2486  *
2487  * @vm: the requested VM
2488  * @addr: the address
2489  *
2490  * Find a mapping by it's address.
2491  *
2492  * Returns:
2493  * The amdgpu_bo_va_mapping matching for addr or NULL
2494  *
2495  */
2496 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2497                                                          uint64_t addr)
2498 {
2499         return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2500 }
2501
2502 /**
2503  * amdgpu_vm_bo_trace_cs - trace all reserved mappings
2504  *
2505  * @vm: the requested vm
2506  * @ticket: CS ticket
2507  *
2508  * Trace all mappings of BOs reserved during a command submission.
2509  */
2510 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
2511 {
2512         struct amdgpu_bo_va_mapping *mapping;
2513
2514         if (!trace_amdgpu_vm_bo_cs_enabled())
2515                 return;
2516
2517         for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
2518              mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
2519                 if (mapping->bo_va && mapping->bo_va->base.bo) {
2520                         struct amdgpu_bo *bo;
2521
2522                         bo = mapping->bo_va->base.bo;
2523                         if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
2524                             ticket)
2525                                 continue;
2526                 }
2527
2528                 trace_amdgpu_vm_bo_cs(mapping);
2529         }
2530 }
2531
2532 /**
2533  * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2534  *
2535  * @adev: amdgpu_device pointer
2536  * @bo_va: requested bo_va
2537  *
2538  * Remove @bo_va->bo from the requested vm.
2539  *
2540  * Object have to be reserved!
2541  */
2542 void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2543                       struct amdgpu_bo_va *bo_va)
2544 {
2545         struct amdgpu_bo_va_mapping *mapping, *next;
2546         struct amdgpu_bo *bo = bo_va->base.bo;
2547         struct amdgpu_vm *vm = bo_va->base.vm;
2548         struct amdgpu_vm_bo_base **base;
2549
2550         if (bo) {
2551                 if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2552                         vm->bulk_moveable = false;
2553
2554                 for (base = &bo_va->base.bo->vm_bo; *base;
2555                      base = &(*base)->next) {
2556                         if (*base != &bo_va->base)
2557                                 continue;
2558
2559                         *base = bo_va->base.next;
2560                         break;
2561                 }
2562         }
2563
2564         spin_lock(&vm->invalidated_lock);
2565         list_del(&bo_va->base.vm_status);
2566         spin_unlock(&vm->invalidated_lock);
2567
2568         list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2569                 list_del(&mapping->list);
2570                 amdgpu_vm_it_remove(mapping, &vm->va);
2571                 mapping->bo_va = NULL;
2572                 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2573                 list_add(&mapping->list, &vm->freed);
2574         }
2575         list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2576                 list_del(&mapping->list);
2577                 amdgpu_vm_it_remove(mapping, &vm->va);
2578                 amdgpu_vm_free_mapping(adev, vm, mapping,
2579                                        bo_va->last_pt_update);
2580         }
2581
2582         dma_fence_put(bo_va->last_pt_update);
2583
2584         if (bo && bo_va->is_xgmi)
2585                 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
2586
2587         kfree(bo_va);
2588 }
2589
2590 /**
2591  * amdgpu_vm_evictable - check if we can evict a VM
2592  *
2593  * @bo: A page table of the VM.
2594  *
2595  * Check if it is possible to evict a VM.
2596  */
2597 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
2598 {
2599         struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
2600
2601         /* Page tables of a destroyed VM can go away immediately */
2602         if (!bo_base || !bo_base->vm)
2603                 return true;
2604
2605         /* Don't evict VM page tables while they are busy */
2606         if (!dma_resv_test_signaled_rcu(bo->tbo.base.resv, true))
2607                 return false;
2608
2609         /* Try to block ongoing updates */
2610         if (!amdgpu_vm_eviction_trylock(bo_base->vm))
2611                 return false;
2612
2613         /* Don't evict VM page tables while they are updated */
2614         if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
2615                 amdgpu_vm_eviction_unlock(bo_base->vm);
2616                 return false;
2617         }
2618
2619         bo_base->vm->evicting = true;
2620         amdgpu_vm_eviction_unlock(bo_base->vm);
2621         return true;
2622 }
2623
2624 /**
2625  * amdgpu_vm_bo_invalidate - mark the bo as invalid
2626  *
2627  * @adev: amdgpu_device pointer
2628  * @bo: amdgpu buffer object
2629  * @evicted: is the BO evicted
2630  *
2631  * Mark @bo as invalid.
2632  */
2633 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2634                              struct amdgpu_bo *bo, bool evicted)
2635 {
2636         struct amdgpu_vm_bo_base *bo_base;
2637
2638         /* shadow bo doesn't have bo base, its validation needs its parent */
2639         if (bo->parent && bo->parent->shadow == bo)
2640                 bo = bo->parent;
2641
2642         for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2643                 struct amdgpu_vm *vm = bo_base->vm;
2644
2645                 if (evicted && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
2646                         amdgpu_vm_bo_evicted(bo_base);
2647                         continue;
2648                 }
2649
2650                 if (bo_base->moved)
2651                         continue;
2652                 bo_base->moved = true;
2653
2654                 if (bo->tbo.type == ttm_bo_type_kernel)
2655                         amdgpu_vm_bo_relocated(bo_base);
2656                 else if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2657                         amdgpu_vm_bo_moved(bo_base);
2658                 else
2659                         amdgpu_vm_bo_invalidated(bo_base);
2660         }
2661 }
2662
2663 /**
2664  * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2665  *
2666  * @vm_size: VM size
2667  *
2668  * Returns:
2669  * VM page table as power of two
2670  */
2671 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2672 {
2673         /* Total bits covered by PD + PTs */
2674         unsigned bits = ilog2(vm_size) + 18;
2675
2676         /* Make sure the PD is 4K in size up to 8GB address space.
2677            Above that split equal between PD and PTs */
2678         if (vm_size <= 8)
2679                 return (bits - 9);
2680         else
2681                 return ((bits + 3) / 2);
2682 }
2683
2684 /**
2685  * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2686  *
2687  * @adev: amdgpu_device pointer
2688  * @min_vm_size: the minimum vm size in GB if it's set auto
2689  * @fragment_size_default: Default PTE fragment size
2690  * @max_level: max VMPT level
2691  * @max_bits: max address space size in bits
2692  *
2693  */
2694 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2695                            uint32_t fragment_size_default, unsigned max_level,
2696                            unsigned max_bits)
2697 {
2698         unsigned int max_size = 1 << (max_bits - 30);
2699         unsigned int vm_size;
2700         uint64_t tmp;
2701
2702         /* adjust vm size first */
2703         if (amdgpu_vm_size != -1) {
2704                 vm_size = amdgpu_vm_size;
2705                 if (vm_size > max_size) {
2706                         dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2707                                  amdgpu_vm_size, max_size);
2708                         vm_size = max_size;
2709                 }
2710         } else {
2711                 struct sysinfo si;
2712                 unsigned int phys_ram_gb;
2713
2714                 /* Optimal VM size depends on the amount of physical
2715                  * RAM available. Underlying requirements and
2716                  * assumptions:
2717                  *
2718                  *  - Need to map system memory and VRAM from all GPUs
2719                  *     - VRAM from other GPUs not known here
2720                  *     - Assume VRAM <= system memory
2721                  *  - On GFX8 and older, VM space can be segmented for
2722                  *    different MTYPEs
2723                  *  - Need to allow room for fragmentation, guard pages etc.
2724                  *
2725                  * This adds up to a rough guess of system memory x3.
2726                  * Round up to power of two to maximize the available
2727                  * VM size with the given page table size.
2728                  */
2729                 si_meminfo(&si);
2730                 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2731                                (1 << 30) - 1) >> 30;
2732                 vm_size = roundup_pow_of_two(
2733                         min(max(phys_ram_gb * 3, min_vm_size), max_size));
2734         }
2735
2736         adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2737
2738         tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2739         if (amdgpu_vm_block_size != -1)
2740                 tmp >>= amdgpu_vm_block_size - 9;
2741         tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2742         adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2743         switch (adev->vm_manager.num_level) {
2744         case 3:
2745                 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2746                 break;
2747         case 2:
2748                 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2749                 break;
2750         case 1:
2751                 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2752                 break;
2753         default:
2754                 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2755         }
2756         /* block size depends on vm size and hw setup*/
2757         if (amdgpu_vm_block_size != -1)
2758                 adev->vm_manager.block_size =
2759                         min((unsigned)amdgpu_vm_block_size, max_bits
2760                             - AMDGPU_GPU_PAGE_SHIFT
2761                             - 9 * adev->vm_manager.num_level);
2762         else if (adev->vm_manager.num_level > 1)
2763                 adev->vm_manager.block_size = 9;
2764         else
2765                 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2766
2767         if (amdgpu_vm_fragment_size == -1)
2768                 adev->vm_manager.fragment_size = fragment_size_default;
2769         else
2770                 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2771
2772         DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2773                  vm_size, adev->vm_manager.num_level + 1,
2774                  adev->vm_manager.block_size,
2775                  adev->vm_manager.fragment_size);
2776 }
2777
2778 /**
2779  * amdgpu_vm_wait_idle - wait for the VM to become idle
2780  *
2781  * @vm: VM object to wait for
2782  * @timeout: timeout to wait for VM to become idle
2783  */
2784 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2785 {
2786         timeout = dma_resv_wait_timeout_rcu(vm->root.base.bo->tbo.base.resv,
2787                                             true, true, timeout);
2788         if (timeout <= 0)
2789                 return timeout;
2790
2791         return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
2792 }
2793
2794 /**
2795  * amdgpu_vm_init - initialize a vm instance
2796  *
2797  * @adev: amdgpu_device pointer
2798  * @vm: requested vm
2799  * @vm_context: Indicates if it GFX or Compute context
2800  * @pasid: Process address space identifier
2801  *
2802  * Init @vm fields.
2803  *
2804  * Returns:
2805  * 0 for success, error for failure.
2806  */
2807 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2808                    int vm_context, unsigned int pasid)
2809 {
2810         struct amdgpu_bo_param bp;
2811         struct amdgpu_bo *root;
2812         int r, i;
2813
2814         vm->va = RB_ROOT_CACHED;
2815         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2816                 vm->reserved_vmid[i] = NULL;
2817         INIT_LIST_HEAD(&vm->evicted);
2818         INIT_LIST_HEAD(&vm->relocated);
2819         INIT_LIST_HEAD(&vm->moved);
2820         INIT_LIST_HEAD(&vm->idle);
2821         INIT_LIST_HEAD(&vm->invalidated);
2822         spin_lock_init(&vm->invalidated_lock);
2823         INIT_LIST_HEAD(&vm->freed);
2824
2825
2826         /* create scheduler entities for page table updates */
2827         r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
2828                                   adev->vm_manager.vm_pte_scheds,
2829                                   adev->vm_manager.vm_pte_num_scheds, NULL);
2830         if (r)
2831                 return r;
2832
2833         r = drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
2834                                   adev->vm_manager.vm_pte_scheds,
2835                                   adev->vm_manager.vm_pte_num_scheds, NULL);
2836         if (r)
2837                 goto error_free_immediate;
2838
2839         vm->pte_support_ats = false;
2840         vm->is_compute_context = false;
2841
2842         if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2843                 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2844                                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2845
2846                 if (adev->asic_type == CHIP_RAVEN)
2847                         vm->pte_support_ats = true;
2848         } else {
2849                 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2850                                                 AMDGPU_VM_USE_CPU_FOR_GFX);
2851         }
2852         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2853                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2854         WARN_ONCE((vm->use_cpu_for_update &&
2855                    !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2856                   "CPU update of VM recommended only for large BAR system\n");
2857
2858         if (vm->use_cpu_for_update)
2859                 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2860         else
2861                 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2862         vm->last_update = NULL;
2863         vm->last_unlocked = dma_fence_get_stub();
2864
2865         mutex_init(&vm->eviction_lock);
2866         vm->evicting = false;
2867
2868         amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, false, &bp);
2869         if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
2870                 bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2871         r = amdgpu_bo_create(adev, &bp, &root);
2872         if (r)
2873                 goto error_free_delayed;
2874
2875         r = amdgpu_bo_reserve(root, true);
2876         if (r)
2877                 goto error_free_root;
2878
2879         r = dma_resv_reserve_shared(root->tbo.base.resv, 1);
2880         if (r)
2881                 goto error_unreserve;
2882
2883         amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2884
2885         r = amdgpu_vm_clear_bo(adev, vm, root, false);
2886         if (r)
2887                 goto error_unreserve;
2888
2889         amdgpu_bo_unreserve(vm->root.base.bo);
2890
2891         if (pasid) {
2892                 unsigned long flags;
2893
2894                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2895                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2896                               GFP_ATOMIC);
2897                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2898                 if (r < 0)
2899                         goto error_free_root;
2900
2901                 vm->pasid = pasid;
2902         }
2903
2904         INIT_KFIFO(vm->faults);
2905
2906         return 0;
2907
2908 error_unreserve:
2909         amdgpu_bo_unreserve(vm->root.base.bo);
2910
2911 error_free_root:
2912         amdgpu_bo_unref(&vm->root.base.bo->shadow);
2913         amdgpu_bo_unref(&vm->root.base.bo);
2914         vm->root.base.bo = NULL;
2915
2916 error_free_delayed:
2917         dma_fence_put(vm->last_unlocked);
2918         drm_sched_entity_destroy(&vm->delayed);
2919
2920 error_free_immediate:
2921         drm_sched_entity_destroy(&vm->immediate);
2922
2923         return r;
2924 }
2925
2926 /**
2927  * amdgpu_vm_check_clean_reserved - check if a VM is clean
2928  *
2929  * @adev: amdgpu_device pointer
2930  * @vm: the VM to check
2931  *
2932  * check all entries of the root PD, if any subsequent PDs are allocated,
2933  * it means there are page table creating and filling, and is no a clean
2934  * VM
2935  *
2936  * Returns:
2937  *      0 if this VM is clean
2938  */
2939 static int amdgpu_vm_check_clean_reserved(struct amdgpu_device *adev,
2940         struct amdgpu_vm *vm)
2941 {
2942         enum amdgpu_vm_level root = adev->vm_manager.root_level;
2943         unsigned int entries = amdgpu_vm_num_entries(adev, root);
2944         unsigned int i = 0;
2945
2946         if (!(vm->root.entries))
2947                 return 0;
2948
2949         for (i = 0; i < entries; i++) {
2950                 if (vm->root.entries[i].base.bo)
2951                         return -EINVAL;
2952         }
2953
2954         return 0;
2955 }
2956
2957 /**
2958  * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2959  *
2960  * @adev: amdgpu_device pointer
2961  * @vm: requested vm
2962  * @pasid: pasid to use
2963  *
2964  * This only works on GFX VMs that don't have any BOs added and no
2965  * page tables allocated yet.
2966  *
2967  * Changes the following VM parameters:
2968  * - use_cpu_for_update
2969  * - pte_supports_ats
2970  * - pasid (old PASID is released, because compute manages its own PASIDs)
2971  *
2972  * Reinitializes the page directory to reflect the changed ATS
2973  * setting.
2974  *
2975  * Returns:
2976  * 0 for success, -errno for errors.
2977  */
2978 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2979                            unsigned int pasid)
2980 {
2981         bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2982         int r;
2983
2984         r = amdgpu_bo_reserve(vm->root.base.bo, true);
2985         if (r)
2986                 return r;
2987
2988         /* Sanity checks */
2989         r = amdgpu_vm_check_clean_reserved(adev, vm);
2990         if (r)
2991                 goto unreserve_bo;
2992
2993         if (pasid) {
2994                 unsigned long flags;
2995
2996                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2997                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2998                               GFP_ATOMIC);
2999                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3000
3001                 if (r == -ENOSPC)
3002                         goto unreserve_bo;
3003                 r = 0;
3004         }
3005
3006         /* Check if PD needs to be reinitialized and do it before
3007          * changing any other state, in case it fails.
3008          */
3009         if (pte_support_ats != vm->pte_support_ats) {
3010                 vm->pte_support_ats = pte_support_ats;
3011                 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo, false);
3012                 if (r)
3013                         goto free_idr;
3014         }
3015
3016         /* Update VM state */
3017         vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
3018                                     AMDGPU_VM_USE_CPU_FOR_COMPUTE);
3019         DRM_DEBUG_DRIVER("VM update mode is %s\n",
3020                          vm->use_cpu_for_update ? "CPU" : "SDMA");
3021         WARN_ONCE((vm->use_cpu_for_update &&
3022                    !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3023                   "CPU update of VM recommended only for large BAR system\n");
3024
3025         if (vm->use_cpu_for_update) {
3026                 /* Sync with last SDMA update/clear before switching to CPU */
3027                 r = amdgpu_bo_sync_wait(vm->root.base.bo,
3028                                         AMDGPU_FENCE_OWNER_UNDEFINED, true);
3029                 if (r)
3030                         goto free_idr;
3031
3032                 vm->update_funcs = &amdgpu_vm_cpu_funcs;
3033         } else {
3034                 vm->update_funcs = &amdgpu_vm_sdma_funcs;
3035         }
3036         dma_fence_put(vm->last_update);
3037         vm->last_update = NULL;
3038         vm->is_compute_context = true;
3039
3040         if (vm->pasid) {
3041                 unsigned long flags;
3042
3043                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3044                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3045                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3046
3047                 /* Free the original amdgpu allocated pasid
3048                  * Will be replaced with kfd allocated pasid
3049                  */
3050                 amdgpu_pasid_free(vm->pasid);
3051                 vm->pasid = 0;
3052         }
3053
3054         /* Free the shadow bo for compute VM */
3055         amdgpu_bo_unref(&vm->root.base.bo->shadow);
3056
3057         if (pasid)
3058                 vm->pasid = pasid;
3059
3060         goto unreserve_bo;
3061
3062 free_idr:
3063         if (pasid) {
3064                 unsigned long flags;
3065
3066                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3067                 idr_remove(&adev->vm_manager.pasid_idr, pasid);
3068                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3069         }
3070 unreserve_bo:
3071         amdgpu_bo_unreserve(vm->root.base.bo);
3072         return r;
3073 }
3074
3075 /**
3076  * amdgpu_vm_release_compute - release a compute vm
3077  * @adev: amdgpu_device pointer
3078  * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
3079  *
3080  * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
3081  * pasid from vm. Compute should stop use of vm after this call.
3082  */
3083 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3084 {
3085         if (vm->pasid) {
3086                 unsigned long flags;
3087
3088                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3089                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3090                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3091         }
3092         vm->pasid = 0;
3093         vm->is_compute_context = false;
3094 }
3095
3096 /**
3097  * amdgpu_vm_fini - tear down a vm instance
3098  *
3099  * @adev: amdgpu_device pointer
3100  * @vm: requested vm
3101  *
3102  * Tear down @vm.
3103  * Unbind the VM and remove all bos from the vm bo list
3104  */
3105 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3106 {
3107         struct amdgpu_bo_va_mapping *mapping, *tmp;
3108         bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
3109         struct amdgpu_bo *root;
3110         int i;
3111
3112         amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
3113
3114         root = amdgpu_bo_ref(vm->root.base.bo);
3115         amdgpu_bo_reserve(root, true);
3116         if (vm->pasid) {
3117                 unsigned long flags;
3118
3119                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3120                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3121                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3122                 vm->pasid = 0;
3123         }
3124
3125         dma_fence_wait(vm->last_unlocked, false);
3126         dma_fence_put(vm->last_unlocked);
3127
3128         list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3129                 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3130                         amdgpu_vm_prt_fini(adev, vm);
3131                         prt_fini_needed = false;
3132                 }
3133
3134                 list_del(&mapping->list);
3135                 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
3136         }
3137
3138         amdgpu_vm_free_pts(adev, vm, NULL);
3139         amdgpu_bo_unreserve(root);
3140         amdgpu_bo_unref(&root);
3141         WARN_ON(vm->root.base.bo);
3142
3143         drm_sched_entity_destroy(&vm->immediate);
3144         drm_sched_entity_destroy(&vm->delayed);
3145
3146         if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
3147                 dev_err(adev->dev, "still active bo inside vm\n");
3148         }
3149         rbtree_postorder_for_each_entry_safe(mapping, tmp,
3150                                              &vm->va.rb_root, rb) {
3151                 /* Don't remove the mapping here, we don't want to trigger a
3152                  * rebalance and the tree is about to be destroyed anyway.
3153                  */
3154                 list_del(&mapping->list);
3155                 kfree(mapping);
3156         }
3157
3158         dma_fence_put(vm->last_update);
3159         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3160                 amdgpu_vmid_free_reserved(adev, vm, i);
3161 }
3162
3163 /**
3164  * amdgpu_vm_manager_init - init the VM manager
3165  *
3166  * @adev: amdgpu_device pointer
3167  *
3168  * Initialize the VM manager structures
3169  */
3170 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
3171 {
3172         unsigned i;
3173
3174         amdgpu_vmid_mgr_init(adev);
3175
3176         adev->vm_manager.fence_context =
3177                 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3178         for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
3179                 adev->vm_manager.seqno[i] = 0;
3180
3181         spin_lock_init(&adev->vm_manager.prt_lock);
3182         atomic_set(&adev->vm_manager.num_prt_users, 0);
3183
3184         /* If not overridden by the user, by default, only in large BAR systems
3185          * Compute VM tables will be updated by CPU
3186          */
3187 #ifdef CONFIG_X86_64
3188         if (amdgpu_vm_update_mode == -1) {
3189                 if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3190                         adev->vm_manager.vm_update_mode =
3191                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
3192                 else
3193                         adev->vm_manager.vm_update_mode = 0;
3194         } else
3195                 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
3196 #else
3197         adev->vm_manager.vm_update_mode = 0;
3198 #endif
3199
3200         idr_init(&adev->vm_manager.pasid_idr);
3201         spin_lock_init(&adev->vm_manager.pasid_lock);
3202 }
3203
3204 /**
3205  * amdgpu_vm_manager_fini - cleanup VM manager
3206  *
3207  * @adev: amdgpu_device pointer
3208  *
3209  * Cleanup the VM manager and free resources.
3210  */
3211 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
3212 {
3213         WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
3214         idr_destroy(&adev->vm_manager.pasid_idr);
3215
3216         amdgpu_vmid_mgr_fini(adev);
3217 }
3218
3219 /**
3220  * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
3221  *
3222  * @dev: drm device pointer
3223  * @data: drm_amdgpu_vm
3224  * @filp: drm file pointer
3225  *
3226  * Returns:
3227  * 0 for success, -errno for errors.
3228  */
3229 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
3230 {
3231         union drm_amdgpu_vm *args = data;
3232         struct amdgpu_device *adev = drm_to_adev(dev);
3233         struct amdgpu_fpriv *fpriv = filp->driver_priv;
3234         long timeout = msecs_to_jiffies(2000);
3235         int r;
3236
3237         switch (args->in.op) {
3238         case AMDGPU_VM_OP_RESERVE_VMID:
3239                 /* We only have requirement to reserve vmid from gfxhub */
3240                 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm,
3241                                                AMDGPU_GFXHUB_0);
3242                 if (r)
3243                         return r;
3244                 break;
3245         case AMDGPU_VM_OP_UNRESERVE_VMID:
3246                 if (amdgpu_sriov_runtime(adev))
3247                         timeout = 8 * timeout;
3248
3249                 /* Wait vm idle to make sure the vmid set in SPM_VMID is
3250                  * not referenced anymore.
3251                  */
3252                 r = amdgpu_bo_reserve(fpriv->vm.root.base.bo, true);
3253                 if (r)
3254                         return r;
3255
3256                 r = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
3257                 if (r < 0)
3258                         return r;
3259
3260                 amdgpu_bo_unreserve(fpriv->vm.root.base.bo);
3261                 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB_0);
3262                 break;
3263         default:
3264                 return -EINVAL;
3265         }
3266
3267         return 0;
3268 }
3269
3270 /**
3271  * amdgpu_vm_get_task_info - Extracts task info for a PASID.
3272  *
3273  * @adev: drm device pointer
3274  * @pasid: PASID identifier for VM
3275  * @task_info: task_info to fill.
3276  */
3277 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
3278                          struct amdgpu_task_info *task_info)
3279 {
3280         struct amdgpu_vm *vm;
3281         unsigned long flags;
3282
3283         spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3284
3285         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3286         if (vm)
3287                 *task_info = vm->task_info;
3288
3289         spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3290 }
3291
3292 /**
3293  * amdgpu_vm_set_task_info - Sets VMs task info.
3294  *
3295  * @vm: vm for which to set the info
3296  */
3297 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
3298 {
3299         if (vm->task_info.pid)
3300                 return;
3301
3302         vm->task_info.pid = current->pid;
3303         get_task_comm(vm->task_info.task_name, current);
3304
3305         if (current->group_leader->mm != current->mm)
3306                 return;
3307
3308         vm->task_info.tgid = current->group_leader->pid;
3309         get_task_comm(vm->task_info.process_name, current->group_leader);
3310 }
3311
3312 /**
3313  * amdgpu_vm_handle_fault - graceful handling of VM faults.
3314  * @adev: amdgpu device pointer
3315  * @pasid: PASID of the VM
3316  * @addr: Address of the fault
3317  *
3318  * Try to gracefully handle a VM fault. Return true if the fault was handled and
3319  * shouldn't be reported any more.
3320  */
3321 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, unsigned int pasid,
3322                             uint64_t addr)
3323 {
3324         struct amdgpu_bo *root;
3325         uint64_t value, flags;
3326         struct amdgpu_vm *vm;
3327         long r;
3328
3329         spin_lock(&adev->vm_manager.pasid_lock);
3330         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3331         if (vm)
3332                 root = amdgpu_bo_ref(vm->root.base.bo);
3333         else
3334                 root = NULL;
3335         spin_unlock(&adev->vm_manager.pasid_lock);
3336
3337         if (!root)
3338                 return false;
3339
3340         r = amdgpu_bo_reserve(root, true);
3341         if (r)
3342                 goto error_unref;
3343
3344         /* Double check that the VM still exists */
3345         spin_lock(&adev->vm_manager.pasid_lock);
3346         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3347         if (vm && vm->root.base.bo != root)
3348                 vm = NULL;
3349         spin_unlock(&adev->vm_manager.pasid_lock);
3350         if (!vm)
3351                 goto error_unlock;
3352
3353         addr /= AMDGPU_GPU_PAGE_SIZE;
3354         flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
3355                 AMDGPU_PTE_SYSTEM;
3356
3357         if (vm->is_compute_context) {
3358                 /* Intentionally setting invalid PTE flag
3359                  * combination to force a no-retry-fault
3360                  */
3361                 flags = AMDGPU_PTE_EXECUTABLE | AMDGPU_PDE_PTE |
3362                         AMDGPU_PTE_TF;
3363                 value = 0;
3364
3365         } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
3366                 /* Redirect the access to the dummy page */
3367                 value = adev->dummy_page_addr;
3368                 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
3369                         AMDGPU_PTE_WRITEABLE;
3370
3371         } else {
3372                 /* Let the hw retry silently on the PTE */
3373                 value = 0;
3374         }
3375
3376         r = amdgpu_vm_bo_update_mapping(adev, vm, true, false, NULL, addr,
3377                                         addr + 1, flags, value, NULL, NULL);
3378         if (r)
3379                 goto error_unlock;
3380
3381         r = amdgpu_vm_update_pdes(adev, vm, true);
3382
3383 error_unlock:
3384         amdgpu_bo_unreserve(root);
3385         if (r < 0)
3386                 DRM_ERROR("Can't handle page fault (%ld)\n", r);
3387
3388 error_unref:
3389         amdgpu_bo_unref(&root);
3390
3391         return false;
3392 }
This page took 0.238992 seconds and 4 git commands to generate.