1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /**************************************************************************
3 * Copyright (c) 2007-2011, Intel Corporation.
6 **************************************************************************/
11 #include <linux/kref.h>
12 #include <linux/mm_types.h>
14 #include <drm/drm_device.h>
16 #include "gma_display.h"
18 #include "intel_bios.h"
23 #include "psb_intel_drv.h"
28 #define DRIVER_NAME "gma500"
29 #define DRIVER_DESC "DRM driver for the Intel GMA500, GMA600, GMA3600, GMA3650"
30 #define DRIVER_DATE "20140314"
32 #define DRIVER_MAJOR 1
33 #define DRIVER_MINOR 0
34 #define DRIVER_PATCHLEVEL 0
36 /* Append new drm mode definition here, align with libdrm definition */
37 #define DRM_MODE_SCALE_NO_SCALE 2
40 CHIP_PSB_8108 = 0, /* Poulsbo */
41 CHIP_PSB_8109 = 1, /* Poulsbo */
42 CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
45 #define IS_PSB(drm) ((to_pci_dev((drm)->dev)->device & 0xfffe) == 0x8108)
46 #define IS_MRST(drm) ((to_pci_dev((drm)->dev)->device & 0xfff0) == 0x4100)
47 #define IS_CDV(drm) ((to_pci_dev((drm)->dev)->device & 0xfff0) == 0x0be0)
49 /* Hardware offsets */
50 #define PSB_VDC_OFFSET 0x00000000
51 #define PSB_VDC_SIZE 0x000080000
52 #define MRST_MMIO_SIZE 0x0000C0000
53 #define PSB_SGX_SIZE 0x8000
54 #define PSB_SGX_OFFSET 0x00040000
55 #define MRST_SGX_OFFSET 0x00080000
57 /* PCI resource identifiers */
58 #define PSB_MMIO_RESOURCE 0
59 #define PSB_AUX_RESOURCE 0
60 #define PSB_GATT_RESOURCE 2
61 #define PSB_GTT_RESOURCE 3
63 /* PCI configuration */
64 #define PSB_GMCH_CTRL 0x52
66 #define _PSB_GMCH_ENABLED 0x4
67 #define PSB_PGETBL_CTL 0x2020
68 #define _PSB_PGETBL_ENABLED 0x00000001
69 #define PSB_SGX_2D_SLAVE_PORT 0x4000
70 #define PSB_LPC_GBA 0x44
72 /* TODO: To get rid of */
73 #define PSB_TT_PRIV0_LIMIT (256*1024*1024)
74 #define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
76 /* SGX side MMU definitions (these can probably go) */
78 /* Flags for external memory type field */
79 #define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
80 #define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
81 #define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
84 #define PSB_PDE_MASK 0x003FFFFF
85 #define PSB_PDE_SHIFT 22
86 #define PSB_PTE_SHIFT 12
89 #define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
90 #define PSB_PTE_WO 0x0002 /* Write only */
91 #define PSB_PTE_RO 0x0004 /* Read only */
92 #define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
94 /* VDC registers and bits */
95 #define PSB_MSVDX_CLOCKGATING 0x2064
96 #define PSB_TOPAZ_CLOCKGATING 0x2068
97 #define PSB_HWSTAM 0x2098
98 #define PSB_INSTPM 0x20C0
99 #define PSB_INT_IDENTITY_R 0x20A4
100 #define _PSB_IRQ_ASLE (1<<0)
101 #define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
102 #define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
103 #define _PSB_DPST_PIPEB_FLAG (1<<4)
104 #define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
105 #define _PSB_VSYNC_PIPEB_FLAG (1<<5)
106 #define _PSB_DPST_PIPEA_FLAG (1<<6)
107 #define _PSB_PIPEA_EVENT_FLAG (1<<6)
108 #define _PSB_VSYNC_PIPEA_FLAG (1<<7)
109 #define _PSB_IRQ_DISP_HOTSYNC (1<<17)
110 #define _PSB_IRQ_SGX_FLAG (1<<18)
111 #define _PSB_IRQ_MSVDX_FLAG (1<<19)
112 #define _LNC_IRQ_TOPAZ_FLAG (1<<20)
114 #define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
115 _PSB_VSYNC_PIPEB_FLAG)
117 #define PSB_INT_IDENTITY_R 0x20A4
118 #define PSB_INT_MASK_R 0x20A8
119 #define PSB_INT_ENABLE_R 0x20A0
121 #define _PSB_MMU_ER_MASK 0x0001FF00
122 #define _PSB_MMU_ER_HOST (1 << 16)
131 #define GPIO_CLOCK_DIR_MASK (1 << 0)
132 #define GPIO_CLOCK_DIR_IN (0 << 1)
133 #define GPIO_CLOCK_DIR_OUT (1 << 1)
134 #define GPIO_CLOCK_VAL_MASK (1 << 2)
135 #define GPIO_CLOCK_VAL_OUT (1 << 3)
136 #define GPIO_CLOCK_VAL_IN (1 << 4)
137 #define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
138 #define GPIO_DATA_DIR_MASK (1 << 8)
139 #define GPIO_DATA_DIR_IN (0 << 9)
140 #define GPIO_DATA_DIR_OUT (1 << 9)
141 #define GPIO_DATA_VAL_MASK (1 << 10)
142 #define GPIO_DATA_VAL_OUT (1 << 11)
143 #define GPIO_DATA_VAL_IN (1 << 12)
144 #define GPIO_DATA_PULLUP_DISABLE (1 << 13)
146 #define VCLK_DIVISOR_VGA0 0x6000
147 #define VCLK_DIVISOR_VGA1 0x6004
148 #define VCLK_POST_DIV 0x6010
150 #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
151 #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
152 #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
153 #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
154 #define PSB_COMM_USER_IRQ (1024 >> 2)
155 #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
156 #define PSB_COMM_FW (2048 >> 2)
158 #define PSB_UIRQ_VISTEST 1
159 #define PSB_UIRQ_OOM_REPLY 2
160 #define PSB_UIRQ_FIRE_TA_REPLY 3
161 #define PSB_UIRQ_FIRE_RASTER_REPLY 4
163 #define PSB_2D_SIZE (256*1024*1024)
164 #define PSB_MAX_RELOC_PAGES 1024
166 #define PSB_LOW_REG_OFFS 0x0204
167 #define PSB_HIGH_REG_OFFS 0x0600
169 #define PSB_NUM_VBLANKS 2
172 #define PSB_2D_SIZE (256*1024*1024)
173 #define PSB_MAX_RELOC_PAGES 1024
175 #define PSB_LOW_REG_OFFS 0x0204
176 #define PSB_HIGH_REG_OFFS 0x0600
178 #define PSB_NUM_VBLANKS 2
179 #define PSB_WATCHDOG_DELAY (HZ * 2)
180 #define PSB_LID_DELAY (HZ / 10)
182 #define PSB_PWR_STATE_ON 1
183 #define PSB_PWR_STATE_OFF 2
185 #define PSB_PMPOLICY_NOPM 0
186 #define PSB_PMPOLICY_CLOCKGATING 1
187 #define PSB_PMPOLICY_POWERDOWN 2
189 #define PSB_PMSTATE_POWERUP 0
190 #define PSB_PMSTATE_CLOCKGATED 1
191 #define PSB_PMSTATE_POWERDOWN 2
192 #define PSB_PCIx_MSI_ADDR_LOC 0x94
193 #define PSB_PCIx_MSI_DATA_LOC 0x98
195 /* Medfield crystal settings */
196 #define KSEL_CRYSTAL_19 1
197 #define KSEL_BYPASS_19 5
198 #define KSEL_BYPASS_25 6
199 #define KSEL_BYPASS_83_100 7
201 struct drm_fb_helper;
203 struct opregion_header;
204 struct opregion_acpi;
205 struct opregion_swsci;
206 struct opregion_asle;
208 struct psb_intel_opregion {
209 struct opregion_header *header;
210 struct opregion_acpi *acpi;
211 struct opregion_swsci *swsci;
212 struct opregion_asle *asle;
214 u32 __iomem *lid_state;
215 struct work_struct asle_work;
218 struct sdvo_device_mapping {
229 struct i2c_adapter adapter;
230 struct i2c_adapter *force_bit;
234 /* Register offset maps */
262 * Register save state. This is used to hold the context when the
263 * device is powered off. In the case of Oaktrail this can (but does not
264 * yet) include screen blank. Operations occuring during the save
265 * update the register cache instead.
268 /* Common status for pipes */
296 uint32_t saveVCLK_DIVISOR_VGA0;
297 uint32_t saveVCLK_DIVISOR_VGA1;
298 uint32_t saveVCLK_POST_DIV;
299 uint32_t saveVGACNTRL;
307 uint32_t savePP_CONTROL;
308 uint32_t savePP_CYCLE;
309 uint32_t savePFIT_CONTROL;
310 uint32_t saveCLOCKGATING;
312 uint32_t savePFIT_AUTO_RATIOS;
313 uint32_t savePFIT_PGM_RATIOS;
314 uint32_t savePP_ON_DELAYS;
315 uint32_t savePP_OFF_DELAYS;
316 uint32_t savePP_DIVISOR;
317 uint32_t saveBCLRPAT_A;
318 uint32_t saveBCLRPAT_B;
319 uint32_t savePERF_MODE;
326 uint32_t saveCHICKENBIT;
327 uint32_t saveDSPACURSOR_CTRL;
328 uint32_t saveDSPBCURSOR_CTRL;
329 uint32_t saveDSPACURSOR_BASE;
330 uint32_t saveDSPBCURSOR_BASE;
331 uint32_t saveDSPACURSOR_POS;
332 uint32_t saveDSPBCURSOR_POS;
333 uint32_t saveOV_OVADD;
334 uint32_t saveOV_OGAMC0;
335 uint32_t saveOV_OGAMC1;
336 uint32_t saveOV_OGAMC2;
337 uint32_t saveOV_OGAMC3;
338 uint32_t saveOV_OGAMC4;
339 uint32_t saveOV_OGAMC5;
340 uint32_t saveOVC_OVADD;
341 uint32_t saveOVC_OGAMC0;
342 uint32_t saveOVC_OGAMC1;
343 uint32_t saveOVC_OGAMC2;
344 uint32_t saveOVC_OGAMC3;
345 uint32_t saveOVC_OGAMC4;
346 uint32_t saveOVC_OGAMC5;
348 /* DPST register save */
349 uint32_t saveHISTOGRAM_INT_CONTROL_REG;
350 uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
351 uint32_t savePWM_CONTROL_LOGIC;
355 uint32_t saveDSPCLK_GATE_D;
356 uint32_t saveRAMCLK_GATE_D;
358 uint32_t saveDSPFW[6];
360 uint32_t savePP_CONTROL;
361 uint32_t savePFIT_PGM_RATIOS;
363 uint32_t savePFIT_CONTROL;
364 uint32_t savePP_ON_DELAYS;
365 uint32_t savePP_OFF_DELAYS;
366 uint32_t savePP_CYCLE;
367 uint32_t saveVGACNTRL;
373 struct psb_save_area {
374 struct psb_pipe pipe[3];
378 struct psb_state psb;
379 struct cdv_state cdv;
381 uint32_t saveBLC_PWM_CTL2;
382 uint32_t saveBLC_PWM_CTL;
387 #define PSB_NUM_PIPE 3
389 struct intel_scu_ipc_dev;
391 struct drm_psb_private {
392 struct drm_device *dev;
393 struct pci_dev *aux_pdev; /* Currently only used by mrst */
394 struct pci_dev *lpc_pdev; /* Currently only used by mrst */
395 const struct psb_ops *ops;
396 const struct psb_offset *regmap;
398 struct child_device_config *child_dev;
403 /* GTT Memory manager */
404 struct psb_gtt_mm *gtt_mm;
405 struct page *scratch_page;
406 u32 __iomem *gtt_map;
407 uint32_t stolen_base;
408 u8 __iomem *vram_addr;
409 unsigned long vram_stolen_size;
411 u16 gmch_ctrl; /* Saved GTT setup */
414 struct mutex gtt_mutex;
415 struct resource *gtt_mem; /* Our PCI resource */
417 struct mutex mmap_mutex;
419 struct psb_mmu_driver *mmu;
420 struct psb_mmu_pd *pf_pd;
423 uint8_t __iomem *sgx_reg;
424 uint8_t __iomem *vdc_reg;
425 uint8_t __iomem *aux_reg; /* Auxillary vdc pipe regs */
426 uint16_t lpc_gpio_base;
427 uint32_t gatt_free_offset;
430 uint32_t vdc_irq_mask;
431 uint32_t pipestat[PSB_NUM_PIPE];
433 spinlock_t irqmask_lock;
441 struct psb_intel_mode_device mode_dev;
442 bool modeset; /* true if we have done the mode_device setup */
444 struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
445 struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
448 /* OSPM info (Power management base) (TODO: can go ?) */
453 u32 video_device_fuse;
455 /* PCI revision ID for B0:D2:F0 */
456 uint8_t platform_rev_id;
459 struct intel_gmbus *gmbus;
460 uint8_t __iomem *gmbus_reg;
464 /* FIXME: The mappings should be parsed from bios but for now we can
465 pretend there are no mappings available */
466 struct sdvo_device_mapping sdvo_mappings[2];
467 u32 hotplug_supported_mask;
468 struct drm_property *broadcast_rgb_property;
469 struct drm_property *force_audio_property;
472 int backlight_duty_cycle; /* restore backlight to this value */
473 bool panel_wants_dither;
474 struct drm_display_mode *panel_fixed_mode;
475 struct drm_display_mode *lfp_lvds_vbt_mode;
476 struct drm_display_mode *sdvo_lvds_vbt_mode;
478 struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
479 struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
481 /* Feature bits from the VBIOS */
482 unsigned int int_tv_support:1;
483 unsigned int lvds_dither:1;
484 unsigned int lvds_vbt:1;
485 unsigned int int_crt_support:1;
486 unsigned int lvds_use_ssc:1;
490 bool lvds_enabled_in_vbt;
491 u32 mipi_ctrl_display;
493 unsigned int core_freq;
494 uint32_t iLVDS_enable;
496 /* Runtime PM state */
501 struct oaktrail_gct_data gct_data;
503 /* Oaktrail HDMI state */
504 struct oaktrail_hdmi_dev *hdmi_priv;
507 struct psb_save_area regs;
513 /* Hotplug handling */
514 struct work_struct hotplug_work;
518 struct timer_list lid_timer;
519 struct psb_intel_opregion opregion;
527 * Used for modifying backlight from
528 * xrandr -- consider removing and using HAL instead
530 struct intel_scu_ipc_dev *scu;
531 struct backlight_device *backlight_device;
532 struct drm_property *backlight_property;
533 bool backlight_enabled;
538 struct drm_fb_helper *fb_helper;
540 /* Panel brightness */
542 int brightness_adjusted;
546 bool dpi_panel_on[3];
547 void *dsi_configs[2];
554 bool dplla_96mhz; /* DPLL data from the VBT */
565 struct edp_power_seq pps;
571 /* Operations for each board type */
574 int pipes; /* Number of output pipes */
575 int crtcs; /* Number of CRTCs */
576 int sgx_offset; /* Base offset of SGX device */
577 int hdmi_mask; /* Mask of HDMI CRTCs */
578 int lvds_mask; /* Mask of LVDS CRTCs */
579 int sdvo_mask; /* Mask of SDVO CRTCs */
580 int cursor_needs_phys; /* If cursor base reg need physical address */
583 struct drm_crtc_helper_funcs const *crtc_helper;
584 struct drm_crtc_funcs const *crtc_funcs;
585 const struct gma_clock_funcs *clock_funcs;
588 int (*chip_setup)(struct drm_device *dev);
589 void (*chip_teardown)(struct drm_device *dev);
590 /* Optional helper caller after modeset */
591 void (*errata)(struct drm_device *dev);
593 /* Display management hooks */
594 int (*output_init)(struct drm_device *dev);
595 int (*hotplug)(struct drm_device *dev);
596 void (*hotplug_enable)(struct drm_device *dev, bool on);
597 /* Power management hooks */
598 void (*init_pm)(struct drm_device *dev);
599 int (*save_regs)(struct drm_device *dev);
600 int (*restore_regs)(struct drm_device *dev);
601 void (*save_crtc)(struct drm_crtc *crtc);
602 void (*restore_crtc)(struct drm_crtc *crtc);
603 int (*power_up)(struct drm_device *dev);
604 int (*power_down)(struct drm_device *dev);
605 void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
606 void (*disable_sr)(struct drm_device *dev);
608 void (*lvds_bl_power)(struct drm_device *dev, bool on);
609 #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
611 int (*backlight_init)(struct drm_device *dev);
613 int i2c_bus; /* I2C bus identifier for Moorestown */
618 extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
619 extern int drm_pick_crtcs(struct drm_device *dev);
621 static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
623 return (struct drm_psb_private *) dev->dev_private;
627 extern irqreturn_t psb_irq_handler(int irq, void *arg);
628 extern void psb_irq_preinstall(struct drm_device *dev);
629 extern int psb_irq_postinstall(struct drm_device *dev);
630 extern void psb_irq_uninstall(struct drm_device *dev);
632 extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
633 extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
634 extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
635 extern int psb_enable_vblank(struct drm_crtc *crtc);
636 extern void psb_disable_vblank(struct drm_crtc *crtc);
638 psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
641 psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
643 extern u32 psb_get_vblank_counter(struct drm_crtc *crtc);
646 extern int psbfb_probed(struct drm_device *dev);
647 extern int psbfb_remove(struct drm_device *dev,
648 struct drm_framebuffer *fb);
650 extern void psb_spank(struct drm_psb_private *dev_priv);
653 extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
654 extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
655 extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
658 extern void psb_modeset_init(struct drm_device *dev);
659 extern void psb_modeset_cleanup(struct drm_device *dev);
660 extern int psb_fbdev_init(struct drm_device *dev);
663 int gma_backlight_init(struct drm_device *dev);
664 void gma_backlight_exit(struct drm_device *dev);
665 void gma_backlight_disable(struct drm_device *dev);
666 void gma_backlight_enable(struct drm_device *dev);
667 void gma_backlight_set(struct drm_device *dev, int v);
669 /* oaktrail_crtc.c */
670 extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
672 /* oaktrail_lvds.c */
673 extern void oaktrail_lvds_init(struct drm_device *dev,
674 struct psb_intel_mode_device *mode_dev);
676 /* psb_intel_display.c */
677 extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
678 extern const struct drm_crtc_funcs gma_intel_crtc_funcs;
680 /* psb_intel_lvds.c */
681 extern const struct drm_connector_helper_funcs
682 psb_intel_lvds_connector_helper_funcs;
683 extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
686 extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
687 struct drm_mode_create_dumb *args);
690 extern const struct psb_ops psb_chip_ops;
692 /* oaktrail_device.c */
693 extern const struct psb_ops oaktrail_chip_ops;
696 extern const struct psb_ops cdv_chip_ops;
698 /* Debug print bits setting */
699 #define PSB_D_GENERAL (1 << 0)
700 #define PSB_D_INIT (1 << 1)
701 #define PSB_D_IRQ (1 << 2)
702 #define PSB_D_ENTRY (1 << 3)
703 /* debug the get H/V BP/FP count */
704 #define PSB_D_HV (1 << 4)
705 #define PSB_D_DBI_BF (1 << 5)
706 #define PSB_D_PM (1 << 6)
707 #define PSB_D_RENDER (1 << 7)
708 #define PSB_D_REG (1 << 8)
709 #define PSB_D_MSVDX (1 << 9)
710 #define PSB_D_TOPAZ (1 << 10)
712 extern int drm_idle_check_interval;
715 static inline u32 MRST_MSG_READ32(int domain, uint port, uint offset)
717 int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
718 uint32_t ret_val = 0;
719 struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
720 pci_write_config_dword(pci_root, 0xD0, mcr);
721 pci_read_config_dword(pci_root, 0xD4, &ret_val);
722 pci_dev_put(pci_root);
725 static inline void MRST_MSG_WRITE32(int domain, uint port, uint offset,
728 int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
729 struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
730 pci_write_config_dword(pci_root, 0xD4, value);
731 pci_write_config_dword(pci_root, 0xD0, mcr);
732 pci_dev_put(pci_root);
735 static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
737 struct drm_psb_private *dev_priv = dev->dev_private;
738 return ioread32(dev_priv->vdc_reg + reg);
741 static inline uint32_t REGISTER_READ_AUX(struct drm_device *dev, uint32_t reg)
743 struct drm_psb_private *dev_priv = dev->dev_private;
744 return ioread32(dev_priv->aux_reg + reg);
747 #define REG_READ(reg) REGISTER_READ(dev, (reg))
748 #define REG_READ_AUX(reg) REGISTER_READ_AUX(dev, (reg))
750 /* Useful for post reads */
751 static inline uint32_t REGISTER_READ_WITH_AUX(struct drm_device *dev,
752 uint32_t reg, int aux)
757 val = REG_READ_AUX(reg);
764 #define REG_READ_WITH_AUX(reg, aux) REGISTER_READ_WITH_AUX(dev, (reg), (aux))
766 static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
769 struct drm_psb_private *dev_priv = dev->dev_private;
770 iowrite32((val), dev_priv->vdc_reg + (reg));
773 static inline void REGISTER_WRITE_AUX(struct drm_device *dev, uint32_t reg,
776 struct drm_psb_private *dev_priv = dev->dev_private;
777 iowrite32((val), dev_priv->aux_reg + (reg));
780 #define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
781 #define REG_WRITE_AUX(reg, val) REGISTER_WRITE_AUX(dev, (reg), (val))
783 static inline void REGISTER_WRITE_WITH_AUX(struct drm_device *dev, uint32_t reg,
784 uint32_t val, int aux)
787 REG_WRITE_AUX(reg, val);
792 #define REG_WRITE_WITH_AUX(reg, val, aux) REGISTER_WRITE_WITH_AUX(dev, (reg), (val), (aux))
794 static inline void REGISTER_WRITE16(struct drm_device *dev,
795 uint32_t reg, uint32_t val)
797 struct drm_psb_private *dev_priv = dev->dev_private;
798 iowrite16((val), dev_priv->vdc_reg + (reg));
801 #define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
803 static inline void REGISTER_WRITE8(struct drm_device *dev,
804 uint32_t reg, uint32_t val)
806 struct drm_psb_private *dev_priv = dev->dev_private;
807 iowrite8((val), dev_priv->vdc_reg + (reg));
810 #define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
812 #define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
813 #define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
815 /* #define TRAP_SGX_PM_FAULT 1 */
816 #ifdef TRAP_SGX_PM_FAULT
817 #define PSB_RSGX32(_offs) \
819 if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
820 pr_err("access sgx when it's off!! (READ) %s, %d\n", \
821 __FILE__, __LINE__); \
824 ioread32(dev_priv->sgx_reg + (_offs)); \
827 #define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
829 #define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
831 #define MSVDX_REG_DUMP 0
833 #define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
834 #define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))