2 * Intel Core SoC Power Management Controller Driver
4 * Copyright (c) 2016, Intel Corporation.
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms and conditions of the GNU General Public License,
12 * version 2, as published by the Free Software Foundation.
14 * This program is distributed in the hope it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 #include <linux/debugfs.h>
22 #include <linux/device.h>
23 #include <linux/init.h>
25 #include <linux/pci.h>
26 #include <linux/seq_file.h>
28 #include <asm/cpu_device_id.h>
29 #include <asm/intel-family.h>
30 #include <asm/pmc_core.h>
32 #include "intel_pmc_core.h"
34 static struct pmc_dev pmc;
36 static const struct pci_device_id pmc_pci_ids[] = {
37 { PCI_VDEVICE(INTEL, SPT_PMC_PCI_DEVICE_ID), (kernel_ulong_t)NULL },
41 static inline u32 pmc_core_reg_read(struct pmc_dev *pmcdev, int reg_offset)
43 return readl(pmcdev->regbase + reg_offset);
46 static inline u32 pmc_core_adjust_slp_s0_step(u32 value)
48 return value * SPT_PMC_SLP_S0_RES_COUNTER_STEP;
52 * intel_pmc_slp_s0_counter_read() - Read SLP_S0 residency.
53 * @data: Out param that contains current SLP_S0 count.
55 * This API currently supports Intel Skylake SoC and Sunrise
56 * Point Platform Controller Hub. Future platform support
57 * should be added for platforms that support low power modes
58 * beyond Package C10 state.
60 * SLP_S0_RESIDENCY counter counts in 100 us granularity per
61 * step hence function populates the multiplied value in out
64 * Return: an error code or 0 on success.
66 int intel_pmc_slp_s0_counter_read(u32 *data)
68 struct pmc_dev *pmcdev = &pmc;
71 if (!pmcdev->has_slp_s0_res)
74 value = pmc_core_reg_read(pmcdev, SPT_PMC_SLP_S0_RES_COUNTER_OFFSET);
75 *data = pmc_core_adjust_slp_s0_step(value);
79 EXPORT_SYMBOL_GPL(intel_pmc_slp_s0_counter_read);
81 #if IS_ENABLED(CONFIG_DEBUG_FS)
82 static int pmc_core_dev_state_show(struct seq_file *s, void *unused)
84 struct pmc_dev *pmcdev = s->private;
87 counter_val = pmc_core_reg_read(pmcdev,
88 SPT_PMC_SLP_S0_RES_COUNTER_OFFSET);
89 seq_printf(s, "%u\n", pmc_core_adjust_slp_s0_step(counter_val));
94 static int pmc_core_dev_state_open(struct inode *inode, struct file *file)
96 return single_open(file, pmc_core_dev_state_show, inode->i_private);
99 static const struct file_operations pmc_core_dev_state_ops = {
100 .open = pmc_core_dev_state_open,
103 .release = single_release,
106 static void pmc_core_dbgfs_unregister(struct pmc_dev *pmcdev)
108 debugfs_remove_recursive(pmcdev->dbgfs_dir);
111 static int pmc_core_dbgfs_register(struct pmc_dev *pmcdev)
113 struct dentry *dir, *file;
115 dir = debugfs_create_dir("pmc_core", NULL);
119 pmcdev->dbgfs_dir = dir;
120 file = debugfs_create_file("slp_s0_residency_usec", S_IFREG | S_IRUGO,
121 dir, pmcdev, &pmc_core_dev_state_ops);
124 pmc_core_dbgfs_unregister(pmcdev);
131 static inline int pmc_core_dbgfs_register(struct pmc_dev *pmcdev)
136 static inline void pmc_core_dbgfs_unregister(struct pmc_dev *pmcdev)
139 #endif /* CONFIG_DEBUG_FS */
141 static const struct x86_cpu_id intel_pmc_core_ids[] = {
142 { X86_VENDOR_INTEL, 6, INTEL_FAM6_SKYLAKE_MOBILE, X86_FEATURE_MWAIT,
143 (kernel_ulong_t)NULL},
144 { X86_VENDOR_INTEL, 6, INTEL_FAM6_SKYLAKE_DESKTOP, X86_FEATURE_MWAIT,
145 (kernel_ulong_t)NULL},
149 static int pmc_core_probe(struct pci_dev *dev, const struct pci_device_id *id)
151 struct device *ptr_dev = &dev->dev;
152 struct pmc_dev *pmcdev = &pmc;
153 const struct x86_cpu_id *cpu_id;
156 cpu_id = x86_match_cpu(intel_pmc_core_ids);
158 dev_dbg(&dev->dev, "PMC Core: cpuid mismatch.\n");
162 err = pcim_enable_device(dev);
164 dev_dbg(&dev->dev, "PMC Core: failed to enable Power Management Controller.\n");
168 err = pci_read_config_dword(dev,
169 SPT_PMC_BASE_ADDR_OFFSET,
172 dev_dbg(&dev->dev, "PMC Core: failed to read PCI config space.\n");
175 dev_dbg(&dev->dev, "PMC Core: PWRMBASE is %#x\n", pmcdev->base_addr);
177 pmcdev->regbase = devm_ioremap_nocache(ptr_dev,
179 SPT_PMC_MMIO_REG_LEN);
180 if (!pmcdev->regbase) {
181 dev_dbg(&dev->dev, "PMC Core: ioremap failed.\n");
185 err = pmc_core_dbgfs_register(pmcdev);
187 dev_err(&dev->dev, "PMC Core: debugfs register failed.\n");
191 pmc.has_slp_s0_res = true;
195 static struct pci_driver intel_pmc_core_driver = {
196 .name = "intel_pmc_core",
197 .id_table = pmc_pci_ids,
198 .probe = pmc_core_probe,
201 builtin_pci_driver(intel_pmc_core_driver);