1 /* SPDX-License-Identifier: GPL-2.0+ WITH Linux-syscall-note */
3 * linux/drivers/char/serial_core.h
5 * Copyright (C) 2000 Deep Blue Solutions Ltd.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 #ifndef _UAPILINUX_SERIAL_CORE_H
22 #define _UAPILINUX_SERIAL_CORE_H
24 #include <linux/serial.h>
27 * The type definitions. These are from Ted Ts'o's serial.h
29 #define PORT_NS16550A 14
30 #define PORT_XSCALE 15
31 #define PORT_RM9000 16 /* PMC-Sierra RM9xxx internal UART */
32 #define PORT_OCTEON 17 /* Cavium OCTEON internal UART */
33 #define PORT_AR7 18 /* Texas Instruments AR7 internal UART */
34 #define PORT_U6_16550A 19 /* ST-Ericsson U6xxx internal UART */
35 #define PORT_TEGRA 20 /* NVIDIA Tegra internal UART */
36 #define PORT_XR17D15X 21 /* Exar XR17D15x UART */
37 #define PORT_LPC3220 22 /* NXP LPC32xx SoC "Standard" UART */
38 #define PORT_8250_CIR 23 /* CIR infrared port, has its own driver */
39 #define PORT_XR17V35X 24 /* Exar XR17V35x UARTs */
40 #define PORT_BRCM_TRUMANAGE 25
41 #define PORT_ALTR_16550_F32 26 /* Altera 16550 UART with 32 FIFOs */
42 #define PORT_ALTR_16550_F64 27 /* Altera 16550 UART with 64 FIFOs */
43 #define PORT_ALTR_16550_F128 28 /* Altera 16550 UART with 128 FIFOs */
44 #define PORT_RT2880 29 /* Ralink RT2880 internal UART */
45 #define PORT_16550A_FSL64 30 /* Freescale 16550 UART with 64 FIFOs */
48 * ARM specific type numbers. These are not currently guaranteed
49 * to be implemented, and will change in the future. These are
50 * separate so any additions to the old serial.c that occur before
51 * we are merged can be easily merged here.
55 #define PORT_CLPS711X 33
56 #define PORT_SA1100 34
57 #define PORT_UART00 35
61 /* Sparc type numbers. */
62 #define PORT_SUNZILOG 38
63 #define PORT_SUNSAB 39
68 /* NVIDIA Tegra Combined UART */
69 #define PORT_TEGRA_TCU 41
72 #define PORT_PCH_8LINE 44
73 #define PORT_PCH_2LINE 45
79 /* Parisc type numbers. */
85 /* Macintosh Zilog type numbers */
86 #define PORT_MAC_ZILOG 50 /* m68k : not yet implemented */
87 #define PORT_PMAC_ZILOG 51
94 /* Samsung S3C2410 SoC and derivatives thereof */
95 #define PORT_S3C2410 55
97 /* SGI IP22 aka Indy / Challenge S / Indigo 2 */
98 #define PORT_IP22ZILOG 56
100 /* Sharp LH7a40x -- an ARM9 SoC series */
101 #define PORT_LH7A40X 57
103 /* PPC CPM type number */
106 /* MPC52xx (and MPC512x) type numbers */
107 #define PORT_MPC52xx 59
112 /* Samsung S3C2440 SoC */
113 #define PORT_S3C2440 61
115 /* Motorola i.MX SoC */
118 /* Marvell MPSC (obsolete unused) */
121 /* TXX9 type number */
124 /* NEC VR4100 series SIU/DSIU */
125 #define PORT_VR41XX_SIU 65
126 #define PORT_VR41XX_DSIU 66
128 /* Samsung S3C2400 SoC */
129 #define PORT_S3C2400 67
132 #define PORT_M32R_SIO 68
137 /* SUN4V Hypervisor Console */
138 #define PORT_SUNHV 72
140 #define PORT_S3C2412 73
142 /* Xilinx uartlite */
143 #define PORT_UARTLITE 74
148 /* Broadcom SB1250, etc. SOC */
149 #define PORT_SB1250_DUART 77
151 /* Freescale ColdFire */
155 #define PORT_BFIN_SPORT 79
157 /* MN10300 on-chip UART numbers */
158 #define PORT_MN10300 80
159 #define PORT_MN10300_CTS 81
161 #define PORT_SC26XX 82
164 #define PORT_SCIFA 83
166 #define PORT_S3C6400 84
168 /* NWPSERIAL, now removed */
169 #define PORT_NWPSERIAL 85
172 #define PORT_MAX3100 86
174 /* Timberdale UART */
175 #define PORT_TIMBUART 87
177 /* Qualcomm MSM SoCs */
180 /* BCM63xx family SoCs */
181 #define PORT_BCM63XX 89
183 /* Aeroflex Gaisler GRLIB APBUART */
184 #define PORT_APBUART 90
187 #define PORT_ALTERA_JTAGUART 91
188 #define PORT_ALTERA_UART 92
191 #define PORT_SCIFB 93
194 #define PORT_MAX310X 94
196 /* TI DA8xx/66AK2x */
197 #define PORT_DA830 95
203 #define PORT_VT8500 97
205 /* Cadence (Xilinx Zynq) UART */
206 #define PORT_XUARTPS 98
208 /* Atheros AR933X SoC */
209 #define PORT_AR933X 99
211 /* Energy Micro efm32 SoC */
212 #define PORT_EFMUART 100
214 /* ARC (Synopsys) on-chip UART */
217 /* Rocketport EXPRESS/INFINITY */
220 /* Freescale lpuart */
221 #define PORT_LPUART 103
224 #define PORT_HSCIF 104
226 /* ST ASC type numbers */
229 /* Tilera TILE-Gx UART */
230 #define PORT_TILEGX 106
232 /* MEN 16z135 UART */
233 #define PORT_MEN_Z135 107
236 #define PORT_SC16IS7XX 108
239 #define PORT_MESON 109
241 /* Conexant Digicolor */
242 #define PORT_DIGICOLOR 110
245 #define PORT_SPRD 111
247 /* Cris v10 / v32 SoC */
248 #define PORT_CRIS 112
251 #define PORT_STM32 113
254 #define PORT_MVEBU 114
256 /* Microchip PIC32 UART */
257 #define PORT_PIC32 115
260 #define PORT_MPS2UART 116
263 #define PORT_MTK_BTIF 117
268 /* Socionext Milbeaut UART */
269 #define PORT_MLB_USIO 119
272 #define PORT_SIFIVE_V0 120
275 #define PORT_SUNIX 121
277 /* Freescale LINFlexD UART */
278 #define PORT_LINFLEXUART 122
280 #endif /* _UAPILINUX_SERIAL_CORE_H */