2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include <linux/dma-fence-array.h>
30 #include <linux/interval_tree_generic.h>
31 #include <linux/idr.h>
32 #include <linux/dma-buf.h>
34 #include <drm/amdgpu_drm.h>
35 #include <drm/drm_drv.h>
36 #include <drm/ttm/ttm_tt.h>
37 #include <drm/drm_exec.h>
39 #include "amdgpu_trace.h"
40 #include "amdgpu_amdkfd.h"
41 #include "amdgpu_gmc.h"
42 #include "amdgpu_xgmi.h"
43 #include "amdgpu_dma_buf.h"
44 #include "amdgpu_res_cursor.h"
50 * GPUVM is the MMU functionality provided on the GPU.
51 * GPUVM is similar to the legacy GART on older asics, however
52 * rather than there being a single global GART table
53 * for the entire GPU, there can be multiple GPUVM page tables active
54 * at any given time. The GPUVM page tables can contain a mix
55 * VRAM pages and system pages (both memory and MMIO) and system pages
56 * can be mapped as snooped (cached system pages) or unsnooped
57 * (uncached system pages).
59 * Each active GPUVM has an ID associated with it and there is a page table
60 * linked with each VMID. When executing a command buffer,
61 * the kernel tells the engine what VMID to use for that command
62 * buffer. VMIDs are allocated dynamically as commands are submitted.
63 * The userspace drivers maintain their own address space and the kernel
64 * sets up their pages tables accordingly when they submit their
65 * command buffers and a VMID is assigned.
66 * The hardware supports up to 16 active GPUVMs at any given time.
68 * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending
69 * on the ASIC family. GPUVM supports RWX attributes on each page as well
70 * as other features such as encryption and caching attributes.
72 * VMID 0 is special. It is the GPUVM used for the kernel driver. In
73 * addition to an aperture managed by a page table, VMID 0 also has
74 * several other apertures. There is an aperture for direct access to VRAM
75 * and there is a legacy AGP aperture which just forwards accesses directly
76 * to the matching system physical addresses (or IOVAs when an IOMMU is
77 * present). These apertures provide direct access to these memories without
78 * incurring the overhead of a page table. VMID 0 is used by the kernel
79 * driver for tasks like memory management.
81 * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory.
82 * For user applications, each application can have their own unique GPUVM
83 * address space. The application manages the address space and the kernel
84 * driver manages the GPUVM page tables for each process. If an GPU client
85 * accesses an invalid page, it will generate a GPU page fault, similar to
86 * accessing an invalid page on a CPU.
89 #define START(node) ((node)->start)
90 #define LAST(node) ((node)->last)
92 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
93 START, LAST, static, amdgpu_vm_it)
99 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
101 struct amdgpu_prt_cb {
104 * @adev: amdgpu device
106 struct amdgpu_device *adev;
111 struct dma_fence_cb cb;
115 * struct amdgpu_vm_tlb_seq_struct - Helper to increment the TLB flush sequence
117 struct amdgpu_vm_tlb_seq_struct {
119 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on
121 struct amdgpu_vm *vm;
126 struct dma_fence_cb cb;
130 * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping
132 * @adev: amdgpu_device pointer
133 * @vm: amdgpu_vm pointer
134 * @pasid: the pasid the VM is using on this GPU
136 * Set the pasid this VM is using on this GPU, can also be used to remove the
137 * pasid by passing in zero.
140 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm,
145 if (vm->pasid == pasid)
149 r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid));
157 r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm,
170 * amdgpu_vm_bo_evicted - vm_bo is evicted
172 * @vm_bo: vm_bo which is evicted
174 * State for PDs/PTs and per VM BOs which are not at the location they should
177 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
179 struct amdgpu_vm *vm = vm_bo->vm;
180 struct amdgpu_bo *bo = vm_bo->bo;
183 spin_lock(&vm_bo->vm->status_lock);
184 if (bo->tbo.type == ttm_bo_type_kernel)
185 list_move(&vm_bo->vm_status, &vm->evicted);
187 list_move_tail(&vm_bo->vm_status, &vm->evicted);
188 spin_unlock(&vm_bo->vm->status_lock);
191 * amdgpu_vm_bo_moved - vm_bo is moved
193 * @vm_bo: vm_bo which is moved
195 * State for per VM BOs which are moved, but that change is not yet reflected
196 * in the page tables.
198 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
200 spin_lock(&vm_bo->vm->status_lock);
201 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
202 spin_unlock(&vm_bo->vm->status_lock);
206 * amdgpu_vm_bo_idle - vm_bo is idle
208 * @vm_bo: vm_bo which is now idle
210 * State for PDs/PTs and per VM BOs which have gone through the state machine
213 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
215 spin_lock(&vm_bo->vm->status_lock);
216 list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
217 spin_unlock(&vm_bo->vm->status_lock);
218 vm_bo->moved = false;
222 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
224 * @vm_bo: vm_bo which is now invalidated
226 * State for normal BOs which are invalidated and that change not yet reflected
229 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
231 spin_lock(&vm_bo->vm->status_lock);
232 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
233 spin_unlock(&vm_bo->vm->status_lock);
237 * amdgpu_vm_bo_relocated - vm_bo is reloacted
239 * @vm_bo: vm_bo which is relocated
241 * State for PDs/PTs which needs to update their parent PD.
242 * For the root PD, just move to idle state.
244 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
246 if (vm_bo->bo->parent) {
247 spin_lock(&vm_bo->vm->status_lock);
248 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
249 spin_unlock(&vm_bo->vm->status_lock);
251 amdgpu_vm_bo_idle(vm_bo);
256 * amdgpu_vm_bo_done - vm_bo is done
258 * @vm_bo: vm_bo which is now done
260 * State for normal BOs which are invalidated and that change has been updated
263 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
265 spin_lock(&vm_bo->vm->status_lock);
266 list_move(&vm_bo->vm_status, &vm_bo->vm->done);
267 spin_unlock(&vm_bo->vm->status_lock);
271 * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine
272 * @vm: the VM which state machine to reset
274 * Move all vm_bo object in the VM into a state where they will be updated
275 * again during validation.
277 static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm)
279 struct amdgpu_vm_bo_base *vm_bo, *tmp;
281 spin_lock(&vm->status_lock);
282 list_splice_init(&vm->done, &vm->invalidated);
283 list_for_each_entry(vm_bo, &vm->invalidated, vm_status)
285 list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) {
286 struct amdgpu_bo *bo = vm_bo->bo;
289 if (!bo || bo->tbo.type != ttm_bo_type_kernel)
290 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
292 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
294 spin_unlock(&vm->status_lock);
298 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
300 * @base: base structure for tracking BO usage in a VM
301 * @vm: vm to which bo is to be added
302 * @bo: amdgpu buffer object
304 * Initialize a bo_va_base structure and add it to the appropriate lists
307 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
308 struct amdgpu_vm *vm, struct amdgpu_bo *bo)
313 INIT_LIST_HEAD(&base->vm_status);
317 base->next = bo->vm_bo;
320 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv)
323 dma_resv_assert_held(vm->root.bo->tbo.base.resv);
325 ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move);
326 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
327 amdgpu_vm_bo_relocated(base);
329 amdgpu_vm_bo_idle(base);
331 if (bo->preferred_domains &
332 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type))
336 * we checked all the prerequisites, but it looks like this per vm bo
337 * is currently evicted. add the bo to the evicted list to make sure it
338 * is validated on next vm use to avoid fault.
340 amdgpu_vm_bo_evicted(base);
344 * amdgpu_vm_lock_pd - lock PD in drm_exec
346 * @vm: vm providing the BOs
347 * @exec: drm execution context
348 * @num_fences: number of extra fences to reserve
350 * Lock the VM root PD in the DRM execution context.
352 int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec,
353 unsigned int num_fences)
355 /* We need at least two fences for the VM PD/PT updates */
356 return drm_exec_prepare_obj(exec, &vm->root.bo->tbo.base,
361 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
363 * @adev: amdgpu device pointer
364 * @vm: vm providing the BOs
366 * Move all BOs to the end of LRU and remember their positions to put them
369 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
370 struct amdgpu_vm *vm)
372 spin_lock(&adev->mman.bdev.lru_lock);
373 ttm_lru_bulk_move_tail(&vm->lru_bulk_move);
374 spin_unlock(&adev->mman.bdev.lru_lock);
377 /* Create scheduler entities for page table updates */
378 static int amdgpu_vm_init_entities(struct amdgpu_device *adev,
379 struct amdgpu_vm *vm)
383 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
384 adev->vm_manager.vm_pte_scheds,
385 adev->vm_manager.vm_pte_num_scheds, NULL);
389 return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
390 adev->vm_manager.vm_pte_scheds,
391 adev->vm_manager.vm_pte_num_scheds, NULL);
394 drm_sched_entity_destroy(&vm->immediate);
398 /* Destroy the entities for page table updates again */
399 static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm)
401 drm_sched_entity_destroy(&vm->immediate);
402 drm_sched_entity_destroy(&vm->delayed);
406 * amdgpu_vm_generation - return the page table re-generation counter
407 * @adev: the amdgpu_device
408 * @vm: optional VM to check, might be NULL
410 * Returns a page table re-generation token to allow checking if submissions
411 * are still valid to use this VM. The VM parameter might be NULL in which case
412 * just the VRAM lost counter will be used.
414 uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm)
416 uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32;
421 result += vm->generation;
422 /* Add one if the page tables will be re-generated on next CS */
423 if (drm_sched_entity_error(&vm->delayed))
430 * amdgpu_vm_validate_pt_bos - validate the page table BOs
432 * @adev: amdgpu device pointer
433 * @vm: vm providing the BOs
434 * @validate: callback to do the validation
435 * @param: parameter for the validation callback
437 * Validate the page table BOs on command submission if neccessary.
442 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
443 int (*validate)(void *p, struct amdgpu_bo *bo),
446 struct amdgpu_vm_bo_base *bo_base;
447 struct amdgpu_bo *shadow;
448 struct amdgpu_bo *bo;
451 if (drm_sched_entity_error(&vm->delayed)) {
453 amdgpu_vm_bo_reset_state_machine(vm);
454 amdgpu_vm_fini_entities(vm);
455 r = amdgpu_vm_init_entities(adev, vm);
460 spin_lock(&vm->status_lock);
461 while (!list_empty(&vm->evicted)) {
462 bo_base = list_first_entry(&vm->evicted,
463 struct amdgpu_vm_bo_base,
465 spin_unlock(&vm->status_lock);
468 shadow = amdgpu_bo_shadowed(bo);
470 r = validate(param, bo);
474 r = validate(param, shadow);
479 if (bo->tbo.type != ttm_bo_type_kernel) {
480 amdgpu_vm_bo_moved(bo_base);
482 vm->update_funcs->map_table(to_amdgpu_bo_vm(bo));
483 amdgpu_vm_bo_relocated(bo_base);
485 spin_lock(&vm->status_lock);
487 spin_unlock(&vm->status_lock);
489 amdgpu_vm_eviction_lock(vm);
490 vm->evicting = false;
491 amdgpu_vm_eviction_unlock(vm);
497 * amdgpu_vm_ready - check VM is ready for updates
501 * Check if all VM PDs/PTs are ready for updates
504 * True if VM is not evicting.
506 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
511 amdgpu_vm_eviction_lock(vm);
513 amdgpu_vm_eviction_unlock(vm);
515 spin_lock(&vm->status_lock);
516 empty = list_empty(&vm->evicted);
517 spin_unlock(&vm->status_lock);
523 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
525 * @adev: amdgpu_device pointer
527 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
529 const struct amdgpu_ip_block *ip_block;
530 bool has_compute_vm_bug;
531 struct amdgpu_ring *ring;
534 has_compute_vm_bug = false;
536 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
538 /* Compute has a VM bug for GFX version < 7.
539 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
540 if (ip_block->version->major <= 7)
541 has_compute_vm_bug = true;
542 else if (ip_block->version->major == 8)
543 if (adev->gfx.mec_fw_version < 673)
544 has_compute_vm_bug = true;
547 for (i = 0; i < adev->num_rings; i++) {
548 ring = adev->rings[i];
549 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
550 /* only compute rings */
551 ring->has_compute_vm_bug = has_compute_vm_bug;
553 ring->has_compute_vm_bug = false;
558 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
560 * @ring: ring on which the job will be submitted
561 * @job: job to submit
564 * True if sync is needed.
566 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
567 struct amdgpu_job *job)
569 struct amdgpu_device *adev = ring->adev;
570 unsigned vmhub = ring->vm_hub;
571 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
576 if (job->vm_needs_flush || ring->has_compute_vm_bug)
579 if (ring->funcs->emit_gds_switch && job->gds_switch_needed)
582 if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid]))
589 * amdgpu_vm_flush - hardware flush the vm
591 * @ring: ring to use for flush
593 * @need_pipe_sync: is pipe sync needed
595 * Emit a VM flush when it is necessary.
598 * 0 on success, errno otherwise.
600 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
603 struct amdgpu_device *adev = ring->adev;
604 unsigned vmhub = ring->vm_hub;
605 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
606 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
607 bool spm_update_needed = job->spm_update_needed;
608 bool gds_switch_needed = ring->funcs->emit_gds_switch &&
609 job->gds_switch_needed;
610 bool vm_flush_needed = job->vm_needs_flush;
611 struct dma_fence *fence = NULL;
612 bool pasid_mapping_needed = false;
613 unsigned patch_offset = 0;
616 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
617 gds_switch_needed = true;
618 vm_flush_needed = true;
619 pasid_mapping_needed = true;
620 spm_update_needed = true;
623 mutex_lock(&id_mgr->lock);
624 if (id->pasid != job->pasid || !id->pasid_mapping ||
625 !dma_fence_is_signaled(id->pasid_mapping))
626 pasid_mapping_needed = true;
627 mutex_unlock(&id_mgr->lock);
629 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
630 vm_flush_needed &= !!ring->funcs->emit_vm_flush &&
631 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
632 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
633 ring->funcs->emit_wreg;
635 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
638 amdgpu_ring_ib_begin(ring);
639 if (ring->funcs->init_cond_exec)
640 patch_offset = amdgpu_ring_init_cond_exec(ring);
643 amdgpu_ring_emit_pipeline_sync(ring);
645 if (vm_flush_needed) {
646 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
647 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
650 if (pasid_mapping_needed)
651 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
653 if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid)
654 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid);
656 if (!ring->is_mes_queue && ring->funcs->emit_gds_switch &&
658 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
659 job->gds_size, job->gws_base,
660 job->gws_size, job->oa_base,
664 if (vm_flush_needed || pasid_mapping_needed) {
665 r = amdgpu_fence_emit(ring, &fence, NULL, 0);
670 if (vm_flush_needed) {
671 mutex_lock(&id_mgr->lock);
672 dma_fence_put(id->last_flush);
673 id->last_flush = dma_fence_get(fence);
674 id->current_gpu_reset_count =
675 atomic_read(&adev->gpu_reset_counter);
676 mutex_unlock(&id_mgr->lock);
679 if (pasid_mapping_needed) {
680 mutex_lock(&id_mgr->lock);
681 id->pasid = job->pasid;
682 dma_fence_put(id->pasid_mapping);
683 id->pasid_mapping = dma_fence_get(fence);
684 mutex_unlock(&id_mgr->lock);
686 dma_fence_put(fence);
688 if (ring->funcs->patch_cond_exec)
689 amdgpu_ring_patch_cond_exec(ring, patch_offset);
691 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
692 if (ring->funcs->emit_switch_buffer) {
693 amdgpu_ring_emit_switch_buffer(ring);
694 amdgpu_ring_emit_switch_buffer(ring);
696 amdgpu_ring_ib_end(ring);
701 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
704 * @bo: requested buffer object
706 * Find @bo inside the requested vm.
707 * Search inside the @bos vm list for the requested vm
708 * Returns the found bo_va or NULL if none is found
710 * Object has to be reserved!
713 * Found bo_va or NULL.
715 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
716 struct amdgpu_bo *bo)
718 struct amdgpu_vm_bo_base *base;
720 for (base = bo->vm_bo; base; base = base->next) {
724 return container_of(base, struct amdgpu_bo_va, base);
730 * amdgpu_vm_map_gart - Resolve gart mapping of addr
732 * @pages_addr: optional DMA address to use for lookup
733 * @addr: the unmapped addr
735 * Look up the physical address of the page that the pte resolves
739 * The pointer for the page table entry.
741 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
745 /* page table offset */
746 result = pages_addr[addr >> PAGE_SHIFT];
748 /* in case cpu page size != gpu page size*/
749 result |= addr & (~PAGE_MASK);
751 result &= 0xFFFFFFFFFFFFF000ULL;
757 * amdgpu_vm_update_pdes - make sure that all directories are valid
759 * @adev: amdgpu_device pointer
761 * @immediate: submit immediately to the paging queue
763 * Makes sure all directories are up to date.
766 * 0 for success, error for failure.
768 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
769 struct amdgpu_vm *vm, bool immediate)
771 struct amdgpu_vm_update_params params;
772 struct amdgpu_vm_bo_base *entry;
773 bool flush_tlb_needed = false;
774 LIST_HEAD(relocated);
777 spin_lock(&vm->status_lock);
778 list_splice_init(&vm->relocated, &relocated);
779 spin_unlock(&vm->status_lock);
781 if (list_empty(&relocated))
784 if (!drm_dev_enter(adev_to_drm(adev), &idx))
787 memset(¶ms, 0, sizeof(params));
790 params.immediate = immediate;
792 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT);
796 list_for_each_entry(entry, &relocated, vm_status) {
797 /* vm_flush_needed after updating moved PDEs */
798 flush_tlb_needed |= entry->moved;
800 r = amdgpu_vm_pde_update(¶ms, entry);
805 r = vm->update_funcs->commit(¶ms, &vm->last_update);
809 if (flush_tlb_needed)
810 atomic64_inc(&vm->tlb_seq);
812 while (!list_empty(&relocated)) {
813 entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base,
815 amdgpu_vm_bo_idle(entry);
824 * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence
826 * @cb: the callback structure
828 * Increments the tlb sequence to make sure that future CS execute a VM flush.
830 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence,
831 struct dma_fence_cb *cb)
833 struct amdgpu_vm_tlb_seq_struct *tlb_cb;
835 tlb_cb = container_of(cb, typeof(*tlb_cb), cb);
836 atomic64_inc(&tlb_cb->vm->tlb_seq);
841 * amdgpu_vm_update_range - update a range in the vm page table
843 * @adev: amdgpu_device pointer to use for commands
844 * @vm: the VM to update the range
845 * @immediate: immediate submission in a page fault
846 * @unlocked: unlocked invalidation during MM callback
847 * @flush_tlb: trigger tlb invalidation after update completed
848 * @allow_override: change MTYPE for local NUMA nodes
849 * @resv: fences we need to sync to
850 * @start: start of mapped range
851 * @last: last mapped entry
852 * @flags: flags for the entries
853 * @offset: offset into nodes and pages_addr
854 * @vram_base: base for vram mappings
855 * @res: ttm_resource to map
856 * @pages_addr: DMA addresses to use for mapping
857 * @fence: optional resulting fence
859 * Fill in the page table entries between @start and @last.
862 * 0 for success, negative erro code for failure.
864 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm,
865 bool immediate, bool unlocked, bool flush_tlb, bool allow_override,
866 struct dma_resv *resv, uint64_t start, uint64_t last,
867 uint64_t flags, uint64_t offset, uint64_t vram_base,
868 struct ttm_resource *res, dma_addr_t *pages_addr,
869 struct dma_fence **fence)
871 struct amdgpu_vm_update_params params;
872 struct amdgpu_vm_tlb_seq_struct *tlb_cb;
873 struct amdgpu_res_cursor cursor;
874 enum amdgpu_sync_mode sync_mode;
877 if (!drm_dev_enter(adev_to_drm(adev), &idx))
880 tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL);
886 /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache,
887 * heavy-weight flush TLB unconditionally.
889 flush_tlb |= adev->gmc.xgmi.num_physical_nodes &&
890 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 0);
893 * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB
895 flush_tlb |= amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(9, 0, 0);
897 memset(¶ms, 0, sizeof(params));
900 params.immediate = immediate;
901 params.pages_addr = pages_addr;
902 params.unlocked = unlocked;
903 params.allow_override = allow_override;
905 /* Implicitly sync to command submissions in the same VM before
906 * unmapping. Sync to moving fences before mapping.
908 if (!(flags & AMDGPU_PTE_VALID))
909 sync_mode = AMDGPU_SYNC_EQ_OWNER;
911 sync_mode = AMDGPU_SYNC_EXPLICIT;
913 amdgpu_vm_eviction_lock(vm);
919 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
920 struct dma_fence *tmp = dma_fence_get_stub();
922 amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true);
923 swap(vm->last_unlocked, tmp);
927 r = vm->update_funcs->prepare(¶ms, resv, sync_mode);
931 amdgpu_res_first(pages_addr ? NULL : res, offset,
932 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor);
933 while (cursor.remaining) {
934 uint64_t tmp, num_entries, addr;
936 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT;
938 bool contiguous = true;
940 if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) {
941 uint64_t pfn = cursor.start >> PAGE_SHIFT;
944 contiguous = pages_addr[pfn + 1] ==
945 pages_addr[pfn] + PAGE_SIZE;
948 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
949 for (count = 2; count < tmp; ++count) {
950 uint64_t idx = pfn + count;
952 if (contiguous != (pages_addr[idx] ==
953 pages_addr[idx - 1] + PAGE_SIZE))
958 num_entries = count *
959 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
964 params.pages_addr = pages_addr;
966 addr = pages_addr[cursor.start >> PAGE_SHIFT];
967 params.pages_addr = NULL;
970 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) {
971 addr = vram_base + cursor.start;
976 tmp = start + num_entries;
977 r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags);
981 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE);
985 r = vm->update_funcs->commit(¶ms, fence);
987 if (flush_tlb || params.table_freed) {
989 if (fence && *fence &&
990 !dma_fence_add_callback(*fence, &tlb_cb->cb,
991 amdgpu_vm_tlb_seq_cb)) {
992 dma_fence_put(vm->last_tlb_flush);
993 vm->last_tlb_flush = dma_fence_get(*fence);
995 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
1004 amdgpu_vm_eviction_unlock(vm);
1009 static void amdgpu_vm_bo_get_memory(struct amdgpu_bo_va *bo_va,
1010 struct amdgpu_mem_stats *stats)
1012 struct amdgpu_vm *vm = bo_va->base.vm;
1013 struct amdgpu_bo *bo = bo_va->base.bo;
1019 * For now ignore BOs which are currently locked and potentially
1020 * changing their location.
1022 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv &&
1023 !dma_resv_trylock(bo->tbo.base.resv))
1026 amdgpu_bo_get_memory(bo, stats);
1027 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv)
1028 dma_resv_unlock(bo->tbo.base.resv);
1031 void amdgpu_vm_get_memory(struct amdgpu_vm *vm,
1032 struct amdgpu_mem_stats *stats)
1034 struct amdgpu_bo_va *bo_va, *tmp;
1036 spin_lock(&vm->status_lock);
1037 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status)
1038 amdgpu_vm_bo_get_memory(bo_va, stats);
1040 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status)
1041 amdgpu_vm_bo_get_memory(bo_va, stats);
1043 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status)
1044 amdgpu_vm_bo_get_memory(bo_va, stats);
1046 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status)
1047 amdgpu_vm_bo_get_memory(bo_va, stats);
1049 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status)
1050 amdgpu_vm_bo_get_memory(bo_va, stats);
1052 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status)
1053 amdgpu_vm_bo_get_memory(bo_va, stats);
1054 spin_unlock(&vm->status_lock);
1058 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1060 * @adev: amdgpu_device pointer
1061 * @bo_va: requested BO and VM object
1062 * @clear: if true clear the entries
1064 * Fill in the page table entries for @bo_va.
1067 * 0 for success, -EINVAL for failure.
1069 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1072 struct amdgpu_bo *bo = bo_va->base.bo;
1073 struct amdgpu_vm *vm = bo_va->base.vm;
1074 struct amdgpu_bo_va_mapping *mapping;
1075 dma_addr_t *pages_addr = NULL;
1076 struct ttm_resource *mem;
1077 struct dma_fence **last_update;
1078 bool flush_tlb = clear;
1080 struct dma_resv *resv;
1087 resv = vm->root.bo->tbo.base.resv;
1089 struct drm_gem_object *obj = &bo->tbo.base;
1091 resv = bo->tbo.base.resv;
1092 if (obj->import_attach && bo_va->is_xgmi) {
1093 struct dma_buf *dma_buf = obj->import_attach->dmabuf;
1094 struct drm_gem_object *gobj = dma_buf->priv;
1095 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
1097 if (abo->tbo.resource &&
1098 abo->tbo.resource->mem_type == TTM_PL_VRAM)
1099 bo = gem_to_amdgpu_bo(gobj);
1101 mem = bo->tbo.resource;
1102 if (mem && (mem->mem_type == TTM_PL_TT ||
1103 mem->mem_type == AMDGPU_PL_PREEMPT))
1104 pages_addr = bo->tbo.ttm->dma_address;
1108 struct amdgpu_device *bo_adev;
1110 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1112 if (amdgpu_bo_encrypted(bo))
1113 flags |= AMDGPU_PTE_TMZ;
1115 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1116 vram_base = bo_adev->vm_manager.vram_base_offset;
1117 uncached = (bo->flags & AMDGPU_GEM_CREATE_UNCACHED) != 0;
1124 if (clear || (bo && bo->tbo.base.resv ==
1125 vm->root.bo->tbo.base.resv))
1126 last_update = &vm->last_update;
1128 last_update = &bo_va->last_pt_update;
1130 if (!clear && bo_va->base.moved) {
1132 list_splice_init(&bo_va->valids, &bo_va->invalids);
1134 } else if (bo_va->cleared != clear) {
1135 list_splice_init(&bo_va->valids, &bo_va->invalids);
1138 list_for_each_entry(mapping, &bo_va->invalids, list) {
1139 uint64_t update_flags = flags;
1141 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1142 * but in case of something, we filter the flags in first place
1144 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1145 update_flags &= ~AMDGPU_PTE_READABLE;
1146 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1147 update_flags &= ~AMDGPU_PTE_WRITEABLE;
1149 /* Apply ASIC specific mapping flags */
1150 amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags);
1152 trace_amdgpu_vm_bo_update(mapping);
1154 r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb,
1155 !uncached, resv, mapping->start, mapping->last,
1156 update_flags, mapping->offset,
1157 vram_base, mem, pages_addr,
1163 /* If the BO is not in its preferred location add it back to
1164 * the evicted list so that it gets validated again on the
1165 * next command submission.
1167 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) {
1168 uint32_t mem_type = bo->tbo.resource->mem_type;
1170 if (!(bo->preferred_domains &
1171 amdgpu_mem_type_to_domain(mem_type)))
1172 amdgpu_vm_bo_evicted(&bo_va->base);
1174 amdgpu_vm_bo_idle(&bo_va->base);
1176 amdgpu_vm_bo_done(&bo_va->base);
1179 list_splice_init(&bo_va->invalids, &bo_va->valids);
1180 bo_va->cleared = clear;
1181 bo_va->base.moved = false;
1183 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1184 list_for_each_entry(mapping, &bo_va->valids, list)
1185 trace_amdgpu_vm_bo_mapping(mapping);
1192 * amdgpu_vm_update_prt_state - update the global PRT state
1194 * @adev: amdgpu_device pointer
1196 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1198 unsigned long flags;
1201 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1202 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1203 adev->gmc.gmc_funcs->set_prt(adev, enable);
1204 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1208 * amdgpu_vm_prt_get - add a PRT user
1210 * @adev: amdgpu_device pointer
1212 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1214 if (!adev->gmc.gmc_funcs->set_prt)
1217 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1218 amdgpu_vm_update_prt_state(adev);
1222 * amdgpu_vm_prt_put - drop a PRT user
1224 * @adev: amdgpu_device pointer
1226 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1228 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1229 amdgpu_vm_update_prt_state(adev);
1233 * amdgpu_vm_prt_cb - callback for updating the PRT status
1235 * @fence: fence for the callback
1236 * @_cb: the callback function
1238 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1240 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1242 amdgpu_vm_prt_put(cb->adev);
1247 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1249 * @adev: amdgpu_device pointer
1250 * @fence: fence for the callback
1252 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1253 struct dma_fence *fence)
1255 struct amdgpu_prt_cb *cb;
1257 if (!adev->gmc.gmc_funcs->set_prt)
1260 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1262 /* Last resort when we are OOM */
1264 dma_fence_wait(fence, false);
1266 amdgpu_vm_prt_put(adev);
1269 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1271 amdgpu_vm_prt_cb(fence, &cb->cb);
1276 * amdgpu_vm_free_mapping - free a mapping
1278 * @adev: amdgpu_device pointer
1280 * @mapping: mapping to be freed
1281 * @fence: fence of the unmap operation
1283 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1285 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1286 struct amdgpu_vm *vm,
1287 struct amdgpu_bo_va_mapping *mapping,
1288 struct dma_fence *fence)
1290 if (mapping->flags & AMDGPU_PTE_PRT)
1291 amdgpu_vm_add_prt_cb(adev, fence);
1296 * amdgpu_vm_prt_fini - finish all prt mappings
1298 * @adev: amdgpu_device pointer
1301 * Register a cleanup callback to disable PRT support after VM dies.
1303 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1305 struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1306 struct dma_resv_iter cursor;
1307 struct dma_fence *fence;
1309 dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) {
1310 /* Add a callback for each fence in the reservation object */
1311 amdgpu_vm_prt_get(adev);
1312 amdgpu_vm_add_prt_cb(adev, fence);
1317 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1319 * @adev: amdgpu_device pointer
1321 * @fence: optional resulting fence (unchanged if no work needed to be done
1322 * or if an error occurred)
1324 * Make sure all freed BOs are cleared in the PT.
1325 * PTs have to be reserved and mutex must be locked!
1331 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1332 struct amdgpu_vm *vm,
1333 struct dma_fence **fence)
1335 struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1336 struct amdgpu_bo_va_mapping *mapping;
1337 uint64_t init_pte_value = 0;
1338 struct dma_fence *f = NULL;
1341 while (!list_empty(&vm->freed)) {
1342 mapping = list_first_entry(&vm->freed,
1343 struct amdgpu_bo_va_mapping, list);
1344 list_del(&mapping->list);
1346 if (vm->pte_support_ats &&
1347 mapping->start < AMDGPU_GMC_HOLE_START)
1348 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
1350 r = amdgpu_vm_update_range(adev, vm, false, false, true, false,
1351 resv, mapping->start, mapping->last,
1352 init_pte_value, 0, 0, NULL, NULL,
1354 amdgpu_vm_free_mapping(adev, vm, mapping, f);
1362 dma_fence_put(*fence);
1373 * amdgpu_vm_handle_moved - handle moved BOs in the PT
1375 * @adev: amdgpu_device pointer
1377 * @ticket: optional reservation ticket used to reserve the VM
1379 * Make sure all BOs which are moved are updated in the PTs.
1384 * PTs have to be reserved!
1386 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1387 struct amdgpu_vm *vm,
1388 struct ww_acquire_ctx *ticket)
1390 struct amdgpu_bo_va *bo_va;
1391 struct dma_resv *resv;
1395 spin_lock(&vm->status_lock);
1396 while (!list_empty(&vm->moved)) {
1397 bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va,
1399 spin_unlock(&vm->status_lock);
1401 /* Per VM BOs never need to bo cleared in the page tables */
1402 r = amdgpu_vm_bo_update(adev, bo_va, false);
1405 spin_lock(&vm->status_lock);
1408 while (!list_empty(&vm->invalidated)) {
1409 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
1411 resv = bo_va->base.bo->tbo.base.resv;
1412 spin_unlock(&vm->status_lock);
1414 /* Try to reserve the BO to avoid clearing its ptes */
1415 if (!adev->debug_vm && dma_resv_trylock(resv)) {
1418 /* The caller is already holding the reservation lock */
1419 } else if (ticket && dma_resv_locking_ctx(resv) == ticket) {
1422 /* Somebody else is using the BO right now */
1428 r = amdgpu_vm_bo_update(adev, bo_va, clear);
1433 dma_resv_unlock(resv);
1434 spin_lock(&vm->status_lock);
1436 spin_unlock(&vm->status_lock);
1442 * amdgpu_vm_bo_add - add a bo to a specific vm
1444 * @adev: amdgpu_device pointer
1446 * @bo: amdgpu buffer object
1448 * Add @bo into the requested vm.
1449 * Add @bo to the list of bos associated with the vm
1452 * Newly added bo_va or NULL for failure
1454 * Object has to be reserved!
1456 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1457 struct amdgpu_vm *vm,
1458 struct amdgpu_bo *bo)
1460 struct amdgpu_bo_va *bo_va;
1462 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1463 if (bo_va == NULL) {
1466 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1468 bo_va->ref_count = 1;
1469 bo_va->last_pt_update = dma_fence_get_stub();
1470 INIT_LIST_HEAD(&bo_va->valids);
1471 INIT_LIST_HEAD(&bo_va->invalids);
1476 dma_resv_assert_held(bo->tbo.base.resv);
1477 if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
1478 bo_va->is_xgmi = true;
1479 /* Power up XGMI if it can be potentially used */
1480 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
1488 * amdgpu_vm_bo_insert_map - insert a new mapping
1490 * @adev: amdgpu_device pointer
1491 * @bo_va: bo_va to store the address
1492 * @mapping: the mapping to insert
1494 * Insert a new mapping into all structures.
1496 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1497 struct amdgpu_bo_va *bo_va,
1498 struct amdgpu_bo_va_mapping *mapping)
1500 struct amdgpu_vm *vm = bo_va->base.vm;
1501 struct amdgpu_bo *bo = bo_va->base.bo;
1503 mapping->bo_va = bo_va;
1504 list_add(&mapping->list, &bo_va->invalids);
1505 amdgpu_vm_it_insert(mapping, &vm->va);
1507 if (mapping->flags & AMDGPU_PTE_PRT)
1508 amdgpu_vm_prt_get(adev);
1510 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1511 !bo_va->base.moved) {
1512 amdgpu_vm_bo_moved(&bo_va->base);
1514 trace_amdgpu_vm_bo_map(bo_va, mapping);
1518 * amdgpu_vm_bo_map - map bo inside a vm
1520 * @adev: amdgpu_device pointer
1521 * @bo_va: bo_va to store the address
1522 * @saddr: where to map the BO
1523 * @offset: requested offset in the BO
1524 * @size: BO size in bytes
1525 * @flags: attributes of pages (read/write/valid/etc.)
1527 * Add a mapping of the BO at the specefied addr into the VM.
1530 * 0 for success, error for failure.
1532 * Object has to be reserved and unreserved outside!
1534 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1535 struct amdgpu_bo_va *bo_va,
1536 uint64_t saddr, uint64_t offset,
1537 uint64_t size, uint64_t flags)
1539 struct amdgpu_bo_va_mapping *mapping, *tmp;
1540 struct amdgpu_bo *bo = bo_va->base.bo;
1541 struct amdgpu_vm *vm = bo_va->base.vm;
1544 /* validate the parameters */
1545 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK)
1547 if (saddr + size <= saddr || offset + size <= offset)
1550 /* make sure object fit at this offset */
1551 eaddr = saddr + size - 1;
1552 if ((bo && offset + size > amdgpu_bo_size(bo)) ||
1553 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
1556 saddr /= AMDGPU_GPU_PAGE_SIZE;
1557 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1559 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1561 /* bo and tmp overlap, invalid addr */
1562 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1563 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1564 tmp->start, tmp->last + 1);
1568 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1572 mapping->start = saddr;
1573 mapping->last = eaddr;
1574 mapping->offset = offset;
1575 mapping->flags = flags;
1577 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1583 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1585 * @adev: amdgpu_device pointer
1586 * @bo_va: bo_va to store the address
1587 * @saddr: where to map the BO
1588 * @offset: requested offset in the BO
1589 * @size: BO size in bytes
1590 * @flags: attributes of pages (read/write/valid/etc.)
1592 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1593 * mappings as we do so.
1596 * 0 for success, error for failure.
1598 * Object has to be reserved and unreserved outside!
1600 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1601 struct amdgpu_bo_va *bo_va,
1602 uint64_t saddr, uint64_t offset,
1603 uint64_t size, uint64_t flags)
1605 struct amdgpu_bo_va_mapping *mapping;
1606 struct amdgpu_bo *bo = bo_va->base.bo;
1610 /* validate the parameters */
1611 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK)
1613 if (saddr + size <= saddr || offset + size <= offset)
1616 /* make sure object fit at this offset */
1617 eaddr = saddr + size - 1;
1618 if ((bo && offset + size > amdgpu_bo_size(bo)) ||
1619 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
1622 /* Allocate all the needed memory */
1623 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1627 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
1633 saddr /= AMDGPU_GPU_PAGE_SIZE;
1634 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1636 mapping->start = saddr;
1637 mapping->last = eaddr;
1638 mapping->offset = offset;
1639 mapping->flags = flags;
1641 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1647 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1649 * @adev: amdgpu_device pointer
1650 * @bo_va: bo_va to remove the address from
1651 * @saddr: where to the BO is mapped
1653 * Remove a mapping of the BO at the specefied addr from the VM.
1656 * 0 for success, error for failure.
1658 * Object has to be reserved and unreserved outside!
1660 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1661 struct amdgpu_bo_va *bo_va,
1664 struct amdgpu_bo_va_mapping *mapping;
1665 struct amdgpu_vm *vm = bo_va->base.vm;
1668 saddr /= AMDGPU_GPU_PAGE_SIZE;
1670 list_for_each_entry(mapping, &bo_va->valids, list) {
1671 if (mapping->start == saddr)
1675 if (&mapping->list == &bo_va->valids) {
1678 list_for_each_entry(mapping, &bo_va->invalids, list) {
1679 if (mapping->start == saddr)
1683 if (&mapping->list == &bo_va->invalids)
1687 list_del(&mapping->list);
1688 amdgpu_vm_it_remove(mapping, &vm->va);
1689 mapping->bo_va = NULL;
1690 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1693 list_add(&mapping->list, &vm->freed);
1695 amdgpu_vm_free_mapping(adev, vm, mapping,
1696 bo_va->last_pt_update);
1702 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
1704 * @adev: amdgpu_device pointer
1705 * @vm: VM structure to use
1706 * @saddr: start of the range
1707 * @size: size of the range
1709 * Remove all mappings in a range, split them as appropriate.
1712 * 0 for success, error for failure.
1714 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
1715 struct amdgpu_vm *vm,
1716 uint64_t saddr, uint64_t size)
1718 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
1722 eaddr = saddr + size - 1;
1723 saddr /= AMDGPU_GPU_PAGE_SIZE;
1724 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1726 /* Allocate all the needed memory */
1727 before = kzalloc(sizeof(*before), GFP_KERNEL);
1730 INIT_LIST_HEAD(&before->list);
1732 after = kzalloc(sizeof(*after), GFP_KERNEL);
1737 INIT_LIST_HEAD(&after->list);
1739 /* Now gather all removed mappings */
1740 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1742 /* Remember mapping split at the start */
1743 if (tmp->start < saddr) {
1744 before->start = tmp->start;
1745 before->last = saddr - 1;
1746 before->offset = tmp->offset;
1747 before->flags = tmp->flags;
1748 before->bo_va = tmp->bo_va;
1749 list_add(&before->list, &tmp->bo_va->invalids);
1752 /* Remember mapping split at the end */
1753 if (tmp->last > eaddr) {
1754 after->start = eaddr + 1;
1755 after->last = tmp->last;
1756 after->offset = tmp->offset;
1757 after->offset += (after->start - tmp->start) << PAGE_SHIFT;
1758 after->flags = tmp->flags;
1759 after->bo_va = tmp->bo_va;
1760 list_add(&after->list, &tmp->bo_va->invalids);
1763 list_del(&tmp->list);
1764 list_add(&tmp->list, &removed);
1766 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1769 /* And free them up */
1770 list_for_each_entry_safe(tmp, next, &removed, list) {
1771 amdgpu_vm_it_remove(tmp, &vm->va);
1772 list_del(&tmp->list);
1774 if (tmp->start < saddr)
1776 if (tmp->last > eaddr)
1780 list_add(&tmp->list, &vm->freed);
1781 trace_amdgpu_vm_bo_unmap(NULL, tmp);
1784 /* Insert partial mapping before the range */
1785 if (!list_empty(&before->list)) {
1786 struct amdgpu_bo *bo = before->bo_va->base.bo;
1788 amdgpu_vm_it_insert(before, &vm->va);
1789 if (before->flags & AMDGPU_PTE_PRT)
1790 amdgpu_vm_prt_get(adev);
1792 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1793 !before->bo_va->base.moved)
1794 amdgpu_vm_bo_moved(&before->bo_va->base);
1799 /* Insert partial mapping after the range */
1800 if (!list_empty(&after->list)) {
1801 struct amdgpu_bo *bo = after->bo_va->base.bo;
1803 amdgpu_vm_it_insert(after, &vm->va);
1804 if (after->flags & AMDGPU_PTE_PRT)
1805 amdgpu_vm_prt_get(adev);
1807 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1808 !after->bo_va->base.moved)
1809 amdgpu_vm_bo_moved(&after->bo_va->base);
1818 * amdgpu_vm_bo_lookup_mapping - find mapping by address
1820 * @vm: the requested VM
1821 * @addr: the address
1823 * Find a mapping by it's address.
1826 * The amdgpu_bo_va_mapping matching for addr or NULL
1829 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
1832 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
1836 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
1838 * @vm: the requested vm
1839 * @ticket: CS ticket
1841 * Trace all mappings of BOs reserved during a command submission.
1843 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
1845 struct amdgpu_bo_va_mapping *mapping;
1847 if (!trace_amdgpu_vm_bo_cs_enabled())
1850 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
1851 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
1852 if (mapping->bo_va && mapping->bo_va->base.bo) {
1853 struct amdgpu_bo *bo;
1855 bo = mapping->bo_va->base.bo;
1856 if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
1861 trace_amdgpu_vm_bo_cs(mapping);
1866 * amdgpu_vm_bo_del - remove a bo from a specific vm
1868 * @adev: amdgpu_device pointer
1869 * @bo_va: requested bo_va
1871 * Remove @bo_va->bo from the requested vm.
1873 * Object have to be reserved!
1875 void amdgpu_vm_bo_del(struct amdgpu_device *adev,
1876 struct amdgpu_bo_va *bo_va)
1878 struct amdgpu_bo_va_mapping *mapping, *next;
1879 struct amdgpu_bo *bo = bo_va->base.bo;
1880 struct amdgpu_vm *vm = bo_va->base.vm;
1881 struct amdgpu_vm_bo_base **base;
1883 dma_resv_assert_held(vm->root.bo->tbo.base.resv);
1886 dma_resv_assert_held(bo->tbo.base.resv);
1887 if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)
1888 ttm_bo_set_bulk_move(&bo->tbo, NULL);
1890 for (base = &bo_va->base.bo->vm_bo; *base;
1891 base = &(*base)->next) {
1892 if (*base != &bo_va->base)
1895 *base = bo_va->base.next;
1900 spin_lock(&vm->status_lock);
1901 list_del(&bo_va->base.vm_status);
1902 spin_unlock(&vm->status_lock);
1904 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
1905 list_del(&mapping->list);
1906 amdgpu_vm_it_remove(mapping, &vm->va);
1907 mapping->bo_va = NULL;
1908 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1909 list_add(&mapping->list, &vm->freed);
1911 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1912 list_del(&mapping->list);
1913 amdgpu_vm_it_remove(mapping, &vm->va);
1914 amdgpu_vm_free_mapping(adev, vm, mapping,
1915 bo_va->last_pt_update);
1918 dma_fence_put(bo_va->last_pt_update);
1920 if (bo && bo_va->is_xgmi)
1921 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
1927 * amdgpu_vm_evictable - check if we can evict a VM
1929 * @bo: A page table of the VM.
1931 * Check if it is possible to evict a VM.
1933 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
1935 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
1937 /* Page tables of a destroyed VM can go away immediately */
1938 if (!bo_base || !bo_base->vm)
1941 /* Don't evict VM page tables while they are busy */
1942 if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP))
1945 /* Try to block ongoing updates */
1946 if (!amdgpu_vm_eviction_trylock(bo_base->vm))
1949 /* Don't evict VM page tables while they are updated */
1950 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
1951 amdgpu_vm_eviction_unlock(bo_base->vm);
1955 bo_base->vm->evicting = true;
1956 amdgpu_vm_eviction_unlock(bo_base->vm);
1961 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1963 * @adev: amdgpu_device pointer
1964 * @bo: amdgpu buffer object
1965 * @evicted: is the BO evicted
1967 * Mark @bo as invalid.
1969 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1970 struct amdgpu_bo *bo, bool evicted)
1972 struct amdgpu_vm_bo_base *bo_base;
1974 /* shadow bo doesn't have bo base, its validation needs its parent */
1975 if (bo->parent && (amdgpu_bo_shadowed(bo->parent) == bo))
1978 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
1979 struct amdgpu_vm *vm = bo_base->vm;
1981 if (evicted && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) {
1982 amdgpu_vm_bo_evicted(bo_base);
1988 bo_base->moved = true;
1990 if (bo->tbo.type == ttm_bo_type_kernel)
1991 amdgpu_vm_bo_relocated(bo_base);
1992 else if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)
1993 amdgpu_vm_bo_moved(bo_base);
1995 amdgpu_vm_bo_invalidated(bo_base);
2000 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2005 * VM page table as power of two
2007 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2009 /* Total bits covered by PD + PTs */
2010 unsigned bits = ilog2(vm_size) + 18;
2012 /* Make sure the PD is 4K in size up to 8GB address space.
2013 Above that split equal between PD and PTs */
2017 return ((bits + 3) / 2);
2021 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2023 * @adev: amdgpu_device pointer
2024 * @min_vm_size: the minimum vm size in GB if it's set auto
2025 * @fragment_size_default: Default PTE fragment size
2026 * @max_level: max VMPT level
2027 * @max_bits: max address space size in bits
2030 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2031 uint32_t fragment_size_default, unsigned max_level,
2034 unsigned int max_size = 1 << (max_bits - 30);
2035 unsigned int vm_size;
2038 /* adjust vm size first */
2039 if (amdgpu_vm_size != -1) {
2040 vm_size = amdgpu_vm_size;
2041 if (vm_size > max_size) {
2042 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2043 amdgpu_vm_size, max_size);
2048 unsigned int phys_ram_gb;
2050 /* Optimal VM size depends on the amount of physical
2051 * RAM available. Underlying requirements and
2054 * - Need to map system memory and VRAM from all GPUs
2055 * - VRAM from other GPUs not known here
2056 * - Assume VRAM <= system memory
2057 * - On GFX8 and older, VM space can be segmented for
2059 * - Need to allow room for fragmentation, guard pages etc.
2061 * This adds up to a rough guess of system memory x3.
2062 * Round up to power of two to maximize the available
2063 * VM size with the given page table size.
2066 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2067 (1 << 30) - 1) >> 30;
2068 vm_size = roundup_pow_of_two(
2069 min(max(phys_ram_gb * 3, min_vm_size), max_size));
2072 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2074 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2075 if (amdgpu_vm_block_size != -1)
2076 tmp >>= amdgpu_vm_block_size - 9;
2077 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2078 adev->vm_manager.num_level = min_t(unsigned int, max_level, tmp);
2079 switch (adev->vm_manager.num_level) {
2081 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2084 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2087 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2090 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2092 /* block size depends on vm size and hw setup*/
2093 if (amdgpu_vm_block_size != -1)
2094 adev->vm_manager.block_size =
2095 min((unsigned)amdgpu_vm_block_size, max_bits
2096 - AMDGPU_GPU_PAGE_SHIFT
2097 - 9 * adev->vm_manager.num_level);
2098 else if (adev->vm_manager.num_level > 1)
2099 adev->vm_manager.block_size = 9;
2101 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2103 if (amdgpu_vm_fragment_size == -1)
2104 adev->vm_manager.fragment_size = fragment_size_default;
2106 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2108 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2109 vm_size, adev->vm_manager.num_level + 1,
2110 adev->vm_manager.block_size,
2111 adev->vm_manager.fragment_size);
2115 * amdgpu_vm_wait_idle - wait for the VM to become idle
2117 * @vm: VM object to wait for
2118 * @timeout: timeout to wait for VM to become idle
2120 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2122 timeout = dma_resv_wait_timeout(vm->root.bo->tbo.base.resv,
2123 DMA_RESV_USAGE_BOOKKEEP,
2128 return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
2132 * amdgpu_vm_init - initialize a vm instance
2134 * @adev: amdgpu_device pointer
2136 * @xcp_id: GPU partition selection id
2141 * 0 for success, error for failure.
2143 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2146 struct amdgpu_bo *root_bo;
2147 struct amdgpu_bo_vm *root;
2150 vm->va = RB_ROOT_CACHED;
2151 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2152 vm->reserved_vmid[i] = NULL;
2153 INIT_LIST_HEAD(&vm->evicted);
2154 INIT_LIST_HEAD(&vm->relocated);
2155 INIT_LIST_HEAD(&vm->moved);
2156 INIT_LIST_HEAD(&vm->idle);
2157 INIT_LIST_HEAD(&vm->invalidated);
2158 spin_lock_init(&vm->status_lock);
2159 INIT_LIST_HEAD(&vm->freed);
2160 INIT_LIST_HEAD(&vm->done);
2161 INIT_LIST_HEAD(&vm->pt_freed);
2162 INIT_WORK(&vm->pt_free_work, amdgpu_vm_pt_free_work);
2163 INIT_KFIFO(vm->faults);
2165 r = amdgpu_vm_init_entities(adev, vm);
2169 vm->pte_support_ats = false;
2170 vm->is_compute_context = false;
2172 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2173 AMDGPU_VM_USE_CPU_FOR_GFX);
2175 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2176 vm->use_cpu_for_update ? "CPU" : "SDMA");
2177 WARN_ONCE((vm->use_cpu_for_update &&
2178 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2179 "CPU update of VM recommended only for large BAR system\n");
2181 if (vm->use_cpu_for_update)
2182 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2184 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2186 vm->last_update = dma_fence_get_stub();
2187 vm->last_unlocked = dma_fence_get_stub();
2188 vm->last_tlb_flush = dma_fence_get_stub();
2191 mutex_init(&vm->eviction_lock);
2192 vm->evicting = false;
2194 r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level,
2195 false, &root, xcp_id);
2197 goto error_free_delayed;
2199 root_bo = amdgpu_bo_ref(&root->bo);
2200 r = amdgpu_bo_reserve(root_bo, true);
2202 amdgpu_bo_unref(&root->shadow);
2203 amdgpu_bo_unref(&root_bo);
2204 goto error_free_delayed;
2207 amdgpu_vm_bo_base_init(&vm->root, vm, root_bo);
2208 r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1);
2210 goto error_free_root;
2212 r = amdgpu_vm_pt_clear(adev, vm, root, false);
2214 goto error_free_root;
2216 amdgpu_bo_unreserve(vm->root.bo);
2217 amdgpu_bo_unref(&root_bo);
2222 amdgpu_vm_pt_free_root(adev, vm);
2223 amdgpu_bo_unreserve(vm->root.bo);
2224 amdgpu_bo_unref(&root_bo);
2227 dma_fence_put(vm->last_tlb_flush);
2228 dma_fence_put(vm->last_unlocked);
2229 amdgpu_vm_fini_entities(vm);
2235 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2237 * @adev: amdgpu_device pointer
2240 * This only works on GFX VMs that don't have any BOs added and no
2241 * page tables allocated yet.
2243 * Changes the following VM parameters:
2244 * - use_cpu_for_update
2245 * - pte_supports_ats
2247 * Reinitializes the page directory to reflect the changed ATS
2251 * 0 for success, -errno for errors.
2253 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2255 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2258 r = amdgpu_bo_reserve(vm->root.bo, true);
2262 /* Check if PD needs to be reinitialized and do it before
2263 * changing any other state, in case it fails.
2265 if (pte_support_ats != vm->pte_support_ats) {
2267 if (!amdgpu_vm_pt_is_root_clean(adev, vm)) {
2272 vm->pte_support_ats = pte_support_ats;
2273 r = amdgpu_vm_pt_clear(adev, vm, to_amdgpu_bo_vm(vm->root.bo),
2279 /* Update VM state */
2280 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2281 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2282 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2283 vm->use_cpu_for_update ? "CPU" : "SDMA");
2284 WARN_ONCE((vm->use_cpu_for_update &&
2285 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2286 "CPU update of VM recommended only for large BAR system\n");
2288 if (vm->use_cpu_for_update) {
2289 /* Sync with last SDMA update/clear before switching to CPU */
2290 r = amdgpu_bo_sync_wait(vm->root.bo,
2291 AMDGPU_FENCE_OWNER_UNDEFINED, true);
2295 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2296 r = amdgpu_vm_pt_map_tables(adev, vm);
2301 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2304 dma_fence_put(vm->last_update);
2305 vm->last_update = dma_fence_get_stub();
2306 vm->is_compute_context = true;
2308 /* Free the shadow bo for compute VM */
2309 amdgpu_bo_unref(&to_amdgpu_bo_vm(vm->root.bo)->shadow);
2314 amdgpu_bo_unreserve(vm->root.bo);
2319 * amdgpu_vm_release_compute - release a compute vm
2320 * @adev: amdgpu_device pointer
2321 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
2323 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
2324 * pasid from vm. Compute should stop use of vm after this call.
2326 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2328 amdgpu_vm_set_pasid(adev, vm, 0);
2329 vm->is_compute_context = false;
2333 * amdgpu_vm_fini - tear down a vm instance
2335 * @adev: amdgpu_device pointer
2339 * Unbind the VM and remove all bos from the vm bo list
2341 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2343 struct amdgpu_bo_va_mapping *mapping, *tmp;
2344 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2345 struct amdgpu_bo *root;
2346 unsigned long flags;
2349 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2351 flush_work(&vm->pt_free_work);
2353 root = amdgpu_bo_ref(vm->root.bo);
2354 amdgpu_bo_reserve(root, true);
2355 amdgpu_vm_set_pasid(adev, vm, 0);
2356 dma_fence_wait(vm->last_unlocked, false);
2357 dma_fence_put(vm->last_unlocked);
2358 dma_fence_wait(vm->last_tlb_flush, false);
2359 /* Make sure that all fence callbacks have completed */
2360 spin_lock_irqsave(vm->last_tlb_flush->lock, flags);
2361 spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags);
2362 dma_fence_put(vm->last_tlb_flush);
2364 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2365 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2366 amdgpu_vm_prt_fini(adev, vm);
2367 prt_fini_needed = false;
2370 list_del(&mapping->list);
2371 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2374 amdgpu_vm_pt_free_root(adev, vm);
2375 amdgpu_bo_unreserve(root);
2376 amdgpu_bo_unref(&root);
2377 WARN_ON(vm->root.bo);
2379 amdgpu_vm_fini_entities(vm);
2381 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2382 dev_err(adev->dev, "still active bo inside vm\n");
2384 rbtree_postorder_for_each_entry_safe(mapping, tmp,
2385 &vm->va.rb_root, rb) {
2386 /* Don't remove the mapping here, we don't want to trigger a
2387 * rebalance and the tree is about to be destroyed anyway.
2389 list_del(&mapping->list);
2393 dma_fence_put(vm->last_update);
2395 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) {
2396 if (vm->reserved_vmid[i]) {
2397 amdgpu_vmid_free_reserved(adev, i);
2398 vm->reserved_vmid[i] = false;
2405 * amdgpu_vm_manager_init - init the VM manager
2407 * @adev: amdgpu_device pointer
2409 * Initialize the VM manager structures
2411 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2415 /* Concurrent flushes are only possible starting with Vega10 and
2416 * are broken on Navi10 and Navi14.
2418 adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 ||
2419 adev->asic_type == CHIP_NAVI10 ||
2420 adev->asic_type == CHIP_NAVI14);
2421 amdgpu_vmid_mgr_init(adev);
2423 adev->vm_manager.fence_context =
2424 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2425 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2426 adev->vm_manager.seqno[i] = 0;
2428 spin_lock_init(&adev->vm_manager.prt_lock);
2429 atomic_set(&adev->vm_manager.num_prt_users, 0);
2431 /* If not overridden by the user, by default, only in large BAR systems
2432 * Compute VM tables will be updated by CPU
2434 #ifdef CONFIG_X86_64
2435 if (amdgpu_vm_update_mode == -1) {
2436 /* For asic with VF MMIO access protection
2437 * avoid using CPU for VM table updates
2439 if (amdgpu_gmc_vram_full_visible(&adev->gmc) &&
2440 !amdgpu_sriov_vf_mmio_access_protection(adev))
2441 adev->vm_manager.vm_update_mode =
2442 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2444 adev->vm_manager.vm_update_mode = 0;
2446 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2448 adev->vm_manager.vm_update_mode = 0;
2451 xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ);
2455 * amdgpu_vm_manager_fini - cleanup VM manager
2457 * @adev: amdgpu_device pointer
2459 * Cleanup the VM manager and free resources.
2461 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2463 WARN_ON(!xa_empty(&adev->vm_manager.pasids));
2464 xa_destroy(&adev->vm_manager.pasids);
2466 amdgpu_vmid_mgr_fini(adev);
2470 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
2472 * @dev: drm device pointer
2473 * @data: drm_amdgpu_vm
2474 * @filp: drm file pointer
2477 * 0 for success, -errno for errors.
2479 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2481 union drm_amdgpu_vm *args = data;
2482 struct amdgpu_device *adev = drm_to_adev(dev);
2483 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2485 /* No valid flags defined yet */
2489 switch (args->in.op) {
2490 case AMDGPU_VM_OP_RESERVE_VMID:
2491 /* We only have requirement to reserve vmid from gfxhub */
2492 if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2493 amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0));
2494 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true;
2498 case AMDGPU_VM_OP_UNRESERVE_VMID:
2499 if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2500 amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0));
2501 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false;
2512 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
2514 * @adev: drm device pointer
2515 * @pasid: PASID identifier for VM
2516 * @task_info: task_info to fill.
2518 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid,
2519 struct amdgpu_task_info *task_info)
2521 struct amdgpu_vm *vm;
2522 unsigned long flags;
2524 xa_lock_irqsave(&adev->vm_manager.pasids, flags);
2526 vm = xa_load(&adev->vm_manager.pasids, pasid);
2528 *task_info = vm->task_info;
2530 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
2534 * amdgpu_vm_set_task_info - Sets VMs task info.
2536 * @vm: vm for which to set the info
2538 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
2540 if (vm->task_info.pid)
2543 vm->task_info.pid = current->pid;
2544 get_task_comm(vm->task_info.task_name, current);
2546 if (current->group_leader->mm != current->mm)
2549 vm->task_info.tgid = current->group_leader->pid;
2550 get_task_comm(vm->task_info.process_name, current->group_leader);
2554 * amdgpu_vm_handle_fault - graceful handling of VM faults.
2555 * @adev: amdgpu device pointer
2556 * @pasid: PASID of the VM
2557 * @vmid: VMID, only used for GFX 9.4.3.
2558 * @node_id: Node_id received in IH cookie. Only applicable for
2560 * @addr: Address of the fault
2561 * @write_fault: true is write fault, false is read fault
2563 * Try to gracefully handle a VM fault. Return true if the fault was handled and
2564 * shouldn't be reported any more.
2566 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
2567 u32 vmid, u32 node_id, uint64_t addr,
2570 bool is_compute_context = false;
2571 struct amdgpu_bo *root;
2572 unsigned long irqflags;
2573 uint64_t value, flags;
2574 struct amdgpu_vm *vm;
2577 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2578 vm = xa_load(&adev->vm_manager.pasids, pasid);
2580 root = amdgpu_bo_ref(vm->root.bo);
2581 is_compute_context = vm->is_compute_context;
2585 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2590 addr /= AMDGPU_GPU_PAGE_SIZE;
2592 if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid,
2593 node_id, addr, write_fault)) {
2594 amdgpu_bo_unref(&root);
2598 r = amdgpu_bo_reserve(root, true);
2602 /* Double check that the VM still exists */
2603 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2604 vm = xa_load(&adev->vm_manager.pasids, pasid);
2605 if (vm && vm->root.bo != root)
2607 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2611 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
2614 if (is_compute_context) {
2615 /* Intentionally setting invalid PTE flag
2616 * combination to force a no-retry-fault
2618 flags = AMDGPU_VM_NORETRY_FLAGS;
2620 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
2621 /* Redirect the access to the dummy page */
2622 value = adev->dummy_page_addr;
2623 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
2624 AMDGPU_PTE_WRITEABLE;
2627 /* Let the hw retry silently on the PTE */
2631 r = dma_resv_reserve_fences(root->tbo.base.resv, 1);
2633 pr_debug("failed %d to reserve fence slot\n", r);
2637 r = amdgpu_vm_update_range(adev, vm, true, false, false, false,
2638 NULL, addr, addr, flags, value, 0, NULL, NULL, NULL);
2642 r = amdgpu_vm_update_pdes(adev, vm, true);
2645 amdgpu_bo_unreserve(root);
2647 DRM_ERROR("Can't handle page fault (%d)\n", r);
2650 amdgpu_bo_unref(&root);
2655 #if defined(CONFIG_DEBUG_FS)
2657 * amdgpu_debugfs_vm_bo_info - print BO info for the VM
2659 * @vm: Requested VM for printing BO info
2662 * Print BO information in debugfs file for the VM
2664 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m)
2666 struct amdgpu_bo_va *bo_va, *tmp;
2668 u64 total_evicted = 0;
2669 u64 total_relocated = 0;
2670 u64 total_moved = 0;
2671 u64 total_invalidated = 0;
2673 unsigned int total_idle_objs = 0;
2674 unsigned int total_evicted_objs = 0;
2675 unsigned int total_relocated_objs = 0;
2676 unsigned int total_moved_objs = 0;
2677 unsigned int total_invalidated_objs = 0;
2678 unsigned int total_done_objs = 0;
2679 unsigned int id = 0;
2681 spin_lock(&vm->status_lock);
2682 seq_puts(m, "\tIdle BOs:\n");
2683 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) {
2684 if (!bo_va->base.bo)
2686 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2688 total_idle_objs = id;
2691 seq_puts(m, "\tEvicted BOs:\n");
2692 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) {
2693 if (!bo_va->base.bo)
2695 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2697 total_evicted_objs = id;
2700 seq_puts(m, "\tRelocated BOs:\n");
2701 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) {
2702 if (!bo_va->base.bo)
2704 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2706 total_relocated_objs = id;
2709 seq_puts(m, "\tMoved BOs:\n");
2710 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2711 if (!bo_va->base.bo)
2713 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2715 total_moved_objs = id;
2718 seq_puts(m, "\tInvalidated BOs:\n");
2719 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) {
2720 if (!bo_va->base.bo)
2722 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2724 total_invalidated_objs = id;
2727 seq_puts(m, "\tDone BOs:\n");
2728 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) {
2729 if (!bo_va->base.bo)
2731 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2733 spin_unlock(&vm->status_lock);
2734 total_done_objs = id;
2736 seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle,
2738 seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted,
2739 total_evicted_objs);
2740 seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated,
2741 total_relocated_objs);
2742 seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved,
2744 seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated,
2745 total_invalidated_objs);
2746 seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done,
2752 * amdgpu_vm_update_fault_cache - update cached fault into.
2753 * @adev: amdgpu device pointer
2754 * @pasid: PASID of the VM
2755 * @addr: Address of the fault
2756 * @status: GPUVM fault status register
2757 * @vmhub: which vmhub got the fault
2759 * Cache the fault info for later use by userspace in debugging.
2761 void amdgpu_vm_update_fault_cache(struct amdgpu_device *adev,
2767 struct amdgpu_vm *vm;
2768 unsigned long flags;
2770 xa_lock_irqsave(&adev->vm_manager.pasids, flags);
2772 vm = xa_load(&adev->vm_manager.pasids, pasid);
2773 /* Don't update the fault cache if status is 0. In the multiple
2774 * fault case, subsequent faults will return a 0 status which is
2775 * useless for userspace and replaces the useful fault status, so
2776 * only update if status is non-0.
2779 vm->fault_info.addr = addr;
2780 vm->fault_info.status = status;
2781 if (AMDGPU_IS_GFXHUB(vmhub)) {
2782 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_GFX;
2783 vm->fault_info.vmhub |=
2784 (vmhub - AMDGPU_GFXHUB_START) << AMDGPU_VMHUB_IDX_SHIFT;
2785 } else if (AMDGPU_IS_MMHUB0(vmhub)) {
2786 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM0;
2787 vm->fault_info.vmhub |=
2788 (vmhub - AMDGPU_MMHUB0_START) << AMDGPU_VMHUB_IDX_SHIFT;
2789 } else if (AMDGPU_IS_MMHUB1(vmhub)) {
2790 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM1;
2791 vm->fault_info.vmhub |=
2792 (vmhub - AMDGPU_MMHUB1_START) << AMDGPU_VMHUB_IDX_SHIFT;
2794 WARN_ONCE(1, "Invalid vmhub %u\n", vmhub);
2797 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);