1 // SPDX-License-Identifier: GPL-2.0+
2 #include <linux/bitfield.h>
3 #include <linux/module.h>
6 #define MTK_EXT_PAGE_ACCESS 0x1f
7 #define MTK_PHY_PAGE_STANDARD 0x0000
8 #define MTK_PHY_PAGE_EXTENDED 0x0001
9 #define MTK_PHY_PAGE_EXTENDED_2 0x0002
10 #define MTK_PHY_PAGE_EXTENDED_3 0x0003
11 #define MTK_PHY_PAGE_EXTENDED_2A30 0x2a30
12 #define MTK_PHY_PAGE_EXTENDED_52B5 0x52b5
14 static int mtk_gephy_read_page(struct phy_device *phydev)
16 return __phy_read(phydev, MTK_EXT_PAGE_ACCESS);
19 static int mtk_gephy_write_page(struct phy_device *phydev, int page)
21 return __phy_write(phydev, MTK_EXT_PAGE_ACCESS, page);
24 static void mtk_gephy_config_init(struct phy_device *phydev)
27 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
29 /* Enable HW auto downshift */
30 phy_modify_paged(phydev, MTK_PHY_PAGE_EXTENDED, 0x14, 0, BIT(4));
32 /* Increase SlvDPSready time */
33 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
34 __phy_write(phydev, 0x10, 0xafae);
35 __phy_write(phydev, 0x12, 0x2f);
36 __phy_write(phydev, 0x10, 0x8fae);
37 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
39 /* Adjust 100_mse_threshold */
40 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x123, 0xffff);
43 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0xa6, 0x300);
46 static int mt7530_phy_config_init(struct phy_device *phydev)
48 mtk_gephy_config_init(phydev);
50 /* Increase post_update_timer */
51 phy_write_paged(phydev, MTK_PHY_PAGE_EXTENDED_3, 0x11, 0x4b);
56 static int mt7531_phy_config_init(struct phy_device *phydev)
58 if (phydev->interface != PHY_INTERFACE_MODE_INTERNAL)
61 mtk_gephy_config_init(phydev);
63 /* PHY link down power saving enable */
64 phy_set_bits(phydev, 0x17, BIT(4));
65 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, 0xc6, 0x300);
67 /* Set TX Pair delay selection */
68 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x13, 0x404);
69 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x14, 0x404);
74 static struct phy_driver mtk_gephy_driver[] = {
76 PHY_ID_MATCH_EXACT(0x03a29412),
77 .name = "MediaTek MT7530 PHY",
78 .config_init = mt7530_phy_config_init,
79 /* Interrupts are handled by the switch, not the PHY
82 .config_intr = genphy_no_config_intr,
83 .handle_interrupt = genphy_handle_interrupt_no_ack,
84 .read_page = mtk_gephy_read_page,
85 .write_page = mtk_gephy_write_page,
88 PHY_ID_MATCH_EXACT(0x03a29441),
89 .name = "MediaTek MT7531 PHY",
90 .config_init = mt7531_phy_config_init,
91 /* Interrupts are handled by the switch, not the PHY
94 .config_intr = genphy_no_config_intr,
95 .handle_interrupt = genphy_handle_interrupt_no_ack,
96 .read_page = mtk_gephy_read_page,
97 .write_page = mtk_gephy_write_page,
101 module_phy_driver(mtk_gephy_driver);
103 static struct mdio_device_id __maybe_unused mtk_gephy_tbl[] = {
104 { PHY_ID_MATCH_VENDOR(0x03a29400) },
108 MODULE_DESCRIPTION("MediaTek Gigabit Ethernet PHY driver");
110 MODULE_LICENSE("GPL");
112 MODULE_DEVICE_TABLE(mdio, mtk_gephy_tbl);