1 // SPDX-License-Identifier: GPL-2.0
3 // flexcan.c - FLEXCAN CAN controller driver
5 // Copyright (c) 2005-2006 Varma Electronics Oy
6 // Copyright (c) 2009 Sascha Hauer, Pengutronix
8 // Copyright (c) 2014 David Jander, Protonic Holland
12 #include <dt-bindings/firmware/imx/rsrc.h>
13 #include <linux/bitfield.h>
14 #include <linux/can.h>
15 #include <linux/can/dev.h>
16 #include <linux/can/error.h>
17 #include <linux/can/led.h>
18 #include <linux/can/rx-offload.h>
19 #include <linux/clk.h>
20 #include <linux/delay.h>
21 #include <linux/firmware/imx/sci.h>
22 #include <linux/interrupt.h>
24 #include <linux/mfd/syscon.h>
25 #include <linux/module.h>
26 #include <linux/netdevice.h>
28 #include <linux/of_device.h>
29 #include <linux/pinctrl/consumer.h>
30 #include <linux/platform_device.h>
31 #include <linux/can/platform/flexcan.h>
32 #include <linux/pm_runtime.h>
33 #include <linux/regmap.h>
34 #include <linux/regulator/consumer.h>
36 #define DRV_NAME "flexcan"
38 /* 8 for RX fifo and 2 error handling */
39 #define FLEXCAN_NAPI_WEIGHT (8 + 2)
41 /* FLEXCAN module configuration register (CANMCR) bits */
42 #define FLEXCAN_MCR_MDIS BIT(31)
43 #define FLEXCAN_MCR_FRZ BIT(30)
44 #define FLEXCAN_MCR_FEN BIT(29)
45 #define FLEXCAN_MCR_HALT BIT(28)
46 #define FLEXCAN_MCR_NOT_RDY BIT(27)
47 #define FLEXCAN_MCR_WAK_MSK BIT(26)
48 #define FLEXCAN_MCR_SOFTRST BIT(25)
49 #define FLEXCAN_MCR_FRZ_ACK BIT(24)
50 #define FLEXCAN_MCR_SUPV BIT(23)
51 #define FLEXCAN_MCR_SLF_WAK BIT(22)
52 #define FLEXCAN_MCR_WRN_EN BIT(21)
53 #define FLEXCAN_MCR_LPM_ACK BIT(20)
54 #define FLEXCAN_MCR_WAK_SRC BIT(19)
55 #define FLEXCAN_MCR_DOZE BIT(18)
56 #define FLEXCAN_MCR_SRX_DIS BIT(17)
57 #define FLEXCAN_MCR_IRMQ BIT(16)
58 #define FLEXCAN_MCR_LPRIO_EN BIT(13)
59 #define FLEXCAN_MCR_AEN BIT(12)
60 #define FLEXCAN_MCR_FDEN BIT(11)
61 /* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
62 #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
63 #define FLEXCAN_MCR_IDAM_A (0x0 << 8)
64 #define FLEXCAN_MCR_IDAM_B (0x1 << 8)
65 #define FLEXCAN_MCR_IDAM_C (0x2 << 8)
66 #define FLEXCAN_MCR_IDAM_D (0x3 << 8)
68 /* FLEXCAN control register (CANCTRL) bits */
69 #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
70 #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
71 #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
72 #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
73 #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
74 #define FLEXCAN_CTRL_ERR_MSK BIT(14)
75 #define FLEXCAN_CTRL_CLK_SRC BIT(13)
76 #define FLEXCAN_CTRL_LPB BIT(12)
77 #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
78 #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
79 #define FLEXCAN_CTRL_SMP BIT(7)
80 #define FLEXCAN_CTRL_BOFF_REC BIT(6)
81 #define FLEXCAN_CTRL_TSYN BIT(5)
82 #define FLEXCAN_CTRL_LBUF BIT(4)
83 #define FLEXCAN_CTRL_LOM BIT(3)
84 #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
85 #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
86 #define FLEXCAN_CTRL_ERR_STATE \
87 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
88 FLEXCAN_CTRL_BOFF_MSK)
89 #define FLEXCAN_CTRL_ERR_ALL \
90 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
92 /* FLEXCAN control register 2 (CTRL2) bits */
93 #define FLEXCAN_CTRL2_ECRWRE BIT(29)
94 #define FLEXCAN_CTRL2_WRMFRZ BIT(28)
95 #define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
96 #define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
97 #define FLEXCAN_CTRL2_MRP BIT(18)
98 #define FLEXCAN_CTRL2_RRS BIT(17)
99 #define FLEXCAN_CTRL2_EACEN BIT(16)
100 #define FLEXCAN_CTRL2_ISOCANFDEN BIT(12)
102 /* FLEXCAN memory error control register (MECR) bits */
103 #define FLEXCAN_MECR_ECRWRDIS BIT(31)
104 #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
105 #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
106 #define FLEXCAN_MECR_CEI_MSK BIT(16)
107 #define FLEXCAN_MECR_HAERRIE BIT(15)
108 #define FLEXCAN_MECR_FAERRIE BIT(14)
109 #define FLEXCAN_MECR_EXTERRIE BIT(13)
110 #define FLEXCAN_MECR_RERRDIS BIT(9)
111 #define FLEXCAN_MECR_ECCDIS BIT(8)
112 #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
114 /* FLEXCAN error and status register (ESR) bits */
115 #define FLEXCAN_ESR_TWRN_INT BIT(17)
116 #define FLEXCAN_ESR_RWRN_INT BIT(16)
117 #define FLEXCAN_ESR_BIT1_ERR BIT(15)
118 #define FLEXCAN_ESR_BIT0_ERR BIT(14)
119 #define FLEXCAN_ESR_ACK_ERR BIT(13)
120 #define FLEXCAN_ESR_CRC_ERR BIT(12)
121 #define FLEXCAN_ESR_FRM_ERR BIT(11)
122 #define FLEXCAN_ESR_STF_ERR BIT(10)
123 #define FLEXCAN_ESR_TX_WRN BIT(9)
124 #define FLEXCAN_ESR_RX_WRN BIT(8)
125 #define FLEXCAN_ESR_IDLE BIT(7)
126 #define FLEXCAN_ESR_TXRX BIT(6)
127 #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
128 #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
129 #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
130 #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
131 #define FLEXCAN_ESR_BOFF_INT BIT(2)
132 #define FLEXCAN_ESR_ERR_INT BIT(1)
133 #define FLEXCAN_ESR_WAK_INT BIT(0)
134 #define FLEXCAN_ESR_ERR_BUS \
135 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
136 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
137 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
138 #define FLEXCAN_ESR_ERR_STATE \
139 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
140 #define FLEXCAN_ESR_ERR_ALL \
141 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
142 #define FLEXCAN_ESR_ALL_INT \
143 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
144 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
146 /* FLEXCAN Bit Timing register (CBT) bits */
147 #define FLEXCAN_CBT_BTF BIT(31)
148 #define FLEXCAN_CBT_EPRESDIV_MASK GENMASK(30, 21)
149 #define FLEXCAN_CBT_ERJW_MASK GENMASK(20, 16)
150 #define FLEXCAN_CBT_EPROPSEG_MASK GENMASK(15, 10)
151 #define FLEXCAN_CBT_EPSEG1_MASK GENMASK(9, 5)
152 #define FLEXCAN_CBT_EPSEG2_MASK GENMASK(4, 0)
154 /* FLEXCAN FD control register (FDCTRL) bits */
155 #define FLEXCAN_FDCTRL_FDRATE BIT(31)
156 #define FLEXCAN_FDCTRL_MBDSR1 GENMASK(20, 19)
157 #define FLEXCAN_FDCTRL_MBDSR0 GENMASK(17, 16)
158 #define FLEXCAN_FDCTRL_MBDSR_8 0x0
159 #define FLEXCAN_FDCTRL_MBDSR_12 0x1
160 #define FLEXCAN_FDCTRL_MBDSR_32 0x2
161 #define FLEXCAN_FDCTRL_MBDSR_64 0x3
162 #define FLEXCAN_FDCTRL_TDCEN BIT(15)
163 #define FLEXCAN_FDCTRL_TDCFAIL BIT(14)
164 #define FLEXCAN_FDCTRL_TDCOFF GENMASK(12, 8)
165 #define FLEXCAN_FDCTRL_TDCVAL GENMASK(5, 0)
167 /* FLEXCAN FD Bit Timing register (FDCBT) bits */
168 #define FLEXCAN_FDCBT_FPRESDIV_MASK GENMASK(29, 20)
169 #define FLEXCAN_FDCBT_FRJW_MASK GENMASK(18, 16)
170 #define FLEXCAN_FDCBT_FPROPSEG_MASK GENMASK(14, 10)
171 #define FLEXCAN_FDCBT_FPSEG1_MASK GENMASK(7, 5)
172 #define FLEXCAN_FDCBT_FPSEG2_MASK GENMASK(2, 0)
174 /* FLEXCAN interrupt flag register (IFLAG) bits */
175 /* Errata ERR005829 step7: Reserve first valid MB */
176 #define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
177 #define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
178 #define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP + 1)
179 #define FLEXCAN_IFLAG_MB(x) BIT_ULL(x)
180 #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
181 #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
182 #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
184 /* FLEXCAN message buffers */
185 #define FLEXCAN_MB_CODE_MASK (0xf << 24)
186 #define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
187 #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
188 #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
189 #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
190 #define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
191 #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
193 #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
194 #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
195 #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
196 #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
198 #define FLEXCAN_MB_CNT_EDL BIT(31)
199 #define FLEXCAN_MB_CNT_BRS BIT(30)
200 #define FLEXCAN_MB_CNT_ESI BIT(29)
201 #define FLEXCAN_MB_CNT_SRR BIT(22)
202 #define FLEXCAN_MB_CNT_IDE BIT(21)
203 #define FLEXCAN_MB_CNT_RTR BIT(20)
204 #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
205 #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
207 #define FLEXCAN_TIMEOUT_US (250)
209 /* FLEXCAN hardware feature flags
211 * Below is some version info we got:
212 * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR rece- FD Mode MB
213 * Filter? connected? Passive detection ption in MB Supported?
214 * MCF5441X FlexCAN2 ? no yes no no yes no 16
215 * MX25 FlexCAN2 03.00.00.00 no no no no no no 64
216 * MX28 FlexCAN2 03.00.04.00 yes yes no no no no 64
217 * MX35 FlexCAN2 03.00.00.00 no no no no no no 64
218 * MX53 FlexCAN2 03.00.00.00 yes no no no no no 64
219 * MX6s FlexCAN3 10.00.12.00 yes yes no no yes no 64
220 * MX8QM FlexCAN3 03.00.23.00 yes yes no no yes yes 64
221 * MX8MP FlexCAN3 03.00.17.01 yes yes no yes yes yes 64
222 * VF610 FlexCAN3 ? no yes no yes yes? no 64
223 * LS1021A FlexCAN2 03.00.04.00 no yes no no yes no 64
224 * LX2160A FlexCAN3 03.00.23.00 no yes no yes yes yes 64
226 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
229 /* [TR]WRN_INT not connected */
230 #define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1)
231 /* Disable RX FIFO Global mask */
232 #define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2)
233 /* Enable EACEN and RRS bit in ctrl2 */
234 #define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3)
235 /* Disable non-correctable errors interrupt and freeze mode */
236 #define FLEXCAN_QUIRK_DISABLE_MECR BIT(4)
237 /* Use timestamp based offloading */
238 #define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5)
239 /* No interrupt for error passive */
240 #define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6)
241 /* default to BE register access */
242 #define FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN BIT(7)
243 /* Setup stop mode with GPR to support wakeup */
244 #define FLEXCAN_QUIRK_SETUP_STOP_MODE_GPR BIT(8)
245 /* Support CAN-FD mode */
246 #define FLEXCAN_QUIRK_SUPPORT_FD BIT(9)
247 /* support memory detection and correction */
248 #define FLEXCAN_QUIRK_SUPPORT_ECC BIT(10)
249 /* Setup stop mode with SCU firmware to support wakeup */
250 #define FLEXCAN_QUIRK_SETUP_STOP_MODE_SCFW BIT(11)
251 /* Setup 3 separate interrupts, main, boff and err */
252 #define FLEXCAN_QUIRK_NR_IRQ_3 BIT(12)
253 /* Setup 16 mailboxes */
254 #define FLEXCAN_QUIRK_NR_MB_16 BIT(13)
256 /* Structure of the message buffer */
263 /* Structure of the hardware registers */
264 struct flexcan_regs {
266 u32 ctrl; /* 0x04 - Not affected by Soft Reset */
267 u32 timer; /* 0x08 */
269 u32 rxgmask; /* 0x10 - Not affected by Soft Reset */
270 u32 rx14mask; /* 0x14 - Not affected by Soft Reset */
271 u32 rx15mask; /* 0x18 - Not affected by Soft Reset */
274 u32 imask2; /* 0x24 */
275 u32 imask1; /* 0x28 */
276 u32 iflag2; /* 0x2c */
277 u32 iflag1; /* 0x30 */
279 u32 gfwr_mx28; /* MX28, MX53 */
280 u32 ctrl2; /* MX6, VF610 - Not affected by Soft Reset */
283 u32 imeur; /* 0x3c */
286 u32 rxfgmask; /* 0x48 */
287 u32 rxfir; /* 0x4c - Not affected by Soft Reset */
288 u32 cbt; /* 0x50 - Not affected by Soft Reset */
289 u32 _reserved2; /* 0x54 */
292 u32 _reserved3[8]; /* 0x60 */
294 u8 mb[2][512]; /* 0x80 - Not affected by Soft Reset */
297 * 0x080...0x08f 0 RX message buffer
298 * 0x090...0x0df 1-5 reserved
299 * 0x0e0...0x0ff 6-7 8 entry ID table
300 * (mx25, mx28, mx35, mx53)
301 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
302 * size conf'ed via ctrl2::RFFN
305 u32 _reserved4[256]; /* 0x480 */
306 u32 rximr[64]; /* 0x880 - Not affected by Soft Reset */
307 u32 _reserved5[24]; /* 0x980 */
308 u32 gfwr_mx6; /* 0x9e0 - MX6 */
309 u32 _reserved6[39]; /* 0x9e4 */
310 u32 _rxfir[6]; /* 0xa80 */
311 u32 _reserved8[2]; /* 0xa98 */
312 u32 _rxmgmask; /* 0xaa0 */
313 u32 _rxfgmask; /* 0xaa4 */
314 u32 _rx14mask; /* 0xaa8 */
315 u32 _rx15mask; /* 0xaac */
316 u32 tx_smb[4]; /* 0xab0 */
317 u32 rx_smb0[4]; /* 0xac0 */
318 u32 rx_smb1[4]; /* 0xad0 */
320 u32 mecr; /* 0xae0 */
321 u32 erriar; /* 0xae4 */
322 u32 erridpr; /* 0xae8 */
323 u32 errippr; /* 0xaec */
324 u32 rerrar; /* 0xaf0 */
325 u32 rerrdr; /* 0xaf4 */
326 u32 rerrsynr; /* 0xaf8 */
327 u32 errsr; /* 0xafc */
328 u32 _reserved7[64]; /* 0xb00 */
329 u32 fdctrl; /* 0xc00 - Not affected by Soft Reset */
330 u32 fdcbt; /* 0xc04 - Not affected by Soft Reset */
331 u32 fdcrc; /* 0xc08 */
332 u32 _reserved9[199]; /* 0xc0c */
333 struct_group(init_fd,
334 u32 tx_smb_fd[18]; /* 0xf28 */
335 u32 rx_smb0_fd[18]; /* 0xf70 */
336 u32 rx_smb1_fd[18]; /* 0xfb8 */
340 static_assert(sizeof(struct flexcan_regs) == 0x4 * 18 + 0xfb8);
342 struct flexcan_devtype_data {
343 u32 quirks; /* quirks needed for different IP cores */
346 struct flexcan_stop_mode {
352 struct flexcan_priv {
354 struct can_rx_offload offload;
357 struct flexcan_regs __iomem *regs;
358 struct flexcan_mb __iomem *tx_mb;
359 struct flexcan_mb __iomem *tx_mb_reserved;
363 u8 clk_src; /* clock source of CAN Protocol Engine */
368 u32 reg_ctrl_default;
372 const struct flexcan_devtype_data *devtype_data;
373 struct regulator *reg_xceiver;
374 struct flexcan_stop_mode stm;
379 /* IPC handle when setup stop mode by System Controller firmware(scfw) */
380 struct imx_sc_ipc *sc_ipc_handle;
382 /* Read and Write APIs */
383 u32 (*read)(void __iomem *addr);
384 void (*write)(u32 val, void __iomem *addr);
387 static const struct flexcan_devtype_data fsl_mcf5441x_devtype_data = {
388 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE |
389 FLEXCAN_QUIRK_NR_IRQ_3 | FLEXCAN_QUIRK_NR_MB_16,
392 static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
393 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
394 FLEXCAN_QUIRK_BROKEN_PERR_STATE |
395 FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN,
398 static const struct flexcan_devtype_data fsl_imx25_devtype_data = {
399 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
400 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
403 static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
404 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
407 static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
408 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
409 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
410 FLEXCAN_QUIRK_SETUP_STOP_MODE_GPR,
413 static const struct flexcan_devtype_data fsl_imx8qm_devtype_data = {
414 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
415 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
416 FLEXCAN_QUIRK_SUPPORT_FD | FLEXCAN_QUIRK_SETUP_STOP_MODE_SCFW,
419 static struct flexcan_devtype_data fsl_imx8mp_devtype_data = {
420 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
421 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
422 FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_SETUP_STOP_MODE_GPR |
423 FLEXCAN_QUIRK_SUPPORT_FD | FLEXCAN_QUIRK_SUPPORT_ECC,
426 static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
427 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
428 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
429 FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_SUPPORT_ECC,
432 static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
433 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
434 FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
437 static const struct flexcan_devtype_data fsl_lx2160a_r1_devtype_data = {
438 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
439 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
440 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_SUPPORT_FD |
441 FLEXCAN_QUIRK_SUPPORT_ECC,
444 static const struct can_bittiming_const flexcan_bittiming_const = {
456 static const struct can_bittiming_const flexcan_fd_bittiming_const = {
468 static const struct can_bittiming_const flexcan_fd_data_bittiming_const = {
480 /* FlexCAN module is essentially modelled as a little-endian IP in most
481 * SoCs, i.e the registers as well as the message buffer areas are
482 * implemented in a little-endian fashion.
484 * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
485 * module in a big-endian fashion (i.e the registers as well as the
486 * message buffer areas are implemented in a big-endian way).
488 * In addition, the FlexCAN module can be found on SoCs having ARM or
489 * PPC cores. So, we need to abstract off the register read/write
490 * functions, ensuring that these cater to all the combinations of module
491 * endianness and underlying CPU endianness.
493 static inline u32 flexcan_read_be(void __iomem *addr)
495 return ioread32be(addr);
498 static inline void flexcan_write_be(u32 val, void __iomem *addr)
500 iowrite32be(val, addr);
503 static inline u32 flexcan_read_le(void __iomem *addr)
505 return ioread32(addr);
508 static inline void flexcan_write_le(u32 val, void __iomem *addr)
510 iowrite32(val, addr);
513 static struct flexcan_mb __iomem *flexcan_get_mb(const struct flexcan_priv *priv,
519 if (WARN_ON(mb_index >= priv->mb_count))
522 bank_size = sizeof(priv->regs->mb[0]) / priv->mb_size;
524 bank = mb_index >= bank_size;
526 mb_index -= bank_size;
528 return (struct flexcan_mb __iomem *)
529 (&priv->regs->mb[bank][priv->mb_size * mb_index]);
532 static int flexcan_low_power_enter_ack(struct flexcan_priv *priv)
534 struct flexcan_regs __iomem *regs = priv->regs;
535 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
537 while (timeout-- && !(priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
540 if (!(priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
546 static int flexcan_low_power_exit_ack(struct flexcan_priv *priv)
548 struct flexcan_regs __iomem *regs = priv->regs;
549 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
551 while (timeout-- && (priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
554 if (priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK)
560 static void flexcan_enable_wakeup_irq(struct flexcan_priv *priv, bool enable)
562 struct flexcan_regs __iomem *regs = priv->regs;
565 reg_mcr = priv->read(®s->mcr);
568 reg_mcr |= FLEXCAN_MCR_WAK_MSK;
570 reg_mcr &= ~FLEXCAN_MCR_WAK_MSK;
572 priv->write(reg_mcr, ®s->mcr);
575 static int flexcan_stop_mode_enable_scfw(struct flexcan_priv *priv, bool enabled)
577 u8 idx = priv->scu_idx;
580 rsrc_id = IMX_SC_R_CAN(idx);
587 /* stop mode request via scu firmware */
588 return imx_sc_misc_set_control(priv->sc_ipc_handle, rsrc_id,
589 IMX_SC_C_IPG_STOP, val);
592 static inline int flexcan_enter_stop_mode(struct flexcan_priv *priv)
594 struct flexcan_regs __iomem *regs = priv->regs;
598 reg_mcr = priv->read(®s->mcr);
599 reg_mcr |= FLEXCAN_MCR_SLF_WAK;
600 priv->write(reg_mcr, ®s->mcr);
602 /* enable stop request */
603 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SETUP_STOP_MODE_SCFW) {
604 ret = flexcan_stop_mode_enable_scfw(priv, true);
608 regmap_update_bits(priv->stm.gpr, priv->stm.req_gpr,
609 1 << priv->stm.req_bit, 1 << priv->stm.req_bit);
612 return flexcan_low_power_enter_ack(priv);
615 static inline int flexcan_exit_stop_mode(struct flexcan_priv *priv)
617 struct flexcan_regs __iomem *regs = priv->regs;
621 /* remove stop request */
622 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SETUP_STOP_MODE_SCFW) {
623 ret = flexcan_stop_mode_enable_scfw(priv, false);
627 regmap_update_bits(priv->stm.gpr, priv->stm.req_gpr,
628 1 << priv->stm.req_bit, 0);
631 reg_mcr = priv->read(®s->mcr);
632 reg_mcr &= ~FLEXCAN_MCR_SLF_WAK;
633 priv->write(reg_mcr, ®s->mcr);
635 return flexcan_low_power_exit_ack(priv);
638 static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
640 struct flexcan_regs __iomem *regs = priv->regs;
641 u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
643 priv->write(reg_ctrl, ®s->ctrl);
646 static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
648 struct flexcan_regs __iomem *regs = priv->regs;
649 u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
651 priv->write(reg_ctrl, ®s->ctrl);
654 static int flexcan_clks_enable(const struct flexcan_priv *priv)
659 err = clk_prepare_enable(priv->clk_ipg);
665 err = clk_prepare_enable(priv->clk_per);
667 clk_disable_unprepare(priv->clk_ipg);
673 static void flexcan_clks_disable(const struct flexcan_priv *priv)
675 clk_disable_unprepare(priv->clk_per);
676 clk_disable_unprepare(priv->clk_ipg);
679 static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
681 if (!priv->reg_xceiver)
684 return regulator_enable(priv->reg_xceiver);
687 static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
689 if (!priv->reg_xceiver)
692 return regulator_disable(priv->reg_xceiver);
695 static int flexcan_chip_enable(struct flexcan_priv *priv)
697 struct flexcan_regs __iomem *regs = priv->regs;
700 reg = priv->read(®s->mcr);
701 reg &= ~FLEXCAN_MCR_MDIS;
702 priv->write(reg, ®s->mcr);
704 return flexcan_low_power_exit_ack(priv);
707 static int flexcan_chip_disable(struct flexcan_priv *priv)
709 struct flexcan_regs __iomem *regs = priv->regs;
712 reg = priv->read(®s->mcr);
713 reg |= FLEXCAN_MCR_MDIS;
714 priv->write(reg, ®s->mcr);
716 return flexcan_low_power_enter_ack(priv);
719 static int flexcan_chip_freeze(struct flexcan_priv *priv)
721 struct flexcan_regs __iomem *regs = priv->regs;
722 unsigned int timeout;
723 u32 bitrate = priv->can.bittiming.bitrate;
727 timeout = 1000 * 1000 * 10 / bitrate;
729 timeout = FLEXCAN_TIMEOUT_US / 10;
731 reg = priv->read(®s->mcr);
732 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT;
733 priv->write(reg, ®s->mcr);
735 while (timeout-- && !(priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
738 if (!(priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
744 static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
746 struct flexcan_regs __iomem *regs = priv->regs;
747 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
750 reg = priv->read(®s->mcr);
751 reg &= ~FLEXCAN_MCR_HALT;
752 priv->write(reg, ®s->mcr);
754 while (timeout-- && (priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
757 if (priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK)
763 static int flexcan_chip_softreset(struct flexcan_priv *priv)
765 struct flexcan_regs __iomem *regs = priv->regs;
766 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
768 priv->write(FLEXCAN_MCR_SOFTRST, ®s->mcr);
769 while (timeout-- && (priv->read(®s->mcr) & FLEXCAN_MCR_SOFTRST))
772 if (priv->read(®s->mcr) & FLEXCAN_MCR_SOFTRST)
778 static int __flexcan_get_berr_counter(const struct net_device *dev,
779 struct can_berr_counter *bec)
781 const struct flexcan_priv *priv = netdev_priv(dev);
782 struct flexcan_regs __iomem *regs = priv->regs;
783 u32 reg = priv->read(®s->ecr);
785 bec->txerr = (reg >> 0) & 0xff;
786 bec->rxerr = (reg >> 8) & 0xff;
791 static int flexcan_get_berr_counter(const struct net_device *dev,
792 struct can_berr_counter *bec)
794 const struct flexcan_priv *priv = netdev_priv(dev);
797 err = pm_runtime_get_sync(priv->dev);
799 pm_runtime_put_noidle(priv->dev);
803 err = __flexcan_get_berr_counter(dev, bec);
805 pm_runtime_put(priv->dev);
810 static netdev_tx_t flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
812 const struct flexcan_priv *priv = netdev_priv(dev);
813 struct canfd_frame *cfd = (struct canfd_frame *)skb->data;
816 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | ((can_fd_len2dlc(cfd->len)) << 16);
819 if (can_dropped_invalid_skb(dev, skb))
822 netif_stop_queue(dev);
824 if (cfd->can_id & CAN_EFF_FLAG) {
825 can_id = cfd->can_id & CAN_EFF_MASK;
826 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
828 can_id = (cfd->can_id & CAN_SFF_MASK) << 18;
831 if (cfd->can_id & CAN_RTR_FLAG)
832 ctrl |= FLEXCAN_MB_CNT_RTR;
834 if (can_is_canfd_skb(skb)) {
835 ctrl |= FLEXCAN_MB_CNT_EDL;
837 if (cfd->flags & CANFD_BRS)
838 ctrl |= FLEXCAN_MB_CNT_BRS;
841 for (i = 0; i < cfd->len; i += sizeof(u32)) {
842 data = be32_to_cpup((__be32 *)&cfd->data[i]);
843 priv->write(data, &priv->tx_mb->data[i / sizeof(u32)]);
846 can_put_echo_skb(skb, dev, 0, 0);
848 priv->write(can_id, &priv->tx_mb->can_id);
849 priv->write(ctrl, &priv->tx_mb->can_ctrl);
851 /* Errata ERR005829 step8:
852 * Write twice INACTIVE(0x8) code to first MB.
854 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
855 &priv->tx_mb_reserved->can_ctrl);
856 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
857 &priv->tx_mb_reserved->can_ctrl);
862 static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
864 struct flexcan_priv *priv = netdev_priv(dev);
865 struct flexcan_regs __iomem *regs = priv->regs;
867 struct can_frame *cf;
868 bool rx_errors = false, tx_errors = false;
872 timestamp = priv->read(®s->timer) << 16;
874 skb = alloc_can_err_skb(dev, &cf);
878 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
880 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
881 netdev_dbg(dev, "BIT1_ERR irq\n");
882 cf->data[2] |= CAN_ERR_PROT_BIT1;
885 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
886 netdev_dbg(dev, "BIT0_ERR irq\n");
887 cf->data[2] |= CAN_ERR_PROT_BIT0;
890 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
891 netdev_dbg(dev, "ACK_ERR irq\n");
892 cf->can_id |= CAN_ERR_ACK;
893 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
896 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
897 netdev_dbg(dev, "CRC_ERR irq\n");
898 cf->data[2] |= CAN_ERR_PROT_BIT;
899 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
902 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
903 netdev_dbg(dev, "FRM_ERR irq\n");
904 cf->data[2] |= CAN_ERR_PROT_FORM;
907 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
908 netdev_dbg(dev, "STF_ERR irq\n");
909 cf->data[2] |= CAN_ERR_PROT_STUFF;
913 priv->can.can_stats.bus_error++;
915 dev->stats.rx_errors++;
917 dev->stats.tx_errors++;
919 err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
921 dev->stats.rx_fifo_errors++;
924 static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
926 struct flexcan_priv *priv = netdev_priv(dev);
927 struct flexcan_regs __iomem *regs = priv->regs;
929 struct can_frame *cf;
930 enum can_state new_state, rx_state, tx_state;
932 struct can_berr_counter bec;
936 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
937 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
938 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
939 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
940 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
941 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
942 new_state = max(tx_state, rx_state);
944 __flexcan_get_berr_counter(dev, &bec);
945 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
946 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
947 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
948 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
951 /* state hasn't changed */
952 if (likely(new_state == priv->can.state))
955 timestamp = priv->read(®s->timer) << 16;
957 skb = alloc_can_err_skb(dev, &cf);
961 can_change_state(dev, cf, tx_state, rx_state);
963 if (unlikely(new_state == CAN_STATE_BUS_OFF))
966 err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
968 dev->stats.rx_fifo_errors++;
971 static inline u64 flexcan_read64_mask(struct flexcan_priv *priv, void __iomem *addr, u64 mask)
975 if (upper_32_bits(mask))
976 reg = (u64)priv->read(addr - 4) << 32;
977 if (lower_32_bits(mask))
978 reg |= priv->read(addr);
983 static inline void flexcan_write64(struct flexcan_priv *priv, u64 val, void __iomem *addr)
985 if (upper_32_bits(val))
986 priv->write(upper_32_bits(val), addr - 4);
987 if (lower_32_bits(val))
988 priv->write(lower_32_bits(val), addr);
991 static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
993 return flexcan_read64_mask(priv, &priv->regs->iflag1, priv->rx_mask);
996 static inline u64 flexcan_read_reg_iflag_tx(struct flexcan_priv *priv)
998 return flexcan_read64_mask(priv, &priv->regs->iflag1, priv->tx_mask);
1001 static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
1003 return container_of(offload, struct flexcan_priv, offload);
1006 static struct sk_buff *flexcan_mailbox_read(struct can_rx_offload *offload,
1007 unsigned int n, u32 *timestamp,
1010 struct flexcan_priv *priv = rx_offload_to_priv(offload);
1011 struct flexcan_regs __iomem *regs = priv->regs;
1012 struct flexcan_mb __iomem *mb;
1013 struct sk_buff *skb;
1014 struct canfd_frame *cfd;
1015 u32 reg_ctrl, reg_id, reg_iflag1;
1018 if (unlikely(drop)) {
1019 skb = ERR_PTR(-ENOBUFS);
1023 mb = flexcan_get_mb(priv, n);
1025 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1029 reg_ctrl = priv->read(&mb->can_ctrl);
1030 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
1032 /* is this MB empty? */
1033 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
1034 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
1035 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
1038 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
1039 /* This MB was overrun, we lost data */
1040 offload->dev->stats.rx_over_errors++;
1041 offload->dev->stats.rx_errors++;
1044 reg_iflag1 = priv->read(®s->iflag1);
1045 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
1048 reg_ctrl = priv->read(&mb->can_ctrl);
1051 if (reg_ctrl & FLEXCAN_MB_CNT_EDL)
1052 skb = alloc_canfd_skb(offload->dev, &cfd);
1054 skb = alloc_can_skb(offload->dev, (struct can_frame **)&cfd);
1055 if (unlikely(!skb)) {
1056 skb = ERR_PTR(-ENOMEM);
1060 /* increase timstamp to full 32 bit */
1061 *timestamp = reg_ctrl << 16;
1063 reg_id = priv->read(&mb->can_id);
1064 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
1065 cfd->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
1067 cfd->can_id = (reg_id >> 18) & CAN_SFF_MASK;
1069 if (reg_ctrl & FLEXCAN_MB_CNT_EDL) {
1070 cfd->len = can_fd_dlc2len((reg_ctrl >> 16) & 0xf);
1072 if (reg_ctrl & FLEXCAN_MB_CNT_BRS)
1073 cfd->flags |= CANFD_BRS;
1075 cfd->len = can_cc_dlc2len((reg_ctrl >> 16) & 0xf);
1077 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
1078 cfd->can_id |= CAN_RTR_FLAG;
1081 if (reg_ctrl & FLEXCAN_MB_CNT_ESI)
1082 cfd->flags |= CANFD_ESI;
1084 for (i = 0; i < cfd->len; i += sizeof(u32)) {
1085 __be32 data = cpu_to_be32(priv->read(&mb->data[i / sizeof(u32)]));
1086 *(__be32 *)(cfd->data + i) = data;
1090 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1091 flexcan_write64(priv, FLEXCAN_IFLAG_MB(n), ®s->iflag1);
1093 priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, ®s->iflag1);
1095 /* Read the Free Running Timer. It is optional but recommended
1096 * to unlock Mailbox as soon as possible and make it available
1099 priv->read(®s->timer);
1104 static irqreturn_t flexcan_irq(int irq, void *dev_id)
1106 struct net_device *dev = dev_id;
1107 struct net_device_stats *stats = &dev->stats;
1108 struct flexcan_priv *priv = netdev_priv(dev);
1109 struct flexcan_regs __iomem *regs = priv->regs;
1110 irqreturn_t handled = IRQ_NONE;
1113 enum can_state last_state = priv->can.state;
1115 /* reception interrupt */
1116 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1120 while ((reg_iflag_rx = flexcan_read_reg_iflag_rx(priv))) {
1121 handled = IRQ_HANDLED;
1122 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
1130 reg_iflag1 = priv->read(®s->iflag1);
1131 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
1132 handled = IRQ_HANDLED;
1133 can_rx_offload_irq_offload_fifo(&priv->offload);
1136 /* FIFO overflow interrupt */
1137 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
1138 handled = IRQ_HANDLED;
1139 priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
1141 dev->stats.rx_over_errors++;
1142 dev->stats.rx_errors++;
1146 reg_iflag_tx = flexcan_read_reg_iflag_tx(priv);
1148 /* transmission complete interrupt */
1149 if (reg_iflag_tx & priv->tx_mask) {
1150 u32 reg_ctrl = priv->read(&priv->tx_mb->can_ctrl);
1152 handled = IRQ_HANDLED;
1154 can_rx_offload_get_echo_skb(&priv->offload, 0,
1155 reg_ctrl << 16, NULL);
1156 stats->tx_packets++;
1157 can_led_event(dev, CAN_LED_EVENT_TX);
1159 /* after sending a RTR frame MB is in RX mode */
1160 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1161 &priv->tx_mb->can_ctrl);
1162 flexcan_write64(priv, priv->tx_mask, ®s->iflag1);
1163 netif_wake_queue(dev);
1166 reg_esr = priv->read(®s->esr);
1168 /* ACK all bus error, state change and wake IRQ sources */
1169 if (reg_esr & (FLEXCAN_ESR_ALL_INT | FLEXCAN_ESR_WAK_INT)) {
1170 handled = IRQ_HANDLED;
1171 priv->write(reg_esr & (FLEXCAN_ESR_ALL_INT | FLEXCAN_ESR_WAK_INT), ®s->esr);
1174 /* state change interrupt or broken error state quirk fix is enabled */
1175 if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
1176 (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
1177 FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
1178 flexcan_irq_state(dev, reg_esr);
1180 /* bus error IRQ - handle if bus error reporting is activated */
1181 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
1182 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
1183 flexcan_irq_bus_err(dev, reg_esr);
1185 /* availability of error interrupt among state transitions in case
1186 * bus error reporting is de-activated and
1187 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
1188 * +--------------------------------------------------------------+
1189 * | +----------------------------------------------+ [stopped / |
1190 * | | | sleeping] -+
1191 * +-+-> active <-> warning <-> passive -> bus off -+
1192 * ___________^^^^^^^^^^^^_______________________________
1193 * disabled(1) enabled disabled
1195 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
1197 if ((last_state != priv->can.state) &&
1198 (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
1199 !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
1200 switch (priv->can.state) {
1201 case CAN_STATE_ERROR_ACTIVE:
1202 if (priv->devtype_data->quirks &
1203 FLEXCAN_QUIRK_BROKEN_WERR_STATE)
1204 flexcan_error_irq_enable(priv);
1206 flexcan_error_irq_disable(priv);
1209 case CAN_STATE_ERROR_WARNING:
1210 flexcan_error_irq_enable(priv);
1213 case CAN_STATE_ERROR_PASSIVE:
1214 case CAN_STATE_BUS_OFF:
1215 flexcan_error_irq_disable(priv);
1224 can_rx_offload_irq_finish(&priv->offload);
1229 static void flexcan_set_bittiming_ctrl(const struct net_device *dev)
1231 const struct flexcan_priv *priv = netdev_priv(dev);
1232 const struct can_bittiming *bt = &priv->can.bittiming;
1233 struct flexcan_regs __iomem *regs = priv->regs;
1236 reg = priv->read(®s->ctrl);
1237 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
1238 FLEXCAN_CTRL_RJW(0x3) |
1239 FLEXCAN_CTRL_PSEG1(0x7) |
1240 FLEXCAN_CTRL_PSEG2(0x7) |
1241 FLEXCAN_CTRL_PROPSEG(0x7));
1243 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
1244 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
1245 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
1246 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
1247 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
1249 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
1250 priv->write(reg, ®s->ctrl);
1252 /* print chip status */
1253 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
1254 priv->read(®s->mcr), priv->read(®s->ctrl));
1257 static void flexcan_set_bittiming_cbt(const struct net_device *dev)
1259 struct flexcan_priv *priv = netdev_priv(dev);
1260 struct can_bittiming *bt = &priv->can.bittiming;
1261 struct can_bittiming *dbt = &priv->can.data_bittiming;
1262 struct flexcan_regs __iomem *regs = priv->regs;
1263 u32 reg_cbt, reg_fdctrl;
1266 /* CBT[EPSEG1] is 5 bit long and CBT[EPROPSEG] is 6 bit
1267 * long. The can_calc_bittiming() tries to divide the tseg1
1268 * equally between phase_seg1 and prop_seg, which may not fit
1269 * in CBT register. Therefore, if phase_seg1 is more than
1270 * possible value, increase prop_seg and decrease phase_seg1.
1272 if (bt->phase_seg1 > 0x20) {
1273 bt->prop_seg += (bt->phase_seg1 - 0x20);
1274 bt->phase_seg1 = 0x20;
1277 reg_cbt = FLEXCAN_CBT_BTF |
1278 FIELD_PREP(FLEXCAN_CBT_EPRESDIV_MASK, bt->brp - 1) |
1279 FIELD_PREP(FLEXCAN_CBT_ERJW_MASK, bt->sjw - 1) |
1280 FIELD_PREP(FLEXCAN_CBT_EPROPSEG_MASK, bt->prop_seg - 1) |
1281 FIELD_PREP(FLEXCAN_CBT_EPSEG1_MASK, bt->phase_seg1 - 1) |
1282 FIELD_PREP(FLEXCAN_CBT_EPSEG2_MASK, bt->phase_seg2 - 1);
1284 netdev_dbg(dev, "writing cbt=0x%08x\n", reg_cbt);
1285 priv->write(reg_cbt, ®s->cbt);
1287 if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1288 u32 reg_fdcbt, reg_ctrl2;
1290 if (bt->brp != dbt->brp)
1291 netdev_warn(dev, "Data brp=%d and brp=%d don't match, this may result in a phase error. Consider using different bitrate and/or data bitrate.\n",
1295 /* FDCBT[FPSEG1] is 3 bit long and FDCBT[FPROPSEG] is
1296 * 5 bit long. The can_calc_bittiming tries to divide
1297 * the tseg1 equally between phase_seg1 and prop_seg,
1298 * which may not fit in FDCBT register. Therefore, if
1299 * phase_seg1 is more than possible value, increase
1300 * prop_seg and decrease phase_seg1
1302 if (dbt->phase_seg1 > 0x8) {
1303 dbt->prop_seg += (dbt->phase_seg1 - 0x8);
1304 dbt->phase_seg1 = 0x8;
1307 reg_fdcbt = priv->read(®s->fdcbt);
1308 reg_fdcbt &= ~(FIELD_PREP(FLEXCAN_FDCBT_FPRESDIV_MASK, 0x3ff) |
1309 FIELD_PREP(FLEXCAN_FDCBT_FRJW_MASK, 0x7) |
1310 FIELD_PREP(FLEXCAN_FDCBT_FPROPSEG_MASK, 0x1f) |
1311 FIELD_PREP(FLEXCAN_FDCBT_FPSEG1_MASK, 0x7) |
1312 FIELD_PREP(FLEXCAN_FDCBT_FPSEG2_MASK, 0x7));
1314 reg_fdcbt |= FIELD_PREP(FLEXCAN_FDCBT_FPRESDIV_MASK, dbt->brp - 1) |
1315 FIELD_PREP(FLEXCAN_FDCBT_FRJW_MASK, dbt->sjw - 1) |
1316 FIELD_PREP(FLEXCAN_FDCBT_FPROPSEG_MASK, dbt->prop_seg) |
1317 FIELD_PREP(FLEXCAN_FDCBT_FPSEG1_MASK, dbt->phase_seg1 - 1) |
1318 FIELD_PREP(FLEXCAN_FDCBT_FPSEG2_MASK, dbt->phase_seg2 - 1);
1320 netdev_dbg(dev, "writing fdcbt=0x%08x\n", reg_fdcbt);
1321 priv->write(reg_fdcbt, ®s->fdcbt);
1324 reg_ctrl2 = priv->read(®s->ctrl2);
1325 reg_ctrl2 &= ~FLEXCAN_CTRL2_ISOCANFDEN;
1326 if (!(priv->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO))
1327 reg_ctrl2 |= FLEXCAN_CTRL2_ISOCANFDEN;
1329 netdev_dbg(dev, "writing ctrl2=0x%08x\n", reg_ctrl2);
1330 priv->write(reg_ctrl2, ®s->ctrl2);
1334 reg_fdctrl = priv->read(®s->fdctrl);
1335 reg_fdctrl &= ~(FLEXCAN_FDCTRL_FDRATE |
1336 FIELD_PREP(FLEXCAN_FDCTRL_TDCOFF, 0x1f));
1338 if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1339 reg_fdctrl |= FLEXCAN_FDCTRL_FDRATE;
1341 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
1342 /* TDC must be disabled for Loop Back mode */
1343 reg_fdctrl &= ~FLEXCAN_FDCTRL_TDCEN;
1345 reg_fdctrl |= FLEXCAN_FDCTRL_TDCEN |
1346 FIELD_PREP(FLEXCAN_FDCTRL_TDCOFF,
1347 ((dbt->phase_seg1 - 1) +
1348 dbt->prop_seg + 2) *
1349 ((dbt->brp - 1 ) + 1));
1353 netdev_dbg(dev, "writing fdctrl=0x%08x\n", reg_fdctrl);
1354 priv->write(reg_fdctrl, ®s->fdctrl);
1356 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x ctrl2=0x%08x fdctrl=0x%08x cbt=0x%08x fdcbt=0x%08x\n",
1358 priv->read(®s->mcr), priv->read(®s->ctrl),
1359 priv->read(®s->ctrl2), priv->read(®s->fdctrl),
1360 priv->read(®s->cbt), priv->read(®s->fdcbt));
1363 static void flexcan_set_bittiming(struct net_device *dev)
1365 const struct flexcan_priv *priv = netdev_priv(dev);
1366 struct flexcan_regs __iomem *regs = priv->regs;
1369 reg = priv->read(®s->ctrl);
1370 reg &= ~(FLEXCAN_CTRL_LPB | FLEXCAN_CTRL_SMP |
1373 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
1374 reg |= FLEXCAN_CTRL_LPB;
1375 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
1376 reg |= FLEXCAN_CTRL_LOM;
1377 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
1378 reg |= FLEXCAN_CTRL_SMP;
1380 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
1381 priv->write(reg, ®s->ctrl);
1383 if (priv->can.ctrlmode_supported & CAN_CTRLMODE_FD)
1384 return flexcan_set_bittiming_cbt(dev);
1386 return flexcan_set_bittiming_ctrl(dev);
1389 static void flexcan_ram_init(struct net_device *dev)
1391 struct flexcan_priv *priv = netdev_priv(dev);
1392 struct flexcan_regs __iomem *regs = priv->regs;
1395 /* 11.8.3.13 Detection and correction of memory errors:
1396 * CTRL2[WRMFRZ] grants write access to all memory positions
1397 * that require initialization, ranging from 0x080 to 0xADF
1398 * and from 0xF28 to 0xFFF when the CAN FD feature is enabled.
1399 * The RXMGMASK, RX14MASK, RX15MASK, and RXFGMASK registers
1400 * need to be initialized as well. MCR[RFEN] must not be set
1401 * during memory initialization.
1403 reg_ctrl2 = priv->read(®s->ctrl2);
1404 reg_ctrl2 |= FLEXCAN_CTRL2_WRMFRZ;
1405 priv->write(reg_ctrl2, ®s->ctrl2);
1407 memset_io(®s->init, 0, sizeof(regs->init));
1409 if (priv->can.ctrlmode & CAN_CTRLMODE_FD)
1410 memset_io(®s->init_fd, 0, sizeof(regs->init_fd));
1412 reg_ctrl2 &= ~FLEXCAN_CTRL2_WRMFRZ;
1413 priv->write(reg_ctrl2, ®s->ctrl2);
1416 static int flexcan_rx_offload_setup(struct net_device *dev)
1418 struct flexcan_priv *priv = netdev_priv(dev);
1421 if (priv->can.ctrlmode & CAN_CTRLMODE_FD)
1422 priv->mb_size = sizeof(struct flexcan_mb) + CANFD_MAX_DLEN;
1424 priv->mb_size = sizeof(struct flexcan_mb) + CAN_MAX_DLEN;
1426 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_NR_MB_16)
1427 priv->mb_count = 16;
1429 priv->mb_count = (sizeof(priv->regs->mb[0]) / priv->mb_size) +
1430 (sizeof(priv->regs->mb[1]) / priv->mb_size);
1432 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1433 priv->tx_mb_reserved =
1434 flexcan_get_mb(priv, FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP);
1436 priv->tx_mb_reserved =
1437 flexcan_get_mb(priv, FLEXCAN_TX_MB_RESERVED_OFF_FIFO);
1438 priv->tx_mb_idx = priv->mb_count - 1;
1439 priv->tx_mb = flexcan_get_mb(priv, priv->tx_mb_idx);
1440 priv->tx_mask = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1442 priv->offload.mailbox_read = flexcan_mailbox_read;
1444 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1445 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1446 priv->offload.mb_last = priv->mb_count - 2;
1448 priv->rx_mask = GENMASK_ULL(priv->offload.mb_last,
1449 priv->offload.mb_first);
1450 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1452 priv->rx_mask = FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1453 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1454 err = can_rx_offload_add_fifo(dev, &priv->offload,
1455 FLEXCAN_NAPI_WEIGHT);
1461 static void flexcan_chip_interrupts_enable(const struct net_device *dev)
1463 const struct flexcan_priv *priv = netdev_priv(dev);
1464 struct flexcan_regs __iomem *regs = priv->regs;
1467 disable_irq(dev->irq);
1468 priv->write(priv->reg_ctrl_default, ®s->ctrl);
1469 reg_imask = priv->rx_mask | priv->tx_mask;
1470 priv->write(upper_32_bits(reg_imask), ®s->imask2);
1471 priv->write(lower_32_bits(reg_imask), ®s->imask1);
1472 enable_irq(dev->irq);
1475 static void flexcan_chip_interrupts_disable(const struct net_device *dev)
1477 const struct flexcan_priv *priv = netdev_priv(dev);
1478 struct flexcan_regs __iomem *regs = priv->regs;
1480 priv->write(0, ®s->imask2);
1481 priv->write(0, ®s->imask1);
1482 priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1486 /* flexcan_chip_start
1488 * this functions is entered with clocks enabled
1491 static int flexcan_chip_start(struct net_device *dev)
1493 struct flexcan_priv *priv = netdev_priv(dev);
1494 struct flexcan_regs __iomem *regs = priv->regs;
1495 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
1497 struct flexcan_mb __iomem *mb;
1500 err = flexcan_chip_enable(priv);
1505 err = flexcan_chip_softreset(priv);
1507 goto out_chip_disable;
1509 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SUPPORT_ECC)
1510 flexcan_ram_init(dev);
1512 flexcan_set_bittiming(dev);
1514 /* set freeze, halt */
1515 err = flexcan_chip_freeze(priv);
1517 goto out_chip_disable;
1521 * only supervisor access
1522 * enable warning int
1523 * enable individual RX masking
1525 * set max mailbox number
1527 reg_mcr = priv->read(®s->mcr);
1528 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
1529 reg_mcr |= FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_IRMQ |
1530 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
1535 * - disable for timestamp mode
1536 * - enable for FIFO mode
1538 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1539 reg_mcr &= ~FLEXCAN_MCR_FEN;
1541 reg_mcr |= FLEXCAN_MCR_FEN;
1545 * NOTE: In loopback mode, the CAN_MCR[SRXDIS] cannot be
1546 * asserted because this will impede the self reception
1547 * of a transmitted message. This is not documented in
1548 * earlier versions of flexcan block guide.
1551 * - enable Self Reception for loopback mode
1552 * (by clearing "Self Reception Disable" bit)
1553 * - disable for normal operation
1555 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
1556 reg_mcr &= ~FLEXCAN_MCR_SRX_DIS;
1558 reg_mcr |= FLEXCAN_MCR_SRX_DIS;
1561 if (priv->can.ctrlmode & CAN_CTRLMODE_FD)
1562 reg_mcr |= FLEXCAN_MCR_FDEN;
1564 reg_mcr &= ~FLEXCAN_MCR_FDEN;
1566 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
1567 priv->write(reg_mcr, ®s->mcr);
1571 * disable timer sync feature
1573 * disable auto busoff recovery
1574 * transmit lowest buffer first
1576 * enable tx and rx warning interrupt
1577 * enable bus off interrupt
1578 * (== FLEXCAN_CTRL_ERR_STATE)
1580 reg_ctrl = priv->read(®s->ctrl);
1581 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
1582 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
1583 FLEXCAN_CTRL_ERR_STATE;
1585 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
1586 * on most Flexcan cores, too. Otherwise we don't get
1587 * any error warning or passive interrupts.
1589 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
1590 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
1591 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
1593 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
1595 /* save for later use */
1596 priv->reg_ctrl_default = reg_ctrl;
1597 /* leave interrupts disabled for now */
1598 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
1599 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
1600 priv->write(reg_ctrl, ®s->ctrl);
1602 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
1603 reg_ctrl2 = priv->read(®s->ctrl2);
1604 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
1605 priv->write(reg_ctrl2, ®s->ctrl2);
1608 if (priv->can.ctrlmode_supported & CAN_CTRLMODE_FD) {
1611 reg_fdctrl = priv->read(®s->fdctrl);
1612 reg_fdctrl &= ~(FIELD_PREP(FLEXCAN_FDCTRL_MBDSR1, 0x3) |
1613 FIELD_PREP(FLEXCAN_FDCTRL_MBDSR0, 0x3));
1615 if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1617 FIELD_PREP(FLEXCAN_FDCTRL_MBDSR1,
1618 FLEXCAN_FDCTRL_MBDSR_64) |
1619 FIELD_PREP(FLEXCAN_FDCTRL_MBDSR0,
1620 FLEXCAN_FDCTRL_MBDSR_64);
1623 FIELD_PREP(FLEXCAN_FDCTRL_MBDSR1,
1624 FLEXCAN_FDCTRL_MBDSR_8) |
1625 FIELD_PREP(FLEXCAN_FDCTRL_MBDSR0,
1626 FLEXCAN_FDCTRL_MBDSR_8);
1629 netdev_dbg(dev, "%s: writing fdctrl=0x%08x",
1630 __func__, reg_fdctrl);
1631 priv->write(reg_fdctrl, ®s->fdctrl);
1634 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1635 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++) {
1636 mb = flexcan_get_mb(priv, i);
1637 priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
1641 /* clear and invalidate unused mailboxes first */
1642 for (i = FLEXCAN_TX_MB_RESERVED_OFF_FIFO; i < priv->mb_count; i++) {
1643 mb = flexcan_get_mb(priv, i);
1644 priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
1649 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
1650 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1651 &priv->tx_mb_reserved->can_ctrl);
1653 /* mark TX mailbox as INACTIVE */
1654 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1655 &priv->tx_mb->can_ctrl);
1657 /* acceptance mask/acceptance code (accept everything) */
1658 priv->write(0x0, ®s->rxgmask);
1659 priv->write(0x0, ®s->rx14mask);
1660 priv->write(0x0, ®s->rx15mask);
1662 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
1663 priv->write(0x0, ®s->rxfgmask);
1665 /* clear acceptance filters */
1666 for (i = 0; i < priv->mb_count; i++)
1667 priv->write(0, ®s->rximr[i]);
1669 /* On Vybrid, disable non-correctable errors interrupt and
1670 * freeze mode. It still can correct the correctable errors
1671 * when HW supports ECC.
1673 * This also works around errata e5295 which generates false
1674 * positive memory errors and put the device in freeze mode.
1676 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
1677 /* Follow the protocol as described in "Detection
1678 * and Correction of Memory Errors" to write to
1679 * MECR register (step 1 - 5)
1681 * 1. By default, CTRL2[ECRWRE] = 0, MECR[ECRWRDIS] = 1
1682 * 2. set CTRL2[ECRWRE]
1684 reg_ctrl2 = priv->read(®s->ctrl2);
1685 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
1686 priv->write(reg_ctrl2, ®s->ctrl2);
1688 /* 3. clear MECR[ECRWRDIS] */
1689 reg_mecr = priv->read(®s->mecr);
1690 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
1691 priv->write(reg_mecr, ®s->mecr);
1693 /* 4. all writes to MECR must keep MECR[ECRWRDIS] cleared */
1694 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
1695 FLEXCAN_MECR_FANCEI_MSK);
1696 priv->write(reg_mecr, ®s->mecr);
1698 /* 5. after configuration done, lock MECR by either
1699 * setting MECR[ECRWRDIS] or clearing CTRL2[ECRWRE]
1701 reg_mecr |= FLEXCAN_MECR_ECRWRDIS;
1702 priv->write(reg_mecr, ®s->mecr);
1704 reg_ctrl2 &= ~FLEXCAN_CTRL2_ECRWRE;
1705 priv->write(reg_ctrl2, ®s->ctrl2);
1708 /* synchronize with the can bus */
1709 err = flexcan_chip_unfreeze(priv);
1711 goto out_chip_disable;
1713 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1715 /* print chip status */
1716 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
1717 priv->read(®s->mcr), priv->read(®s->ctrl));
1722 flexcan_chip_disable(priv);
1726 /* __flexcan_chip_stop
1728 * this function is entered with clocks enabled
1730 static int __flexcan_chip_stop(struct net_device *dev, bool disable_on_error)
1732 struct flexcan_priv *priv = netdev_priv(dev);
1735 /* freeze + disable module */
1736 err = flexcan_chip_freeze(priv);
1737 if (err && !disable_on_error)
1739 err = flexcan_chip_disable(priv);
1740 if (err && !disable_on_error)
1741 goto out_chip_unfreeze;
1743 priv->can.state = CAN_STATE_STOPPED;
1748 flexcan_chip_unfreeze(priv);
1753 static inline int flexcan_chip_stop_disable_on_error(struct net_device *dev)
1755 return __flexcan_chip_stop(dev, true);
1758 static inline int flexcan_chip_stop(struct net_device *dev)
1760 return __flexcan_chip_stop(dev, false);
1763 static int flexcan_open(struct net_device *dev)
1765 struct flexcan_priv *priv = netdev_priv(dev);
1768 if ((priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) &&
1769 (priv->can.ctrlmode & CAN_CTRLMODE_FD)) {
1770 netdev_err(dev, "Three Samples mode and CAN-FD mode can't be used together\n");
1774 err = pm_runtime_get_sync(priv->dev);
1776 pm_runtime_put_noidle(priv->dev);
1780 err = open_candev(dev);
1782 goto out_runtime_put;
1784 err = flexcan_transceiver_enable(priv);
1788 err = flexcan_rx_offload_setup(dev);
1790 goto out_transceiver_disable;
1792 err = flexcan_chip_start(dev);
1794 goto out_can_rx_offload_del;
1796 can_rx_offload_enable(&priv->offload);
1798 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1800 goto out_can_rx_offload_disable;
1802 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_NR_IRQ_3) {
1803 err = request_irq(priv->irq_boff,
1804 flexcan_irq, IRQF_SHARED, dev->name, dev);
1808 err = request_irq(priv->irq_err,
1809 flexcan_irq, IRQF_SHARED, dev->name, dev);
1811 goto out_free_irq_boff;
1814 flexcan_chip_interrupts_enable(dev);
1816 can_led_event(dev, CAN_LED_EVENT_OPEN);
1818 netif_start_queue(dev);
1823 free_irq(priv->irq_boff, dev);
1825 free_irq(dev->irq, dev);
1826 out_can_rx_offload_disable:
1827 can_rx_offload_disable(&priv->offload);
1828 flexcan_chip_stop(dev);
1829 out_can_rx_offload_del:
1830 can_rx_offload_del(&priv->offload);
1831 out_transceiver_disable:
1832 flexcan_transceiver_disable(priv);
1836 pm_runtime_put(priv->dev);
1841 static int flexcan_close(struct net_device *dev)
1843 struct flexcan_priv *priv = netdev_priv(dev);
1845 netif_stop_queue(dev);
1846 flexcan_chip_interrupts_disable(dev);
1848 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_NR_IRQ_3) {
1849 free_irq(priv->irq_err, dev);
1850 free_irq(priv->irq_boff, dev);
1853 free_irq(dev->irq, dev);
1854 can_rx_offload_disable(&priv->offload);
1855 flexcan_chip_stop_disable_on_error(dev);
1857 can_rx_offload_del(&priv->offload);
1858 flexcan_transceiver_disable(priv);
1861 pm_runtime_put(priv->dev);
1863 can_led_event(dev, CAN_LED_EVENT_STOP);
1868 static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1873 case CAN_MODE_START:
1874 err = flexcan_chip_start(dev);
1878 flexcan_chip_interrupts_enable(dev);
1880 netif_wake_queue(dev);
1890 static const struct net_device_ops flexcan_netdev_ops = {
1891 .ndo_open = flexcan_open,
1892 .ndo_stop = flexcan_close,
1893 .ndo_start_xmit = flexcan_start_xmit,
1894 .ndo_change_mtu = can_change_mtu,
1897 static int register_flexcandev(struct net_device *dev)
1899 struct flexcan_priv *priv = netdev_priv(dev);
1900 struct flexcan_regs __iomem *regs = priv->regs;
1903 err = flexcan_clks_enable(priv);
1907 /* select "bus clock", chip must be disabled */
1908 err = flexcan_chip_disable(priv);
1910 goto out_clks_disable;
1912 reg = priv->read(®s->ctrl);
1914 reg |= FLEXCAN_CTRL_CLK_SRC;
1916 reg &= ~FLEXCAN_CTRL_CLK_SRC;
1917 priv->write(reg, ®s->ctrl);
1919 err = flexcan_chip_enable(priv);
1921 goto out_chip_disable;
1923 /* set freeze, halt */
1924 err = flexcan_chip_freeze(priv);
1926 goto out_chip_disable;
1928 /* activate FIFO, restrict register access */
1929 reg = priv->read(®s->mcr);
1930 reg |= FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
1931 priv->write(reg, ®s->mcr);
1933 /* Currently we only support newer versions of this core
1934 * featuring a RX hardware FIFO (although this driver doesn't
1935 * make use of it on some cores). Older cores, found on some
1936 * Coldfire derivates are not tested.
1938 reg = priv->read(®s->mcr);
1939 if (!(reg & FLEXCAN_MCR_FEN)) {
1940 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
1942 goto out_chip_disable;
1945 err = register_candev(dev);
1947 goto out_chip_disable;
1949 /* Disable core and let pm_runtime_put() disable the clocks.
1950 * If CONFIG_PM is not enabled, the clocks will stay powered.
1952 flexcan_chip_disable(priv);
1953 pm_runtime_put(priv->dev);
1958 flexcan_chip_disable(priv);
1960 flexcan_clks_disable(priv);
1964 static void unregister_flexcandev(struct net_device *dev)
1966 unregister_candev(dev);
1969 static int flexcan_setup_stop_mode_gpr(struct platform_device *pdev)
1971 struct net_device *dev = platform_get_drvdata(pdev);
1972 struct device_node *np = pdev->dev.of_node;
1973 struct device_node *gpr_np;
1974 struct flexcan_priv *priv;
1982 /* stop mode property format is:
1983 * <&gpr req_gpr req_bit>.
1985 ret = of_property_read_u32_array(np, "fsl,stop-mode", out_val,
1986 ARRAY_SIZE(out_val));
1988 dev_dbg(&pdev->dev, "no stop-mode property\n");
1993 gpr_np = of_find_node_by_phandle(phandle);
1995 dev_dbg(&pdev->dev, "could not find gpr node by phandle\n");
1999 priv = netdev_priv(dev);
2000 priv->stm.gpr = syscon_node_to_regmap(gpr_np);
2001 if (IS_ERR(priv->stm.gpr)) {
2002 dev_dbg(&pdev->dev, "could not find gpr regmap\n");
2003 ret = PTR_ERR(priv->stm.gpr);
2007 priv->stm.req_gpr = out_val[1];
2008 priv->stm.req_bit = out_val[2];
2011 "gpr %s req_gpr=0x02%x req_bit=%u\n",
2012 gpr_np->full_name, priv->stm.req_gpr, priv->stm.req_bit);
2017 of_node_put(gpr_np);
2021 static int flexcan_setup_stop_mode_scfw(struct platform_device *pdev)
2023 struct net_device *dev = platform_get_drvdata(pdev);
2024 struct flexcan_priv *priv;
2028 ret = of_property_read_u8(pdev->dev.of_node, "fsl,scu-index", &scu_idx);
2030 dev_dbg(&pdev->dev, "failed to get scu index\n");
2034 priv = netdev_priv(dev);
2035 priv->scu_idx = scu_idx;
2037 /* this function could be deferred probe, return -EPROBE_DEFER */
2038 return imx_scu_get_handle(&priv->sc_ipc_handle);
2041 /* flexcan_setup_stop_mode - Setup stop mode for wakeup
2043 * Return: = 0 setup stop mode successfully or doesn't support this feature
2044 * < 0 fail to setup stop mode (could be deferred probe)
2046 static int flexcan_setup_stop_mode(struct platform_device *pdev)
2048 struct net_device *dev = platform_get_drvdata(pdev);
2049 struct flexcan_priv *priv;
2052 priv = netdev_priv(dev);
2054 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SETUP_STOP_MODE_SCFW)
2055 ret = flexcan_setup_stop_mode_scfw(pdev);
2056 else if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SETUP_STOP_MODE_GPR)
2057 ret = flexcan_setup_stop_mode_gpr(pdev);
2059 /* return 0 directly if doesn't support stop mode feature */
2065 device_set_wakeup_capable(&pdev->dev, true);
2067 if (of_property_read_bool(pdev->dev.of_node, "wakeup-source"))
2068 device_set_wakeup_enable(&pdev->dev, true);
2073 static const struct of_device_id flexcan_of_match[] = {
2074 { .compatible = "fsl,imx8qm-flexcan", .data = &fsl_imx8qm_devtype_data, },
2075 { .compatible = "fsl,imx8mp-flexcan", .data = &fsl_imx8mp_devtype_data, },
2076 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
2077 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
2078 { .compatible = "fsl,imx53-flexcan", .data = &fsl_imx25_devtype_data, },
2079 { .compatible = "fsl,imx35-flexcan", .data = &fsl_imx25_devtype_data, },
2080 { .compatible = "fsl,imx25-flexcan", .data = &fsl_imx25_devtype_data, },
2081 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
2082 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
2083 { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
2084 { .compatible = "fsl,lx2160ar1-flexcan", .data = &fsl_lx2160a_r1_devtype_data, },
2087 MODULE_DEVICE_TABLE(of, flexcan_of_match);
2089 static const struct platform_device_id flexcan_id_table[] = {
2091 .name = "flexcan-mcf5441x",
2092 .driver_data = (kernel_ulong_t)&fsl_mcf5441x_devtype_data,
2097 MODULE_DEVICE_TABLE(platform, flexcan_id_table);
2099 static int flexcan_probe(struct platform_device *pdev)
2101 const struct of_device_id *of_id;
2102 const struct flexcan_devtype_data *devtype_data;
2103 struct net_device *dev;
2104 struct flexcan_priv *priv;
2105 struct regulator *reg_xceiver;
2106 struct clk *clk_ipg = NULL, *clk_per = NULL;
2107 struct flexcan_regs __iomem *regs;
2108 struct flexcan_platform_data *pdata;
2113 reg_xceiver = devm_regulator_get_optional(&pdev->dev, "xceiver");
2114 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
2115 return -EPROBE_DEFER;
2116 else if (PTR_ERR(reg_xceiver) == -ENODEV)
2118 else if (IS_ERR(reg_xceiver))
2119 return PTR_ERR(reg_xceiver);
2121 if (pdev->dev.of_node) {
2122 of_property_read_u32(pdev->dev.of_node,
2123 "clock-frequency", &clock_freq);
2124 of_property_read_u8(pdev->dev.of_node,
2125 "fsl,clk-source", &clk_src);
2127 pdata = dev_get_platdata(&pdev->dev);
2129 clock_freq = pdata->clock_frequency;
2130 clk_src = pdata->clk_src;
2135 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2136 if (IS_ERR(clk_ipg)) {
2137 dev_err(&pdev->dev, "no ipg clock defined\n");
2138 return PTR_ERR(clk_ipg);
2141 clk_per = devm_clk_get(&pdev->dev, "per");
2142 if (IS_ERR(clk_per)) {
2143 dev_err(&pdev->dev, "no per clock defined\n");
2144 return PTR_ERR(clk_per);
2146 clock_freq = clk_get_rate(clk_per);
2149 irq = platform_get_irq(pdev, 0);
2153 regs = devm_platform_ioremap_resource(pdev, 0);
2155 return PTR_ERR(regs);
2157 of_id = of_match_device(flexcan_of_match, &pdev->dev);
2159 devtype_data = of_id->data;
2160 else if (platform_get_device_id(pdev)->driver_data)
2161 devtype_data = (struct flexcan_devtype_data *)
2162 platform_get_device_id(pdev)->driver_data;
2166 if ((devtype_data->quirks & FLEXCAN_QUIRK_SUPPORT_FD) &&
2167 !(devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)) {
2168 dev_err(&pdev->dev, "CAN-FD mode doesn't work with FIFO mode!\n");
2172 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
2176 platform_set_drvdata(pdev, dev);
2177 SET_NETDEV_DEV(dev, &pdev->dev);
2179 dev->netdev_ops = &flexcan_netdev_ops;
2181 dev->flags |= IFF_ECHO;
2183 priv = netdev_priv(dev);
2185 if (of_property_read_bool(pdev->dev.of_node, "big-endian") ||
2186 devtype_data->quirks & FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN) {
2187 priv->read = flexcan_read_be;
2188 priv->write = flexcan_write_be;
2190 priv->read = flexcan_read_le;
2191 priv->write = flexcan_write_le;
2194 priv->dev = &pdev->dev;
2195 priv->can.clock.freq = clock_freq;
2196 priv->can.do_set_mode = flexcan_set_mode;
2197 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
2198 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
2199 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
2200 CAN_CTRLMODE_BERR_REPORTING;
2202 priv->clk_ipg = clk_ipg;
2203 priv->clk_per = clk_per;
2204 priv->clk_src = clk_src;
2205 priv->devtype_data = devtype_data;
2206 priv->reg_xceiver = reg_xceiver;
2208 if (devtype_data->quirks & FLEXCAN_QUIRK_NR_IRQ_3) {
2209 priv->irq_boff = platform_get_irq(pdev, 1);
2210 if (priv->irq_boff <= 0) {
2212 goto failed_platform_get_irq;
2214 priv->irq_err = platform_get_irq(pdev, 2);
2215 if (priv->irq_err <= 0) {
2217 goto failed_platform_get_irq;
2221 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SUPPORT_FD) {
2222 priv->can.ctrlmode_supported |= CAN_CTRLMODE_FD |
2223 CAN_CTRLMODE_FD_NON_ISO;
2224 priv->can.bittiming_const = &flexcan_fd_bittiming_const;
2225 priv->can.data_bittiming_const =
2226 &flexcan_fd_data_bittiming_const;
2228 priv->can.bittiming_const = &flexcan_bittiming_const;
2231 pm_runtime_get_noresume(&pdev->dev);
2232 pm_runtime_set_active(&pdev->dev);
2233 pm_runtime_enable(&pdev->dev);
2235 err = register_flexcandev(dev);
2237 dev_err(&pdev->dev, "registering netdev failed\n");
2238 goto failed_register;
2241 err = flexcan_setup_stop_mode(pdev);
2243 if (err != -EPROBE_DEFER)
2244 dev_err(&pdev->dev, "setup stop mode failed\n");
2245 goto failed_setup_stop_mode;
2248 of_can_transceiver(dev);
2249 devm_can_led_init(dev);
2253 failed_setup_stop_mode:
2254 unregister_flexcandev(dev);
2256 pm_runtime_put_noidle(&pdev->dev);
2257 pm_runtime_disable(&pdev->dev);
2258 failed_platform_get_irq:
2263 static int flexcan_remove(struct platform_device *pdev)
2265 struct net_device *dev = platform_get_drvdata(pdev);
2267 device_set_wakeup_enable(&pdev->dev, false);
2268 device_set_wakeup_capable(&pdev->dev, false);
2269 unregister_flexcandev(dev);
2270 pm_runtime_disable(&pdev->dev);
2276 static int __maybe_unused flexcan_suspend(struct device *device)
2278 struct net_device *dev = dev_get_drvdata(device);
2279 struct flexcan_priv *priv = netdev_priv(dev);
2282 if (netif_running(dev)) {
2283 /* if wakeup is enabled, enter stop mode
2284 * else enter disabled mode.
2286 if (device_may_wakeup(device)) {
2287 enable_irq_wake(dev->irq);
2288 err = flexcan_enter_stop_mode(priv);
2292 err = flexcan_chip_stop(dev);
2296 flexcan_chip_interrupts_disable(dev);
2298 err = pinctrl_pm_select_sleep_state(device);
2302 netif_stop_queue(dev);
2303 netif_device_detach(dev);
2305 priv->can.state = CAN_STATE_SLEEPING;
2310 static int __maybe_unused flexcan_resume(struct device *device)
2312 struct net_device *dev = dev_get_drvdata(device);
2313 struct flexcan_priv *priv = netdev_priv(dev);
2316 priv->can.state = CAN_STATE_ERROR_ACTIVE;
2317 if (netif_running(dev)) {
2318 netif_device_attach(dev);
2319 netif_start_queue(dev);
2320 if (device_may_wakeup(device)) {
2321 disable_irq_wake(dev->irq);
2322 err = flexcan_exit_stop_mode(priv);
2326 err = pinctrl_pm_select_default_state(device);
2330 err = flexcan_chip_start(dev);
2334 flexcan_chip_interrupts_enable(dev);
2341 static int __maybe_unused flexcan_runtime_suspend(struct device *device)
2343 struct net_device *dev = dev_get_drvdata(device);
2344 struct flexcan_priv *priv = netdev_priv(dev);
2346 flexcan_clks_disable(priv);
2351 static int __maybe_unused flexcan_runtime_resume(struct device *device)
2353 struct net_device *dev = dev_get_drvdata(device);
2354 struct flexcan_priv *priv = netdev_priv(dev);
2356 return flexcan_clks_enable(priv);
2359 static int __maybe_unused flexcan_noirq_suspend(struct device *device)
2361 struct net_device *dev = dev_get_drvdata(device);
2362 struct flexcan_priv *priv = netdev_priv(dev);
2364 if (netif_running(dev)) {
2367 if (device_may_wakeup(device))
2368 flexcan_enable_wakeup_irq(priv, true);
2370 err = pm_runtime_force_suspend(device);
2378 static int __maybe_unused flexcan_noirq_resume(struct device *device)
2380 struct net_device *dev = dev_get_drvdata(device);
2381 struct flexcan_priv *priv = netdev_priv(dev);
2383 if (netif_running(dev)) {
2386 err = pm_runtime_force_resume(device);
2390 if (device_may_wakeup(device))
2391 flexcan_enable_wakeup_irq(priv, false);
2397 static const struct dev_pm_ops flexcan_pm_ops = {
2398 SET_SYSTEM_SLEEP_PM_OPS(flexcan_suspend, flexcan_resume)
2399 SET_RUNTIME_PM_OPS(flexcan_runtime_suspend, flexcan_runtime_resume, NULL)
2400 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(flexcan_noirq_suspend, flexcan_noirq_resume)
2403 static struct platform_driver flexcan_driver = {
2406 .pm = &flexcan_pm_ops,
2407 .of_match_table = flexcan_of_match,
2409 .probe = flexcan_probe,
2410 .remove = flexcan_remove,
2411 .id_table = flexcan_id_table,
2414 module_platform_driver(flexcan_driver);
2418 MODULE_LICENSE("GPL v2");
2419 MODULE_DESCRIPTION("CAN port driver for flexcan based chip");