1 // SPDX-License-Identifier: GPL-2.0-only
2 /* linux/drivers/mmc/host/sdhci-s3c.c
4 * Copyright 2008 Openmoko Inc.
5 * Copyright 2008 Simtec Electronics
7 * http://armlinux.simtec.co.uk/
9 * SDHCI (HSMMC) support for Samsung SoC
12 #include <linux/spinlock.h>
13 #include <linux/delay.h>
14 #include <linux/dma-mapping.h>
15 #include <linux/platform_device.h>
16 #include <linux/platform_data/mmc-sdhci-s3c.h>
17 #include <linux/slab.h>
18 #include <linux/clk.h>
20 #include <linux/gpio.h>
21 #include <linux/module.h>
23 #include <linux/of_device.h>
24 #include <linux/of_gpio.h>
26 #include <linux/pm_runtime.h>
28 #include <linux/mmc/host.h>
32 #define MAX_BUS_CLK (4)
34 #define S3C_SDHCI_CONTROL2 (0x80)
35 #define S3C_SDHCI_CONTROL3 (0x84)
36 #define S3C64XX_SDHCI_CONTROL4 (0x8C)
38 #define S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR BIT(31)
39 #define S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK BIT(30)
40 #define S3C_SDHCI_CTRL2_CDINVRXD3 BIT(29)
41 #define S3C_SDHCI_CTRL2_SLCARDOUT BIT(28)
43 #define S3C_SDHCI_CTRL2_FLTCLKSEL_MASK (0xf << 24)
44 #define S3C_SDHCI_CTRL2_FLTCLKSEL_SHIFT (24)
45 #define S3C_SDHCI_CTRL2_FLTCLKSEL(_x) ((_x) << 24)
47 #define S3C_SDHCI_CTRL2_LVLDAT_MASK (0xff << 16)
48 #define S3C_SDHCI_CTRL2_LVLDAT_SHIFT (16)
49 #define S3C_SDHCI_CTRL2_LVLDAT(_x) ((_x) << 16)
51 #define S3C_SDHCI_CTRL2_ENFBCLKTX BIT(15)
52 #define S3C_SDHCI_CTRL2_ENFBCLKRX BIT(14)
53 #define S3C_SDHCI_CTRL2_SDCDSEL BIT(13)
54 #define S3C_SDHCI_CTRL2_SDSIGPC BIT(12)
55 #define S3C_SDHCI_CTRL2_ENBUSYCHKTXSTART BIT(11)
57 #define S3C_SDHCI_CTRL2_DFCNT_MASK (0x3 << 9)
58 #define S3C_SDHCI_CTRL2_DFCNT_SHIFT (9)
59 #define S3C_SDHCI_CTRL2_DFCNT_NONE (0x0 << 9)
60 #define S3C_SDHCI_CTRL2_DFCNT_4SDCLK (0x1 << 9)
61 #define S3C_SDHCI_CTRL2_DFCNT_16SDCLK (0x2 << 9)
62 #define S3C_SDHCI_CTRL2_DFCNT_64SDCLK (0x3 << 9)
64 #define S3C_SDHCI_CTRL2_ENCLKOUTHOLD BIT(8)
65 #define S3C_SDHCI_CTRL2_RWAITMODE BIT(7)
66 #define S3C_SDHCI_CTRL2_DISBUFRD BIT(6)
68 #define S3C_SDHCI_CTRL2_SELBASECLK_MASK (0x3 << 4)
69 #define S3C_SDHCI_CTRL2_SELBASECLK_SHIFT (4)
70 #define S3C_SDHCI_CTRL2_PWRSYNC BIT(3)
71 #define S3C_SDHCI_CTRL2_ENCLKOUTMSKCON BIT(1)
72 #define S3C_SDHCI_CTRL2_HWINITFIN BIT(0)
74 #define S3C_SDHCI_CTRL3_FCSEL3 BIT(31)
75 #define S3C_SDHCI_CTRL3_FCSEL2 BIT(23)
76 #define S3C_SDHCI_CTRL3_FCSEL1 BIT(15)
77 #define S3C_SDHCI_CTRL3_FCSEL0 BIT(7)
79 #define S3C_SDHCI_CTRL3_FIA3_MASK (0x7f << 24)
80 #define S3C_SDHCI_CTRL3_FIA3_SHIFT (24)
81 #define S3C_SDHCI_CTRL3_FIA3(_x) ((_x) << 24)
83 #define S3C_SDHCI_CTRL3_FIA2_MASK (0x7f << 16)
84 #define S3C_SDHCI_CTRL3_FIA2_SHIFT (16)
85 #define S3C_SDHCI_CTRL3_FIA2(_x) ((_x) << 16)
87 #define S3C_SDHCI_CTRL3_FIA1_MASK (0x7f << 8)
88 #define S3C_SDHCI_CTRL3_FIA1_SHIFT (8)
89 #define S3C_SDHCI_CTRL3_FIA1(_x) ((_x) << 8)
91 #define S3C_SDHCI_CTRL3_FIA0_MASK (0x7f << 0)
92 #define S3C_SDHCI_CTRL3_FIA0_SHIFT (0)
93 #define S3C_SDHCI_CTRL3_FIA0(_x) ((_x) << 0)
95 #define S3C64XX_SDHCI_CONTROL4_DRIVE_MASK (0x3 << 16)
96 #define S3C64XX_SDHCI_CONTROL4_DRIVE_SHIFT (16)
97 #define S3C64XX_SDHCI_CONTROL4_DRIVE_2mA (0x0 << 16)
98 #define S3C64XX_SDHCI_CONTROL4_DRIVE_4mA (0x1 << 16)
99 #define S3C64XX_SDHCI_CONTROL4_DRIVE_7mA (0x2 << 16)
100 #define S3C64XX_SDHCI_CONTROL4_DRIVE_9mA (0x3 << 16)
102 #define S3C64XX_SDHCI_CONTROL4_BUSY (1)
105 * struct sdhci_s3c - S3C SDHCI instance
106 * @host: The SDHCI host created
107 * @pdev: The platform device we where created from.
108 * @ioarea: The resource created when we claimed the IO area.
109 * @pdata: The platform data for this controller.
110 * @cur_clk: The index of the current bus clock.
111 * @ext_cd_irq: External card detect interrupt.
112 * @clk_io: The clock for the internal bus interface.
113 * @clk_rates: Clock frequencies.
114 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
115 * @no_divider: No or non-standard internal clock divider.
118 struct sdhci_host *host;
119 struct platform_device *pdev;
120 struct resource *ioarea;
121 struct s3c_sdhci_platdata *pdata;
126 struct clk *clk_bus[MAX_BUS_CLK];
127 unsigned long clk_rates[MAX_BUS_CLK];
133 * struct sdhci_s3c_drv_data - S3C SDHCI platform specific driver data
134 * @sdhci_quirks: sdhci host specific quirks.
135 * @no_divider: no or non-standard internal clock divider.
137 * Specifies platform specific configuration of sdhci controller.
138 * Note: A structure for driver specific platform data is used for future
139 * expansion of its usage.
141 struct sdhci_s3c_drv_data {
142 unsigned int sdhci_quirks;
146 static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
148 return sdhci_priv(host);
152 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
153 * @host: The SDHCI host instance.
155 * Callback to return the maximum clock rate acheivable by the controller.
157 static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
159 struct sdhci_s3c *ourhost = to_s3c(host);
160 unsigned long rate, max = 0;
163 for (src = 0; src < MAX_BUS_CLK; src++) {
164 rate = ourhost->clk_rates[src];
173 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
174 * @ourhost: Our SDHCI instance.
175 * @src: The source clock index.
176 * @wanted: The clock frequency wanted.
178 static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
183 struct clk *clksrc = ourhost->clk_bus[src];
190 * If controller uses a non-standard clock division, find the best clock
191 * speed possible with selected clock source and skip the division.
193 if (ourhost->no_divider) {
194 rate = clk_round_rate(clksrc, wanted);
195 return wanted - rate;
198 rate = ourhost->clk_rates[src];
200 for (shift = 0; shift <= 8; ++shift) {
201 if ((rate >> shift) <= wanted)
206 dev_dbg(&ourhost->pdev->dev,
207 "clk %d: rate %ld, min rate %lu > wanted %u\n",
208 src, rate, rate / 256, wanted);
212 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
213 src, rate, wanted, rate >> shift);
215 return wanted - (rate >> shift);
219 * sdhci_s3c_set_clock - callback on clock change
220 * @host: The SDHCI host being changed
221 * @clock: The clock rate being requested.
223 * When the card's clock is going to be changed, look at the new frequency
224 * and find the best clock source to go with it.
226 static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
228 struct sdhci_s3c *ourhost = to_s3c(host);
229 unsigned int best = UINT_MAX;
235 host->mmc->actual_clock = 0;
237 /* don't bother if the clock is going off. */
239 sdhci_set_clock(host, clock);
243 for (src = 0; src < MAX_BUS_CLK; src++) {
244 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
251 dev_dbg(&ourhost->pdev->dev,
252 "selected source %d, clock %d, delta %d\n",
253 best_src, clock, best);
255 /* select the new clock source */
256 if (ourhost->cur_clk != best_src) {
257 struct clk *clk = ourhost->clk_bus[best_src];
259 clk_prepare_enable(clk);
260 if (ourhost->cur_clk >= 0)
261 clk_disable_unprepare(
262 ourhost->clk_bus[ourhost->cur_clk]);
264 ourhost->cur_clk = best_src;
265 host->max_clk = ourhost->clk_rates[best_src];
268 /* turn clock off to card before changing clock source */
269 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
271 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
272 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
273 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
274 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
276 /* reprogram default hardware configuration */
277 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
278 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
280 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
281 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
282 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
283 S3C_SDHCI_CTRL2_ENFBCLKRX |
284 S3C_SDHCI_CTRL2_DFCNT_NONE |
285 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
286 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
288 /* reconfigure the controller for new clock rate */
289 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
290 if (clock < 25 * 1000000)
291 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
292 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
294 sdhci_set_clock(host, clock);
298 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
299 * @host: The SDHCI host being queried
301 * To init mmc host properly a minimal clock value is needed. For high system
302 * bus clock's values the standard formula gives values out of allowed range.
303 * The clock still can be set to lower values, if clock source other then
304 * system bus is selected.
306 static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
308 struct sdhci_s3c *ourhost = to_s3c(host);
309 unsigned long rate, min = ULONG_MAX;
312 for (src = 0; src < MAX_BUS_CLK; src++) {
313 rate = ourhost->clk_rates[src] / 256;
323 /* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
324 static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
326 struct sdhci_s3c *ourhost = to_s3c(host);
327 unsigned long rate, max = 0;
330 for (src = 0; src < MAX_BUS_CLK; src++) {
333 clk = ourhost->clk_bus[src];
337 rate = clk_round_rate(clk, ULONG_MAX);
345 /* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
346 static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
348 struct sdhci_s3c *ourhost = to_s3c(host);
349 unsigned long rate, min = ULONG_MAX;
352 for (src = 0; src < MAX_BUS_CLK; src++) {
355 clk = ourhost->clk_bus[src];
359 rate = clk_round_rate(clk, 0);
367 /* sdhci_cmu_set_clock - callback on clock change.*/
368 static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
370 struct sdhci_s3c *ourhost = to_s3c(host);
371 struct device *dev = &ourhost->pdev->dev;
372 unsigned long timeout;
376 host->mmc->actual_clock = 0;
378 /* If the clock is going off, set to 0 at clock control register */
380 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
384 sdhci_s3c_set_clock(host, clock);
386 /* Reset SD Clock Enable */
387 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
388 clk &= ~SDHCI_CLOCK_CARD_EN;
389 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
391 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
393 dev_err(dev, "%s: failed to set clock rate %uHz\n",
394 mmc_hostname(host->mmc), clock);
398 clk = SDHCI_CLOCK_INT_EN;
399 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
403 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
404 & SDHCI_CLOCK_INT_STABLE)) {
406 dev_err(dev, "%s: Internal clock never stabilised.\n",
407 mmc_hostname(host->mmc));
414 clk |= SDHCI_CLOCK_CARD_EN;
415 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
418 static struct sdhci_ops sdhci_s3c_ops = {
419 .get_max_clock = sdhci_s3c_get_max_clk,
420 .set_clock = sdhci_s3c_set_clock,
421 .get_min_clock = sdhci_s3c_get_min_clock,
422 .set_bus_width = sdhci_set_bus_width,
423 .reset = sdhci_reset,
424 .set_uhs_signaling = sdhci_set_uhs_signaling,
428 static int sdhci_s3c_parse_dt(struct device *dev,
429 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
431 struct device_node *node = dev->of_node;
434 /* if the bus-width property is not specified, assume width as 1 */
435 if (of_property_read_u32(node, "bus-width", &max_width))
437 pdata->max_width = max_width;
439 /* get the card detection method */
440 if (of_get_property(node, "broken-cd", NULL)) {
441 pdata->cd_type = S3C_SDHCI_CD_NONE;
445 if (of_get_property(node, "non-removable", NULL)) {
446 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
450 if (of_get_named_gpio(node, "cd-gpios", 0))
453 /* assuming internal card detect that will be configured by pinctrl */
454 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
458 static int sdhci_s3c_parse_dt(struct device *dev,
459 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
465 static inline const struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
466 struct platform_device *pdev)
469 if (pdev->dev.of_node)
470 return of_device_get_match_data(&pdev->dev);
472 return (const struct sdhci_s3c_drv_data *)
473 platform_get_device_id(pdev)->driver_data;
476 static int sdhci_s3c_probe(struct platform_device *pdev)
478 struct s3c_sdhci_platdata *pdata;
479 const struct sdhci_s3c_drv_data *drv_data;
480 struct device *dev = &pdev->dev;
481 struct sdhci_host *host;
482 struct sdhci_s3c *sc;
483 int ret, irq, ptr, clks;
485 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
486 dev_err(dev, "no device data specified\n");
490 irq = platform_get_irq(pdev, 0);
494 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
496 dev_err(dev, "sdhci_alloc_host() failed\n");
497 return PTR_ERR(host);
499 sc = sdhci_priv(host);
501 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
504 goto err_pdata_io_clk;
507 if (pdev->dev.of_node) {
508 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
510 goto err_pdata_io_clk;
512 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
515 drv_data = sdhci_s3c_get_driver_data(pdev);
522 platform_set_drvdata(pdev, host);
524 sc->clk_io = devm_clk_get(dev, "hsmmc");
525 if (IS_ERR(sc->clk_io)) {
526 dev_err(dev, "failed to get io clock\n");
527 ret = PTR_ERR(sc->clk_io);
528 goto err_pdata_io_clk;
531 /* enable the local io clock and keep it running for the moment. */
532 clk_prepare_enable(sc->clk_io);
534 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
537 snprintf(name, 14, "mmc_busclk.%d", ptr);
538 sc->clk_bus[ptr] = devm_clk_get(dev, name);
539 if (IS_ERR(sc->clk_bus[ptr]))
543 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
545 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
546 ptr, name, sc->clk_rates[ptr]);
550 dev_err(dev, "failed to find any bus clocks\n");
555 host->ioaddr = devm_platform_ioremap_resource(pdev, 0);
556 if (IS_ERR(host->ioaddr)) {
557 ret = PTR_ERR(host->ioaddr);
561 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
563 pdata->cfg_gpio(pdev, pdata->max_width);
565 host->hw_name = "samsung-hsmmc";
566 host->ops = &sdhci_s3c_ops;
571 /* Setup quirks for the controller */
572 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
573 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
575 host->quirks |= drv_data->sdhci_quirks;
576 sc->no_divider = drv_data->no_divider;
579 #ifndef CONFIG_MMC_SDHCI_S3C_DMA
581 /* we currently see overruns on errors, so disable the SDMA
582 * support as well. */
583 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
585 #endif /* CONFIG_MMC_SDHCI_S3C_DMA */
587 /* It seems we do not get an DATA transfer complete on non-busy
588 * transfers, not sure if this is a problem with this specific
589 * SDHCI block, or a missing configuration that needs to be set. */
590 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
592 /* This host supports the Auto CMD12 */
593 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
595 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
596 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
598 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
599 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
600 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
602 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
603 host->mmc->caps = MMC_CAP_NONREMOVABLE;
605 switch (pdata->max_width) {
607 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
610 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
615 host->mmc->pm_caps |= pdata->pm_caps;
617 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
618 SDHCI_QUIRK_32BIT_DMA_SIZE);
620 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
621 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
624 * If controller does not have internal clock divider,
625 * we can use overriding functions instead of default.
627 if (sc->no_divider) {
628 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
629 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
630 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
633 /* It supports additional host capabilities if needed */
634 if (pdata->host_caps)
635 host->mmc->caps |= pdata->host_caps;
637 if (pdata->host_caps2)
638 host->mmc->caps2 |= pdata->host_caps2;
640 pm_runtime_enable(&pdev->dev);
641 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
642 pm_runtime_use_autosuspend(&pdev->dev);
643 pm_suspend_ignore_children(&pdev->dev, 1);
645 ret = mmc_of_parse(host->mmc);
649 ret = sdhci_add_host(host);
654 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
655 clk_disable_unprepare(sc->clk_io);
660 pm_runtime_disable(&pdev->dev);
663 clk_disable_unprepare(sc->clk_io);
666 sdhci_free_host(host);
671 static int sdhci_s3c_remove(struct platform_device *pdev)
673 struct sdhci_host *host = platform_get_drvdata(pdev);
674 struct sdhci_s3c *sc = sdhci_priv(host);
677 free_irq(sc->ext_cd_irq, sc);
680 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
681 clk_prepare_enable(sc->clk_io);
683 sdhci_remove_host(host, 1);
685 pm_runtime_dont_use_autosuspend(&pdev->dev);
686 pm_runtime_disable(&pdev->dev);
688 clk_disable_unprepare(sc->clk_io);
690 sdhci_free_host(host);
695 #ifdef CONFIG_PM_SLEEP
696 static int sdhci_s3c_suspend(struct device *dev)
698 struct sdhci_host *host = dev_get_drvdata(dev);
700 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
701 mmc_retune_needed(host->mmc);
703 return sdhci_suspend_host(host);
706 static int sdhci_s3c_resume(struct device *dev)
708 struct sdhci_host *host = dev_get_drvdata(dev);
710 return sdhci_resume_host(host);
715 static int sdhci_s3c_runtime_suspend(struct device *dev)
717 struct sdhci_host *host = dev_get_drvdata(dev);
718 struct sdhci_s3c *ourhost = to_s3c(host);
719 struct clk *busclk = ourhost->clk_io;
722 ret = sdhci_runtime_suspend_host(host);
724 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
725 mmc_retune_needed(host->mmc);
727 if (ourhost->cur_clk >= 0)
728 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
729 clk_disable_unprepare(busclk);
733 static int sdhci_s3c_runtime_resume(struct device *dev)
735 struct sdhci_host *host = dev_get_drvdata(dev);
736 struct sdhci_s3c *ourhost = to_s3c(host);
737 struct clk *busclk = ourhost->clk_io;
740 clk_prepare_enable(busclk);
741 if (ourhost->cur_clk >= 0)
742 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
743 ret = sdhci_runtime_resume_host(host, 0);
748 static const struct dev_pm_ops sdhci_s3c_pmops = {
749 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
750 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
754 static const struct platform_device_id sdhci_s3c_driver_ids[] = {
757 .driver_data = (kernel_ulong_t)NULL,
761 MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
764 static const struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
768 static const struct of_device_id sdhci_s3c_dt_match[] = {
769 { .compatible = "samsung,s3c6410-sdhci", },
770 { .compatible = "samsung,exynos4210-sdhci",
771 .data = &exynos4_sdhci_drv_data },
774 MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
777 static struct platform_driver sdhci_s3c_driver = {
778 .probe = sdhci_s3c_probe,
779 .remove = sdhci_s3c_remove,
780 .id_table = sdhci_s3c_driver_ids,
783 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
784 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
785 .pm = &sdhci_s3c_pmops,
789 module_platform_driver(sdhci_s3c_driver);
791 MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
793 MODULE_LICENSE("GPL v2");