1 // SPDX-License-Identifier: GPL-2.0-or-later
6 #include <linux/clk-provider.h>
7 #include <linux/clkdev.h>
8 #include <linux/clk/at91_pmc.h>
10 #include <linux/mfd/syscon.h>
11 #include <linux/regmap.h>
17 #define PROG_STATUS_MASK(id) (1 << ((id) + 8))
18 #define PROG_PRES(layout, pckr) ((pckr >> layout->pres_shift) & layout->pres_mask)
19 #define PROG_MAX_RM9200_CSS 3
21 struct clk_programmable {
23 struct regmap *regmap;
26 const struct clk_programmable_layout *layout;
27 struct at91_clk_pms pms;
30 #define to_clk_programmable(hw) container_of(hw, struct clk_programmable, hw)
32 static unsigned long clk_programmable_recalc_rate(struct clk_hw *hw,
33 unsigned long parent_rate)
35 struct clk_programmable *prog = to_clk_programmable(hw);
36 const struct clk_programmable_layout *layout = prog->layout;
40 regmap_read(prog->regmap, AT91_PMC_PCKR(prog->id), &pckr);
42 if (layout->is_pres_direct)
43 rate = parent_rate / (PROG_PRES(layout, pckr) + 1);
45 rate = parent_rate >> PROG_PRES(layout, pckr);
50 static int clk_programmable_determine_rate(struct clk_hw *hw,
51 struct clk_rate_request *req)
53 struct clk_programmable *prog = to_clk_programmable(hw);
54 const struct clk_programmable_layout *layout = prog->layout;
55 struct clk_hw *parent;
56 long best_rate = -EINVAL;
57 unsigned long parent_rate;
58 unsigned long tmp_rate = 0;
62 for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
63 parent = clk_hw_get_parent_by_index(hw, i);
67 parent_rate = clk_hw_get_rate(parent);
68 if (layout->is_pres_direct) {
69 for (shift = 0; shift <= layout->pres_mask; shift++) {
70 tmp_rate = parent_rate / (shift + 1);
71 if (tmp_rate <= req->rate)
75 for (shift = 0; shift < layout->pres_mask; shift++) {
76 tmp_rate = parent_rate >> shift;
77 if (tmp_rate <= req->rate)
82 if (tmp_rate > req->rate)
86 (req->rate - tmp_rate) < (req->rate - best_rate)) {
88 req->best_parent_rate = parent_rate;
89 req->best_parent_hw = parent;
99 req->rate = best_rate;
103 static int clk_programmable_set_parent(struct clk_hw *hw, u8 index)
105 struct clk_programmable *prog = to_clk_programmable(hw);
106 const struct clk_programmable_layout *layout = prog->layout;
107 unsigned int mask = layout->css_mask;
108 unsigned int pckr = index;
110 if (layout->have_slck_mck)
111 mask |= AT91_PMC_CSSMCK_MCK;
114 pckr = clk_mux_index_to_val(prog->mux_table, 0, index);
116 if (index > layout->css_mask) {
117 if (index > PROG_MAX_RM9200_CSS && !layout->have_slck_mck)
120 pckr |= AT91_PMC_CSSMCK_MCK;
123 regmap_update_bits(prog->regmap, AT91_PMC_PCKR(prog->id), mask, pckr);
128 static u8 clk_programmable_get_parent(struct clk_hw *hw)
130 struct clk_programmable *prog = to_clk_programmable(hw);
131 const struct clk_programmable_layout *layout = prog->layout;
135 regmap_read(prog->regmap, AT91_PMC_PCKR(prog->id), &pckr);
137 ret = pckr & layout->css_mask;
139 if (layout->have_slck_mck && (pckr & AT91_PMC_CSSMCK_MCK) && !ret)
140 ret = PROG_MAX_RM9200_CSS + 1;
143 ret = clk_mux_val_to_index(&prog->hw, prog->mux_table, 0, ret);
148 static int clk_programmable_set_rate(struct clk_hw *hw, unsigned long rate,
149 unsigned long parent_rate)
151 struct clk_programmable *prog = to_clk_programmable(hw);
152 const struct clk_programmable_layout *layout = prog->layout;
153 unsigned long div = parent_rate / rate;
159 if (layout->is_pres_direct) {
162 if (shift > layout->pres_mask)
165 shift = fls(div) - 1;
167 if (div != (1 << shift))
170 if (shift >= layout->pres_mask)
174 regmap_update_bits(prog->regmap, AT91_PMC_PCKR(prog->id),
175 layout->pres_mask << layout->pres_shift,
176 shift << layout->pres_shift);
181 static int clk_programmable_save_context(struct clk_hw *hw)
183 struct clk_programmable *prog = to_clk_programmable(hw);
184 struct clk_hw *parent_hw = clk_hw_get_parent(hw);
186 prog->pms.parent = clk_programmable_get_parent(hw);
187 prog->pms.parent_rate = clk_hw_get_rate(parent_hw);
188 prog->pms.rate = clk_programmable_recalc_rate(hw, prog->pms.parent_rate);
193 static void clk_programmable_restore_context(struct clk_hw *hw)
195 struct clk_programmable *prog = to_clk_programmable(hw);
198 ret = clk_programmable_set_parent(hw, prog->pms.parent);
202 clk_programmable_set_rate(hw, prog->pms.rate, prog->pms.parent_rate);
205 static const struct clk_ops programmable_ops = {
206 .recalc_rate = clk_programmable_recalc_rate,
207 .determine_rate = clk_programmable_determine_rate,
208 .get_parent = clk_programmable_get_parent,
209 .set_parent = clk_programmable_set_parent,
210 .set_rate = clk_programmable_set_rate,
211 .save_context = clk_programmable_save_context,
212 .restore_context = clk_programmable_restore_context,
215 struct clk_hw * __init
216 at91_clk_register_programmable(struct regmap *regmap,
217 const char *name, const char **parent_names,
218 u8 num_parents, u8 id,
219 const struct clk_programmable_layout *layout,
222 struct clk_programmable *prog;
224 struct clk_init_data init;
227 if (id > PROG_ID_MAX)
228 return ERR_PTR(-EINVAL);
230 prog = kzalloc(sizeof(*prog), GFP_KERNEL);
232 return ERR_PTR(-ENOMEM);
235 init.ops = &programmable_ops;
236 init.parent_names = parent_names;
237 init.num_parents = num_parents;
238 init.flags = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE;
241 prog->layout = layout;
242 prog->hw.init = &init;
243 prog->regmap = regmap;
244 prog->mux_table = mux_table;
247 ret = clk_hw_register(NULL, &prog->hw);
256 const struct clk_programmable_layout at91rm9200_programmable_layout = {
264 const struct clk_programmable_layout at91sam9g45_programmable_layout = {
272 const struct clk_programmable_layout at91sam9x5_programmable_layout = {