1 // SPDX-License-Identifier: GPL-2.0+
3 // Core driver for the imx pin controller
5 // Copyright (C) 2012 Freescale Semiconductor, Inc.
6 // Copyright (C) 2012 Linaro Ltd.
10 #include <linux/err.h>
11 #include <linux/init.h>
13 #include <linux/mfd/syscon.h>
14 #include <linux/module.h>
16 #include <linux/of_address.h>
17 #include <linux/platform_device.h>
18 #include <linux/regmap.h>
19 #include <linux/seq_file.h>
20 #include <linux/slab.h>
22 #include <linux/pinctrl/machine.h>
23 #include <linux/pinctrl/pinconf.h>
24 #include <linux/pinctrl/pinctrl.h>
25 #include <linux/pinctrl/pinmux.h>
28 #include "../pinconf.h"
29 #include "../pinmux.h"
30 #include "pinctrl-imx.h"
32 /* The bits in CONFIG cell defined in binding doc*/
33 #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
34 #define IMX_PAD_SION 0x40000000 /* set SION */
36 static inline const struct group_desc *imx_pinctrl_find_group_by_name(
37 struct pinctrl_dev *pctldev,
40 const struct group_desc *grp = NULL;
43 for (i = 0; i < pctldev->num_groups; i++) {
44 grp = pinctrl_generic_get_group(pctldev, i);
45 if (grp && !strcmp(grp->name, name))
52 static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
55 seq_printf(s, "%s", dev_name(pctldev->dev));
58 static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
59 struct device_node *np,
60 struct pinctrl_map **map, unsigned *num_maps)
62 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
63 const struct imx_pinctrl_soc_info *info = ipctl->info;
64 const struct group_desc *grp;
65 struct pinctrl_map *new_map;
66 struct device_node *parent;
72 * first find the group of this node and check if we need create
73 * config maps for pins
75 grp = imx_pinctrl_find_group_by_name(pctldev, np->name);
77 dev_err(ipctl->dev, "unable to find group for node %pOFn\n", np);
81 if (info->flags & IMX_USE_SCU) {
82 map_num += grp->num_pins;
84 for (i = 0; i < grp->num_pins; i++) {
85 pin = &((struct imx_pin *)(grp->data))[i];
86 if (!(pin->conf.mmio.config & IMX_NO_PAD_CTL))
91 new_map = kmalloc_array(map_num, sizeof(struct pinctrl_map),
100 parent = of_get_parent(np);
105 new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
106 new_map[0].data.mux.function = parent->name;
107 new_map[0].data.mux.group = np->name;
110 /* create config map */
112 for (i = j = 0; i < grp->num_pins; i++) {
113 pin = &((struct imx_pin *)(grp->data))[i];
116 * We only create config maps for SCU pads or MMIO pads that
117 * are not using the default config(a.k.a IMX_NO_PAD_CTL)
119 if (!(info->flags & IMX_USE_SCU) &&
120 (pin->conf.mmio.config & IMX_NO_PAD_CTL))
123 new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
124 new_map[j].data.configs.group_or_pin =
125 pin_get_name(pctldev, pin->pin);
127 if (info->flags & IMX_USE_SCU) {
129 * For SCU case, we set mux and conf together
132 new_map[j].data.configs.configs =
133 (unsigned long *)&pin->conf.scu;
134 new_map[j].data.configs.num_configs = 2;
136 new_map[j].data.configs.configs =
137 &pin->conf.mmio.config;
138 new_map[j].data.configs.num_configs = 1;
144 dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
145 (*map)->data.mux.function, (*map)->data.mux.group, map_num);
150 static void imx_dt_free_map(struct pinctrl_dev *pctldev,
151 struct pinctrl_map *map, unsigned num_maps)
156 static const struct pinctrl_ops imx_pctrl_ops = {
157 .get_groups_count = pinctrl_generic_get_group_count,
158 .get_group_name = pinctrl_generic_get_group_name,
159 .get_group_pins = pinctrl_generic_get_group_pins,
160 .pin_dbg_show = imx_pin_dbg_show,
161 .dt_node_to_map = imx_dt_node_to_map,
162 .dt_free_map = imx_dt_free_map,
165 static int imx_pmx_set_one_pin_mmio(struct imx_pinctrl *ipctl,
168 const struct imx_pinctrl_soc_info *info = ipctl->info;
169 struct imx_pin_mmio *pin_mmio = &pin->conf.mmio;
170 const struct imx_pin_reg *pin_reg;
174 pin_reg = &ipctl->pin_regs[pin_id];
176 if (pin_reg->mux_reg == -1) {
177 dev_dbg(ipctl->dev, "Pin(%s) does not support mux function\n",
178 info->pins[pin_id].name);
182 if (info->flags & SHARE_MUX_CONF_REG) {
185 reg = readl(ipctl->base + pin_reg->mux_reg);
186 reg &= ~info->mux_mask;
187 reg |= (pin_mmio->mux_mode << info->mux_shift);
188 writel(reg, ipctl->base + pin_reg->mux_reg);
189 dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
190 pin_reg->mux_reg, reg);
192 writel(pin_mmio->mux_mode, ipctl->base + pin_reg->mux_reg);
193 dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
194 pin_reg->mux_reg, pin_mmio->mux_mode);
198 * If the select input value begins with 0xff, it's a quirky
199 * select input and the value should be interpreted as below.
201 * | 0xff | shift | width | select |
202 * It's used to work around the problem that the select
203 * input for some pin is not implemented in the select
204 * input register but in some general purpose register.
205 * We encode the select input value, width and shift of
206 * the bit field into input_val cell of pin function ID
207 * in device tree, and then decode them here for setting
208 * up the select input bits in general purpose register.
210 if (pin_mmio->input_val >> 24 == 0xff) {
211 u32 val = pin_mmio->input_val;
212 u8 select = val & 0xff;
213 u8 width = (val >> 8) & 0xff;
214 u8 shift = (val >> 16) & 0xff;
215 u32 mask = ((1 << width) - 1) << shift;
217 * The input_reg[i] here is actually some IOMUXC general
218 * purpose register, not regular select input register.
220 val = readl(ipctl->base + pin_mmio->input_reg);
222 val |= select << shift;
223 writel(val, ipctl->base + pin_mmio->input_reg);
224 } else if (pin_mmio->input_reg) {
226 * Regular select input register can never be at offset
227 * 0, and we only print register value for regular case.
229 if (ipctl->input_sel_base)
230 writel(pin_mmio->input_val, ipctl->input_sel_base +
231 pin_mmio->input_reg);
233 writel(pin_mmio->input_val, ipctl->base +
234 pin_mmio->input_reg);
236 "==>select_input: offset 0x%x val 0x%x\n",
237 pin_mmio->input_reg, pin_mmio->input_val);
243 static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
246 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
247 const struct imx_pinctrl_soc_info *info = ipctl->info;
248 struct function_desc *func;
249 struct group_desc *grp;
255 * Configure the mux mode for each pin in the group for a specific
258 grp = pinctrl_generic_get_group(pctldev, group);
262 func = pinmux_generic_get_function(pctldev, selector);
266 npins = grp->num_pins;
268 dev_dbg(ipctl->dev, "enable function %s group %s\n",
269 func->name, grp->name);
271 for (i = 0; i < npins; i++) {
273 * For IMX_USE_SCU case, we postpone the mux setting
274 * until config is set as we can set them together
277 pin = &((struct imx_pin *)(grp->data))[i];
278 if (!(info->flags & IMX_USE_SCU)) {
279 err = imx_pmx_set_one_pin_mmio(ipctl, pin);
288 struct pinmux_ops imx_pmx_ops = {
289 .get_functions_count = pinmux_generic_get_function_count,
290 .get_function_name = pinmux_generic_get_function_name,
291 .get_function_groups = pinmux_generic_get_function_groups,
292 .set_mux = imx_pmx_set,
295 static int imx_pinconf_get_mmio(struct pinctrl_dev *pctldev, unsigned pin_id,
296 unsigned long *config)
298 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
299 const struct imx_pinctrl_soc_info *info = ipctl->info;
300 const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
302 if (pin_reg->conf_reg == -1) {
303 dev_err(ipctl->dev, "Pin(%s) does not support config function\n",
304 info->pins[pin_id].name);
308 *config = readl(ipctl->base + pin_reg->conf_reg);
310 if (info->flags & SHARE_MUX_CONF_REG)
311 *config &= ~info->mux_mask;
316 static int imx_pinconf_get(struct pinctrl_dev *pctldev,
317 unsigned pin_id, unsigned long *config)
319 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
320 const struct imx_pinctrl_soc_info *info = ipctl->info;
322 if (info->flags & IMX_USE_SCU)
323 return info->imx_pinconf_get(pctldev, pin_id, config);
325 return imx_pinconf_get_mmio(pctldev, pin_id, config);
328 static int imx_pinconf_set_mmio(struct pinctrl_dev *pctldev,
329 unsigned pin_id, unsigned long *configs,
330 unsigned num_configs)
332 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
333 const struct imx_pinctrl_soc_info *info = ipctl->info;
334 const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
337 if (pin_reg->conf_reg == -1) {
338 dev_err(ipctl->dev, "Pin(%s) does not support config function\n",
339 info->pins[pin_id].name);
343 dev_dbg(ipctl->dev, "pinconf set pin %s\n",
344 info->pins[pin_id].name);
346 for (i = 0; i < num_configs; i++) {
347 if (info->flags & SHARE_MUX_CONF_REG) {
349 reg = readl(ipctl->base + pin_reg->conf_reg);
350 reg &= info->mux_mask;
352 writel(reg, ipctl->base + pin_reg->conf_reg);
353 dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
354 pin_reg->conf_reg, reg);
356 writel(configs[i], ipctl->base + pin_reg->conf_reg);
357 dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
358 pin_reg->conf_reg, configs[i]);
360 } /* for each config */
365 static int imx_pinconf_set(struct pinctrl_dev *pctldev,
366 unsigned pin_id, unsigned long *configs,
367 unsigned num_configs)
369 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
370 const struct imx_pinctrl_soc_info *info = ipctl->info;
372 if (info->flags & IMX_USE_SCU)
373 return info->imx_pinconf_set(pctldev, pin_id,
374 configs, num_configs);
376 return imx_pinconf_set_mmio(pctldev, pin_id,
377 configs, num_configs);
380 static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
381 struct seq_file *s, unsigned pin_id)
383 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
384 const struct imx_pinctrl_soc_info *info = ipctl->info;
385 const struct imx_pin_reg *pin_reg;
386 unsigned long config;
389 if (info->flags & IMX_USE_SCU) {
390 ret = info->imx_pinconf_get(pctldev, pin_id, &config);
392 dev_err(ipctl->dev, "failed to get %s pinconf\n",
393 pin_get_name(pctldev, pin_id));
398 pin_reg = &ipctl->pin_regs[pin_id];
399 if (pin_reg->conf_reg == -1) {
404 config = readl(ipctl->base + pin_reg->conf_reg);
407 seq_printf(s, "0x%lx", config);
410 static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
411 struct seq_file *s, unsigned group)
413 struct group_desc *grp;
414 unsigned long config;
418 if (group >= pctldev->num_groups)
422 grp = pinctrl_generic_get_group(pctldev, group);
426 for (i = 0; i < grp->num_pins; i++) {
427 struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
429 name = pin_get_name(pctldev, pin->pin);
430 ret = imx_pinconf_get(pctldev, pin->pin, &config);
433 seq_printf(s, " %s: 0x%lx\n", name, config);
437 static const struct pinconf_ops imx_pinconf_ops = {
438 .pin_config_get = imx_pinconf_get,
439 .pin_config_set = imx_pinconf_set,
440 .pin_config_dbg_show = imx_pinconf_dbg_show,
441 .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
445 * Each pin represented in fsl,pins consists of a number of u32 PIN_FUNC_ID
446 * and 1 u32 CONFIG, the total size is PIN_FUNC_ID + CONFIG for each pin.
448 * PIN_FUNC_ID format:
450 * <mux_reg conf_reg input_reg mux_mode input_val>
451 * SHARE_MUX_CONF_REG:
452 * <mux_conf_reg input_reg mux_mode input_val>
456 #define FSL_PIN_SIZE 24
457 #define FSL_PIN_SHARE_SIZE 20
458 #define FSL_SCU_PIN_SIZE 12
460 static void imx_pinctrl_parse_pin_mmio(struct imx_pinctrl *ipctl,
461 unsigned int *pin_id, struct imx_pin *pin,
462 const __be32 **list_p,
463 struct device_node *np)
465 const struct imx_pinctrl_soc_info *info = ipctl->info;
466 struct imx_pin_mmio *pin_mmio = &pin->conf.mmio;
467 struct imx_pin_reg *pin_reg;
468 const __be32 *list = *list_p;
469 u32 mux_reg, conf_reg;
472 mux_reg = be32_to_cpu(*list++);
474 if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
477 if (info->flags & SHARE_MUX_CONF_REG) {
480 conf_reg = be32_to_cpu(*list++);
485 *pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
486 pin_reg = &ipctl->pin_regs[*pin_id];
488 pin_reg->mux_reg = mux_reg;
489 pin_reg->conf_reg = conf_reg;
490 pin_mmio->input_reg = be32_to_cpu(*list++);
491 pin_mmio->mux_mode = be32_to_cpu(*list++);
492 pin_mmio->input_val = be32_to_cpu(*list++);
494 config = be32_to_cpu(*list++);
496 /* SION bit is in mux register */
497 if (config & IMX_PAD_SION)
498 pin_mmio->mux_mode |= IOMUXC_CONFIG_SION;
499 pin_mmio->config = config & ~IMX_PAD_SION;
503 dev_dbg(ipctl->dev, "%s: 0x%x 0x%08lx", info->pins[*pin_id].name,
504 pin_mmio->mux_mode, pin_mmio->config);
507 static int imx_pinctrl_parse_groups(struct device_node *np,
508 struct group_desc *grp,
509 struct imx_pinctrl *ipctl,
512 const struct imx_pinctrl_soc_info *info = ipctl->info;
518 dev_dbg(ipctl->dev, "group(%d): %pOFn\n", index, np);
520 if (info->flags & IMX_USE_SCU)
521 pin_size = FSL_SCU_PIN_SIZE;
522 else if (info->flags & SHARE_MUX_CONF_REG)
523 pin_size = FSL_PIN_SHARE_SIZE;
525 pin_size = FSL_PIN_SIZE;
527 /* Initialise group */
528 grp->name = np->name;
531 * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
532 * do sanity check and calculate pins number
534 * First try legacy 'fsl,pins' property, then fall back to the
537 * Note: for generic 'pinmux' case, there's no CONFIG part in
538 * the binding format.
540 list = of_get_property(np, "fsl,pins", &size);
542 list = of_get_property(np, "pinmux", &size);
545 "no fsl,pins and pins property in node %pOF\n", np);
550 /* we do not check return since it's safe node passed down */
551 if (!size || size % pin_size) {
552 dev_err(ipctl->dev, "Invalid fsl,pins or pins property in node %pOF\n", np);
556 grp->num_pins = size / pin_size;
557 grp->data = devm_kcalloc(ipctl->dev,
558 grp->num_pins, sizeof(struct imx_pin),
560 grp->pins = devm_kcalloc(ipctl->dev,
561 grp->num_pins, sizeof(unsigned int),
563 if (!grp->pins || !grp->data)
566 for (i = 0; i < grp->num_pins; i++) {
567 pin = &((struct imx_pin *)(grp->data))[i];
568 if (info->flags & IMX_USE_SCU)
569 info->imx_pinctrl_parse_pin(ipctl, &grp->pins[i],
572 imx_pinctrl_parse_pin_mmio(ipctl, &grp->pins[i],
579 static int imx_pinctrl_parse_functions(struct device_node *np,
580 struct imx_pinctrl *ipctl,
583 struct pinctrl_dev *pctl = ipctl->pctl;
584 struct device_node *child;
585 struct function_desc *func;
586 struct group_desc *grp;
587 const char **group_names;
590 dev_dbg(pctl->dev, "parse function(%d): %pOFn\n", index, np);
592 func = pinmux_generic_get_function(pctl, index);
596 /* Initialise function */
597 func->name = np->name;
598 func->num_group_names = of_get_child_count(np);
599 if (func->num_group_names == 0) {
600 dev_info(ipctl->dev, "no groups defined in %pOF\n", np);
604 group_names = devm_kcalloc(ipctl->dev, func->num_group_names,
605 sizeof(char *), GFP_KERNEL);
609 for_each_child_of_node(np, child)
610 group_names[i++] = child->name;
611 func->group_names = group_names;
614 for_each_child_of_node(np, child) {
615 grp = devm_kzalloc(ipctl->dev, sizeof(struct group_desc),
622 mutex_lock(&ipctl->mutex);
623 radix_tree_insert(&pctl->pin_group_tree,
624 ipctl->group_index++, grp);
625 mutex_unlock(&ipctl->mutex);
627 imx_pinctrl_parse_groups(child, grp, ipctl, i++);
634 * Check if the DT contains pins in the direct child nodes. This indicates the
635 * newer DT format to store pins. This function returns true if the first found
636 * fsl,pins property is in a child of np. Otherwise false is returned.
638 static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
640 struct device_node *function_np;
641 struct device_node *pinctrl_np;
643 for_each_child_of_node(np, function_np) {
644 if (of_property_read_bool(function_np, "fsl,pins")) {
645 of_node_put(function_np);
649 for_each_child_of_node(function_np, pinctrl_np) {
650 if (of_property_read_bool(pinctrl_np, "fsl,pins")) {
651 of_node_put(pinctrl_np);
652 of_node_put(function_np);
661 static int imx_pinctrl_probe_dt(struct platform_device *pdev,
662 struct imx_pinctrl *ipctl)
664 struct device_node *np = pdev->dev.of_node;
665 struct device_node *child;
666 struct pinctrl_dev *pctl = ipctl->pctl;
674 flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
678 nfuncs = of_get_child_count(np);
680 dev_err(&pdev->dev, "no functions defined\n");
685 for (i = 0; i < nfuncs; i++) {
686 struct function_desc *function;
688 function = devm_kzalloc(&pdev->dev, sizeof(*function),
693 mutex_lock(&ipctl->mutex);
694 radix_tree_insert(&pctl->pin_function_tree, i, function);
695 mutex_unlock(&ipctl->mutex);
697 pctl->num_functions = nfuncs;
699 ipctl->group_index = 0;
701 pctl->num_groups = of_get_child_count(np);
703 pctl->num_groups = 0;
704 for_each_child_of_node(np, child)
705 pctl->num_groups += of_get_child_count(child);
709 imx_pinctrl_parse_functions(np, ipctl, 0);
712 for_each_child_of_node(np, child)
713 imx_pinctrl_parse_functions(child, ipctl, i++);
719 int imx_pinctrl_probe(struct platform_device *pdev,
720 const struct imx_pinctrl_soc_info *info)
722 struct regmap_config config = { .name = "gpr" };
723 struct device_node *dev_np = pdev->dev.of_node;
724 struct pinctrl_desc *imx_pinctrl_desc;
725 struct device_node *np;
726 struct imx_pinctrl *ipctl;
730 if (!info || !info->pins || !info->npins) {
731 dev_err(&pdev->dev, "wrong pinctrl info\n");
735 if (info->gpr_compatible) {
736 gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
738 regmap_attach_dev(&pdev->dev, gpr, &config);
741 /* Create state holders etc for this driver */
742 ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
746 if (!(info->flags & IMX_USE_SCU)) {
747 ipctl->pin_regs = devm_kmalloc_array(&pdev->dev, info->npins,
748 sizeof(*ipctl->pin_regs),
750 if (!ipctl->pin_regs)
753 for (i = 0; i < info->npins; i++) {
754 ipctl->pin_regs[i].mux_reg = -1;
755 ipctl->pin_regs[i].conf_reg = -1;
758 ipctl->base = devm_platform_ioremap_resource(pdev, 0);
759 if (IS_ERR(ipctl->base))
760 return PTR_ERR(ipctl->base);
762 if (of_property_read_bool(dev_np, "fsl,input-sel")) {
763 np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
765 dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
769 ipctl->input_sel_base = of_iomap(np, 0);
771 if (!ipctl->input_sel_base) {
773 "iomuxc input select base address not found\n");
779 imx_pinctrl_desc = devm_kzalloc(&pdev->dev, sizeof(*imx_pinctrl_desc),
781 if (!imx_pinctrl_desc)
784 imx_pinctrl_desc->name = dev_name(&pdev->dev);
785 imx_pinctrl_desc->pins = info->pins;
786 imx_pinctrl_desc->npins = info->npins;
787 imx_pinctrl_desc->pctlops = &imx_pctrl_ops;
788 imx_pinctrl_desc->pmxops = &imx_pmx_ops;
789 imx_pinctrl_desc->confops = &imx_pinconf_ops;
790 imx_pinctrl_desc->owner = THIS_MODULE;
792 /* platform specific callback */
793 imx_pmx_ops.gpio_set_direction = info->gpio_set_direction;
795 mutex_init(&ipctl->mutex);
798 ipctl->dev = &pdev->dev;
799 platform_set_drvdata(pdev, ipctl);
800 ret = devm_pinctrl_register_and_init(&pdev->dev,
801 imx_pinctrl_desc, ipctl,
804 dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
808 ret = imx_pinctrl_probe_dt(pdev, ipctl);
810 dev_err(&pdev->dev, "fail to probe dt properties\n");
814 dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
816 return pinctrl_enable(ipctl->pctl);
818 EXPORT_SYMBOL_GPL(imx_pinctrl_probe);
820 static int __maybe_unused imx_pinctrl_suspend(struct device *dev)
822 struct imx_pinctrl *ipctl = dev_get_drvdata(dev);
824 return pinctrl_force_sleep(ipctl->pctl);
827 static int __maybe_unused imx_pinctrl_resume(struct device *dev)
829 struct imx_pinctrl *ipctl = dev_get_drvdata(dev);
831 return pinctrl_force_default(ipctl->pctl);
834 const struct dev_pm_ops imx_pinctrl_pm_ops = {
835 SET_LATE_SYSTEM_SLEEP_PM_OPS(imx_pinctrl_suspend,
838 EXPORT_SYMBOL_GPL(imx_pinctrl_pm_ops);
841 MODULE_DESCRIPTION("NXP i.MX common pinctrl driver");
842 MODULE_LICENSE("GPL v2");