2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
16 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
17 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
18 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 * The above copyright notice and this permission notice (including the
21 * next paragraph) shall be included in all copies or substantial portions
31 #include <linux/types.h>
33 #include <linux/i2c.h>
34 #include <linux/i2c-algo-bit.h>
36 #include <drm/drm_connector.h>
37 #include <drm/drm_crtc.h>
38 #include <drm/drm_encoder.h>
39 #include <drm/drm_mode.h>
40 #include <drm/drm_framebuffer.h>
41 #include <drm/drm_fb_helper.h>
43 #define DRIVER_AUTHOR "Dave Airlie"
45 #define DRIVER_NAME "ast"
46 #define DRIVER_DESC "AST"
47 #define DRIVER_DATE "20120228"
49 #define DRIVER_MAJOR 0
50 #define DRIVER_MINOR 1
51 #define DRIVER_PATCHLEVEL 0
53 #define PCI_CHIP_AST2000 0x2000
54 #define PCI_CHIP_AST2100 0x2010
75 #define AST_DRAM_512Mx16 0
76 #define AST_DRAM_1Gx16 1
77 #define AST_DRAM_512Mx32 2
78 #define AST_DRAM_1Gx32 3
79 #define AST_DRAM_2Gx16 6
80 #define AST_DRAM_4Gx16 7
81 #define AST_DRAM_8Gx16 8
84 #define AST_MAX_HWC_WIDTH 64
85 #define AST_MAX_HWC_HEIGHT 64
87 #define AST_HWC_SIZE (AST_MAX_HWC_WIDTH * AST_MAX_HWC_HEIGHT * 2)
88 #define AST_HWC_SIGNATURE_SIZE 32
90 #define AST_DEFAULT_HWC_NUM 2
92 /* define for signature structure */
93 #define AST_HWC_SIGNATURE_CHECKSUM 0x00
94 #define AST_HWC_SIGNATURE_SizeX 0x04
95 #define AST_HWC_SIGNATURE_SizeY 0x08
96 #define AST_HWC_SIGNATURE_X 0x0C
97 #define AST_HWC_SIGNATURE_Y 0x10
98 #define AST_HWC_SIGNATURE_HOTSPOTX 0x14
99 #define AST_HWC_SIGNATURE_HOTSPOTY 0x18
101 struct ast_i2c_chan {
102 struct i2c_adapter adapter;
103 struct drm_device *dev;
104 struct i2c_algo_bit_data bit;
107 struct ast_connector {
108 struct drm_connector base;
109 struct ast_i2c_chan *i2c;
112 static inline struct ast_connector *
113 to_ast_connector(struct drm_connector *connector)
115 return container_of(connector, struct ast_connector, base);
119 struct drm_device base;
122 void __iomem *ioregs;
126 uint32_t dram_bus_width;
133 struct drm_gem_vram_object *gbo[AST_DEFAULT_HWC_NUM];
134 void __iomem *vaddr[AST_DEFAULT_HWC_NUM];
135 unsigned int next_index;
138 struct drm_plane primary_plane;
139 struct drm_plane cursor_plane;
140 struct drm_crtc crtc;
141 struct drm_encoder encoder;
142 struct ast_connector connector;
144 bool support_wide_screen;
151 enum ast_tx_chip tx_chip_type;
154 const struct firmware *dp501_fw; /* dp501 fw */
157 static inline struct ast_private *to_ast_private(struct drm_device *dev)
159 return container_of(dev, struct ast_private, base);
162 struct ast_private *ast_device_create(struct drm_driver *drv,
163 struct pci_dev *pdev,
164 unsigned long flags);
166 #define AST_IO_AR_PORT_WRITE (0x40)
167 #define AST_IO_MISC_PORT_WRITE (0x42)
168 #define AST_IO_VGA_ENABLE_PORT (0x43)
169 #define AST_IO_SEQ_PORT (0x44)
170 #define AST_IO_DAC_INDEX_READ (0x47)
171 #define AST_IO_DAC_INDEX_WRITE (0x48)
172 #define AST_IO_DAC_DATA (0x49)
173 #define AST_IO_GR_PORT (0x4E)
174 #define AST_IO_CRTC_PORT (0x54)
175 #define AST_IO_INPUT_STATUS1_READ (0x5A)
176 #define AST_IO_MISC_PORT_READ (0x4C)
178 #define AST_IO_MM_OFFSET (0x380)
180 #define AST_IO_VGAIR1_VREFRESH BIT(3)
182 #define __ast_read(x) \
183 static inline u##x ast_read##x(struct ast_private *ast, u32 reg) { \
185 val = ioread##x(ast->regs + reg); \
193 #define __ast_io_read(x) \
194 static inline u##x ast_io_read##x(struct ast_private *ast, u32 reg) { \
196 val = ioread##x(ast->ioregs + reg); \
204 #define __ast_write(x) \
205 static inline void ast_write##x(struct ast_private *ast, u32 reg, u##x val) {\
206 iowrite##x(val, ast->regs + reg);\
213 #define __ast_io_write(x) \
214 static inline void ast_io_write##x(struct ast_private *ast, u32 reg, u##x val) {\
215 iowrite##x(val, ast->ioregs + reg);\
220 #undef __ast_io_write
222 static inline void ast_set_index_reg(struct ast_private *ast,
223 uint32_t base, uint8_t index,
226 ast_io_write16(ast, base, ((u16)val << 8) | index);
229 void ast_set_index_reg_mask(struct ast_private *ast,
230 uint32_t base, uint8_t index,
231 uint8_t mask, uint8_t val);
232 uint8_t ast_get_index_reg(struct ast_private *ast,
233 uint32_t base, uint8_t index);
234 uint8_t ast_get_index_reg_mask(struct ast_private *ast,
235 uint32_t base, uint8_t index, uint8_t mask);
237 static inline void ast_open_key(struct ast_private *ast)
239 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8);
242 #define AST_VIDMEM_SIZE_8M 0x00800000
243 #define AST_VIDMEM_SIZE_16M 0x01000000
244 #define AST_VIDMEM_SIZE_32M 0x02000000
245 #define AST_VIDMEM_SIZE_64M 0x04000000
246 #define AST_VIDMEM_SIZE_128M 0x08000000
248 #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M
250 struct ast_vbios_stdtable {
258 struct ast_vbios_enhtable {
270 u32 refresh_rate_index;
274 struct ast_vbios_dclk_info {
280 struct ast_vbios_mode_info {
281 const struct ast_vbios_stdtable *std_table;
282 const struct ast_vbios_enhtable *enh_table;
285 struct ast_crtc_state {
286 struct drm_crtc_state base;
288 /* Last known format of primary plane */
289 const struct drm_format_info *format;
291 struct ast_vbios_mode_info vbios_mode_info;
294 #define to_ast_crtc_state(state) container_of(state, struct ast_crtc_state, base)
296 int ast_mode_config_init(struct ast_private *ast);
298 #define AST_MM_ALIGN_SHIFT 4
299 #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1)
301 int ast_mm_init(struct ast_private *ast);
304 void ast_enable_vga(struct drm_device *dev);
305 void ast_enable_mmio(struct drm_device *dev);
306 bool ast_is_vga_enabled(struct drm_device *dev);
307 void ast_post_gpu(struct drm_device *dev);
308 u32 ast_mindwm(struct ast_private *ast, u32 r);
309 void ast_moutdwm(struct ast_private *ast, u32 r, u32 v);
311 void ast_set_dp501_video_output(struct drm_device *dev, u8 mode);
312 bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size);
313 bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata);
314 u8 ast_get_dp501_max_clk(struct drm_device *dev);
315 void ast_init_3rdtx(struct drm_device *dev);
318 int ast_cursor_init(struct ast_private *ast);
319 int ast_cursor_blit(struct ast_private *ast, struct drm_framebuffer *fb);
320 void ast_cursor_page_flip(struct ast_private *ast);
321 void ast_cursor_show(struct ast_private *ast, int x, int y,
322 unsigned int offset_x, unsigned int offset_y);
323 void ast_cursor_hide(struct ast_private *ast);