2 * Copyright 2018 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
27 #include <linux/io-64-nonatomic-lo-hi.h>
30 #include "amdgpu_gmc.h"
31 #include "amdgpu_ras.h"
32 #include "amdgpu_xgmi.h"
34 #include <drm/drm_drv.h>
37 * amdgpu_gmc_pdb0_alloc - allocate vram for pdb0
39 * @adev: amdgpu_device pointer
41 * Allocate video memory for pdb0 and map it for CPU access
42 * Returns 0 for success, error for failure.
44 int amdgpu_gmc_pdb0_alloc(struct amdgpu_device *adev)
47 struct amdgpu_bo_param bp;
48 u64 vram_size = adev->gmc.xgmi.node_segment_size * adev->gmc.xgmi.num_physical_nodes;
49 uint32_t pde0_page_shift = adev->gmc.vmid0_page_table_block_size + 21;
50 uint32_t npdes = (vram_size + (1ULL << pde0_page_shift) -1) >> pde0_page_shift;
52 memset(&bp, 0, sizeof(bp));
53 bp.size = PAGE_ALIGN((npdes + 1) * 8);
54 bp.byte_align = PAGE_SIZE;
55 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
56 bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
57 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
58 bp.type = ttm_bo_type_kernel;
60 bp.bo_ptr_size = sizeof(struct amdgpu_bo);
62 r = amdgpu_bo_create(adev, &bp, &adev->gmc.pdb0_bo);
66 r = amdgpu_bo_reserve(adev->gmc.pdb0_bo, false);
68 goto bo_reserve_failure;
70 r = amdgpu_bo_pin(adev->gmc.pdb0_bo, AMDGPU_GEM_DOMAIN_VRAM);
73 r = amdgpu_bo_kmap(adev->gmc.pdb0_bo, &adev->gmc.ptr_pdb0);
77 amdgpu_bo_unreserve(adev->gmc.pdb0_bo);
81 amdgpu_bo_unpin(adev->gmc.pdb0_bo);
83 amdgpu_bo_unreserve(adev->gmc.pdb0_bo);
85 amdgpu_bo_unref(&adev->gmc.pdb0_bo);
90 * amdgpu_gmc_get_pde_for_bo - get the PDE for a BO
92 * @bo: the BO to get the PDE for
93 * @level: the level in the PD hirarchy
94 * @addr: resulting addr
95 * @flags: resulting flags
97 * Get the address and flags to be used for a PDE (Page Directory Entry).
99 void amdgpu_gmc_get_pde_for_bo(struct amdgpu_bo *bo, int level,
100 uint64_t *addr, uint64_t *flags)
102 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
104 switch (bo->tbo.resource->mem_type) {
106 *addr = bo->tbo.ttm->dma_address[0];
109 *addr = amdgpu_bo_gpu_offset(bo);
115 *flags = amdgpu_ttm_tt_pde_flags(bo->tbo.ttm, bo->tbo.resource);
116 amdgpu_gmc_get_vm_pde(adev, level, addr, flags);
120 * amdgpu_gmc_pd_addr - return the address of the root directory
122 uint64_t amdgpu_gmc_pd_addr(struct amdgpu_bo *bo)
124 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
127 /* TODO: move that into ASIC specific code */
128 if (adev->asic_type >= CHIP_VEGA10) {
129 uint64_t flags = AMDGPU_PTE_VALID;
131 amdgpu_gmc_get_pde_for_bo(bo, -1, &pd_addr, &flags);
134 pd_addr = amdgpu_bo_gpu_offset(bo);
140 * amdgpu_gmc_set_pte_pde - update the page tables using CPU
142 * @adev: amdgpu_device pointer
143 * @cpu_pt_addr: cpu address of the page table
144 * @gpu_page_idx: entry in the page table to update
145 * @addr: dst addr to write into pte/pde
146 * @flags: access flags
148 * Update the page tables using CPU.
150 int amdgpu_gmc_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
151 uint32_t gpu_page_idx, uint64_t addr,
154 void __iomem *ptr = (void *)cpu_pt_addr;
158 if (!drm_dev_enter(&adev->ddev, &idx))
162 * The following is for PTE only. GART does not have PDEs.
164 value = addr & 0x0000FFFFFFFFF000ULL;
166 writeq(value, ptr + (gpu_page_idx * 8));
174 * amdgpu_gmc_agp_addr - return the address in the AGP address space
176 * @bo: TTM BO which needs the address, must be in GTT domain
178 * Tries to figure out how to access the BO through the AGP aperture. Returns
179 * AMDGPU_BO_INVALID_OFFSET if that is not possible.
181 uint64_t amdgpu_gmc_agp_addr(struct ttm_buffer_object *bo)
183 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
185 if (bo->ttm->num_pages != 1 || bo->ttm->caching == ttm_cached)
186 return AMDGPU_BO_INVALID_OFFSET;
188 if (bo->ttm->dma_address[0] + PAGE_SIZE >= adev->gmc.agp_size)
189 return AMDGPU_BO_INVALID_OFFSET;
191 return adev->gmc.agp_start + bo->ttm->dma_address[0];
195 * amdgpu_gmc_vram_location - try to find VRAM location
197 * @adev: amdgpu device structure holding all necessary information
198 * @mc: memory controller structure holding memory information
199 * @base: base address at which to put VRAM
201 * Function will try to place VRAM at base address provided
204 void amdgpu_gmc_vram_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc,
207 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
209 mc->vram_start = base;
210 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
211 if (limit && limit < mc->real_vram_size)
212 mc->real_vram_size = limit;
214 if (mc->xgmi.num_physical_nodes == 0) {
215 mc->fb_start = mc->vram_start;
216 mc->fb_end = mc->vram_end;
218 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
219 mc->mc_vram_size >> 20, mc->vram_start,
220 mc->vram_end, mc->real_vram_size >> 20);
223 /** amdgpu_gmc_sysvm_location - place vram and gart in sysvm aperture
225 * @adev: amdgpu device structure holding all necessary information
226 * @mc: memory controller structure holding memory information
228 * This function is only used if use GART for FB translation. In such
229 * case, we use sysvm aperture (vmid0 page tables) for both vram
230 * and gart (aka system memory) access.
232 * GPUVM (and our organization of vmid0 page tables) require sysvm
233 * aperture to be placed at a location aligned with 8 times of native
234 * page size. For example, if vm_context0_cntl.page_table_block_size
235 * is 12, then native page size is 8G (2M*2^12), sysvm should start
236 * with a 64G aligned address. For simplicity, we just put sysvm at
237 * address 0. So vram start at address 0 and gart is right after vram.
239 void amdgpu_gmc_sysvm_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc)
241 u64 hive_vram_start = 0;
242 u64 hive_vram_end = mc->xgmi.node_segment_size * mc->xgmi.num_physical_nodes - 1;
243 mc->vram_start = mc->xgmi.node_segment_size * mc->xgmi.physical_node_id;
244 mc->vram_end = mc->vram_start + mc->xgmi.node_segment_size - 1;
245 mc->gart_start = hive_vram_end + 1;
246 mc->gart_end = mc->gart_start + mc->gart_size - 1;
247 mc->fb_start = hive_vram_start;
248 mc->fb_end = hive_vram_end;
249 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
250 mc->mc_vram_size >> 20, mc->vram_start,
251 mc->vram_end, mc->real_vram_size >> 20);
252 dev_info(adev->dev, "GART: %lluM 0x%016llX - 0x%016llX\n",
253 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
257 * amdgpu_gmc_gart_location - try to find GART location
259 * @adev: amdgpu device structure holding all necessary information
260 * @mc: memory controller structure holding memory information
262 * Function will place try to place GART before or after VRAM.
263 * If GART size is bigger than space left then we ajust GART size.
264 * Thus function will never fails.
266 void amdgpu_gmc_gart_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc)
268 const uint64_t four_gb = 0x100000000ULL;
269 u64 size_af, size_bf;
270 /*To avoid the hole, limit the max mc address to AMDGPU_GMC_HOLE_START*/
271 u64 max_mc_address = min(adev->gmc.mc_mask, AMDGPU_GMC_HOLE_START - 1);
273 /* VCE doesn't like it when BOs cross a 4GB segment, so align
274 * the GART base on a 4GB boundary as well.
276 size_bf = mc->fb_start;
277 size_af = max_mc_address + 1 - ALIGN(mc->fb_end + 1, four_gb);
279 if (mc->gart_size > max(size_bf, size_af)) {
280 dev_warn(adev->dev, "limiting GART\n");
281 mc->gart_size = max(size_bf, size_af);
284 if ((size_bf >= mc->gart_size && size_bf < size_af) ||
285 (size_af < mc->gart_size))
288 mc->gart_start = max_mc_address - mc->gart_size + 1;
290 mc->gart_start &= ~(four_gb - 1);
291 mc->gart_end = mc->gart_start + mc->gart_size - 1;
292 dev_info(adev->dev, "GART: %lluM 0x%016llX - 0x%016llX\n",
293 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
297 * amdgpu_gmc_agp_location - try to find AGP location
298 * @adev: amdgpu device structure holding all necessary information
299 * @mc: memory controller structure holding memory information
301 * Function will place try to find a place for the AGP BAR in the MC address
304 * AGP BAR will be assigned the largest available hole in the address space.
305 * Should be called after VRAM and GART locations are setup.
307 void amdgpu_gmc_agp_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc)
309 const uint64_t sixteen_gb = 1ULL << 34;
310 const uint64_t sixteen_gb_mask = ~(sixteen_gb - 1);
311 u64 size_af, size_bf;
313 if (amdgpu_sriov_vf(adev)) {
314 mc->agp_start = 0xffffffffffff;
321 if (mc->fb_start > mc->gart_start) {
322 size_bf = (mc->fb_start & sixteen_gb_mask) -
323 ALIGN(mc->gart_end + 1, sixteen_gb);
324 size_af = mc->mc_mask + 1 - ALIGN(mc->fb_end + 1, sixteen_gb);
326 size_bf = mc->fb_start & sixteen_gb_mask;
327 size_af = (mc->gart_start & sixteen_gb_mask) -
328 ALIGN(mc->fb_end + 1, sixteen_gb);
331 if (size_bf > size_af) {
332 mc->agp_start = (mc->fb_start - size_bf) & sixteen_gb_mask;
333 mc->agp_size = size_bf;
335 mc->agp_start = ALIGN(mc->fb_end + 1, sixteen_gb);
336 mc->agp_size = size_af;
339 mc->agp_end = mc->agp_start + mc->agp_size - 1;
340 dev_info(adev->dev, "AGP: %lluM 0x%016llX - 0x%016llX\n",
341 mc->agp_size >> 20, mc->agp_start, mc->agp_end);
345 * amdgpu_gmc_fault_key - get hask key from vm fault address and pasid
347 * @addr: 48 bit physical address, page aligned (36 significant bits)
348 * @pasid: 16 bit process address space identifier
350 static inline uint64_t amdgpu_gmc_fault_key(uint64_t addr, uint16_t pasid)
352 return addr << 4 | pasid;
356 * amdgpu_gmc_filter_faults - filter VM faults
358 * @adev: amdgpu device structure
359 * @addr: address of the VM fault
360 * @pasid: PASID of the process causing the fault
361 * @timestamp: timestamp of the fault
364 * True if the fault was filtered and should not be processed further.
365 * False if the fault is a new one and needs to be handled.
367 bool amdgpu_gmc_filter_faults(struct amdgpu_device *adev, uint64_t addr,
368 uint16_t pasid, uint64_t timestamp)
370 struct amdgpu_gmc *gmc = &adev->gmc;
371 uint64_t stamp, key = amdgpu_gmc_fault_key(addr, pasid);
372 struct amdgpu_gmc_fault *fault;
375 /* If we don't have space left in the ring buffer return immediately */
376 stamp = max(timestamp, AMDGPU_GMC_FAULT_TIMEOUT + 1) -
377 AMDGPU_GMC_FAULT_TIMEOUT;
378 if (gmc->fault_ring[gmc->last_fault].timestamp >= stamp)
381 /* Try to find the fault in the hash */
382 hash = hash_64(key, AMDGPU_GMC_FAULT_HASH_ORDER);
383 fault = &gmc->fault_ring[gmc->fault_hash[hash].idx];
384 while (fault->timestamp >= stamp) {
387 if (atomic64_read(&fault->key) == key)
390 tmp = fault->timestamp;
391 fault = &gmc->fault_ring[fault->next];
393 /* Check if the entry was reused */
394 if (fault->timestamp >= tmp)
398 /* Add the fault to the ring */
399 fault = &gmc->fault_ring[gmc->last_fault];
400 atomic64_set(&fault->key, key);
401 fault->timestamp = timestamp;
403 /* And update the hash */
404 fault->next = gmc->fault_hash[hash].idx;
405 gmc->fault_hash[hash].idx = gmc->last_fault++;
410 * amdgpu_gmc_filter_faults_remove - remove address from VM faults filter
412 * @adev: amdgpu device structure
413 * @addr: address of the VM fault
414 * @pasid: PASID of the process causing the fault
416 * Remove the address from fault filter, then future vm fault on this address
417 * will pass to retry fault handler to recover.
419 void amdgpu_gmc_filter_faults_remove(struct amdgpu_device *adev, uint64_t addr,
422 struct amdgpu_gmc *gmc = &adev->gmc;
423 uint64_t key = amdgpu_gmc_fault_key(addr, pasid);
424 struct amdgpu_gmc_fault *fault;
428 hash = hash_64(key, AMDGPU_GMC_FAULT_HASH_ORDER);
429 fault = &gmc->fault_ring[gmc->fault_hash[hash].idx];
431 if (atomic64_cmpxchg(&fault->key, key, 0) == key)
434 tmp = fault->timestamp;
435 fault = &gmc->fault_ring[fault->next];
436 } while (fault->timestamp < tmp);
439 int amdgpu_gmc_ras_late_init(struct amdgpu_device *adev)
443 if (adev->umc.ras_funcs &&
444 adev->umc.ras_funcs->ras_late_init) {
445 r = adev->umc.ras_funcs->ras_late_init(adev);
450 if (adev->mmhub.ras_funcs &&
451 adev->mmhub.ras_funcs->ras_late_init) {
452 r = adev->mmhub.ras_funcs->ras_late_init(adev);
457 if (!adev->gmc.xgmi.connected_to_cpu)
458 adev->gmc.xgmi.ras_funcs = &xgmi_ras_funcs;
460 if (adev->gmc.xgmi.ras_funcs &&
461 adev->gmc.xgmi.ras_funcs->ras_late_init) {
462 r = adev->gmc.xgmi.ras_funcs->ras_late_init(adev);
467 if (adev->hdp.ras_funcs &&
468 adev->hdp.ras_funcs->ras_late_init) {
469 r = adev->hdp.ras_funcs->ras_late_init(adev);
477 void amdgpu_gmc_ras_fini(struct amdgpu_device *adev)
479 if (adev->umc.ras_funcs &&
480 adev->umc.ras_funcs->ras_fini)
481 adev->umc.ras_funcs->ras_fini(adev);
483 if (adev->mmhub.ras_funcs &&
484 adev->mmhub.ras_funcs->ras_fini)
485 adev->mmhub.ras_funcs->ras_fini(adev);
487 if (adev->gmc.xgmi.ras_funcs &&
488 adev->gmc.xgmi.ras_funcs->ras_fini)
489 adev->gmc.xgmi.ras_funcs->ras_fini(adev);
491 if (adev->hdp.ras_funcs &&
492 adev->hdp.ras_funcs->ras_fini)
493 adev->hdp.ras_funcs->ras_fini(adev);
497 * The latest engine allocation on gfx9/10 is:
498 * Engine 2, 3: firmware
499 * Engine 0, 1, 4~16: amdgpu ring,
500 * subject to change when ring number changes
501 * Engine 17: Gart flushes
503 #define GFXHUB_FREE_VM_INV_ENGS_BITMAP 0x1FFF3
504 #define MMHUB_FREE_VM_INV_ENGS_BITMAP 0x1FFF3
506 int amdgpu_gmc_allocate_vm_inv_eng(struct amdgpu_device *adev)
508 struct amdgpu_ring *ring;
509 unsigned vm_inv_engs[AMDGPU_MAX_VMHUBS] =
510 {GFXHUB_FREE_VM_INV_ENGS_BITMAP, MMHUB_FREE_VM_INV_ENGS_BITMAP,
511 GFXHUB_FREE_VM_INV_ENGS_BITMAP};
513 unsigned vmhub, inv_eng;
515 for (i = 0; i < adev->num_rings; ++i) {
516 ring = adev->rings[i];
517 vmhub = ring->funcs->vmhub;
519 if (ring == &adev->mes.ring)
522 inv_eng = ffs(vm_inv_engs[vmhub]);
524 dev_err(adev->dev, "no VM inv eng for ring %s\n",
529 ring->vm_inv_eng = inv_eng - 1;
530 vm_inv_engs[vmhub] &= ~(1 << ring->vm_inv_eng);
532 dev_info(adev->dev, "ring %s uses VM inv eng %u on hub %u\n",
533 ring->name, ring->vm_inv_eng, ring->funcs->vmhub);
540 * amdgpu_gmc_tmz_set -- check and set if a device supports TMZ
541 * @adev: amdgpu_device pointer
543 * Check and set if an the device @adev supports Trusted Memory
546 void amdgpu_gmc_tmz_set(struct amdgpu_device *adev)
548 switch (adev->asic_type) {
551 if (amdgpu_tmz == 0) {
552 adev->gmc.tmz_enabled = false;
554 "Trusted Memory Zone (TMZ) feature disabled (cmd line)\n");
556 adev->gmc.tmz_enabled = true;
558 "Trusted Memory Zone (TMZ) feature enabled\n");
565 /* Don't enable it by default yet.
567 if (amdgpu_tmz < 1) {
568 adev->gmc.tmz_enabled = false;
570 "Trusted Memory Zone (TMZ) feature disabled as experimental (default)\n");
572 adev->gmc.tmz_enabled = true;
574 "Trusted Memory Zone (TMZ) feature enabled as experimental (cmd line)\n");
578 adev->gmc.tmz_enabled = false;
580 "Trusted Memory Zone (TMZ) feature not supported\n");
586 * amdgpu_gmc_noretry_set -- set per asic noretry defaults
587 * @adev: amdgpu_device pointer
589 * Set a per asic default for the no-retry parameter.
592 void amdgpu_gmc_noretry_set(struct amdgpu_device *adev)
594 struct amdgpu_gmc *gmc = &adev->gmc;
596 switch (adev->asic_type) {
602 * noretry = 0 will cause kfd page fault tests fail
603 * for some ASICs, so set default to 1 for these ASICs.
605 if (amdgpu_noretry == -1)
608 gmc->noretry = amdgpu_noretry;
612 /* Raven currently has issues with noretry
613 * regardless of what we decide for other
614 * asics, we should leave raven with
615 * noretry = 0 until we root cause the
618 * default this to 0 for now, but we may want
619 * to change this in the future for certain
620 * GPUs as it can increase performance in
623 if (amdgpu_noretry == -1)
626 gmc->noretry = amdgpu_noretry;
631 void amdgpu_gmc_set_vm_fault_masks(struct amdgpu_device *adev, int hub_type,
634 struct amdgpu_vmhub *hub;
637 hub = &adev->vmhub[hub_type];
638 for (i = 0; i < 16; i++) {
639 reg = hub->vm_context0_cntl + hub->ctx_distance * i;
641 tmp = (hub_type == AMDGPU_GFXHUB_0) ?
642 RREG32_SOC15_IP(GC, reg) :
643 RREG32_SOC15_IP(MMHUB, reg);
646 tmp |= hub->vm_cntx_cntl_vm_fault;
648 tmp &= ~hub->vm_cntx_cntl_vm_fault;
650 (hub_type == AMDGPU_GFXHUB_0) ?
651 WREG32_SOC15_IP(GC, reg, tmp) :
652 WREG32_SOC15_IP(MMHUB, reg, tmp);
656 void amdgpu_gmc_get_vbios_allocations(struct amdgpu_device *adev)
662 * Currently there is a bug where some memory client outside
663 * of the driver writes to first 8M of VRAM on S3 resume,
664 * this overrides GART which by default gets placed in first 8M and
665 * causes VM_FAULTS once GTT is accessed.
666 * Keep the stolen memory reservation until the while this is not solved.
668 switch (adev->asic_type) {
672 adev->mman.keep_stolen_vga_memory = true;
675 adev->mman.keep_stolen_vga_memory = false;
679 if (amdgpu_sriov_vf(adev) ||
680 !amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE)) {
683 size = amdgpu_gmc_get_vbios_fb_size(adev);
685 if (adev->mman.keep_stolen_vga_memory)
686 size = max(size, (unsigned)AMDGPU_VBIOS_VGA_ALLOCATION);
689 /* set to 0 if the pre-OS buffer uses up most of vram */
690 if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
693 if (size > AMDGPU_VBIOS_VGA_ALLOCATION) {
694 adev->mman.stolen_vga_size = AMDGPU_VBIOS_VGA_ALLOCATION;
695 adev->mman.stolen_extended_size = size - adev->mman.stolen_vga_size;
697 adev->mman.stolen_vga_size = size;
698 adev->mman.stolen_extended_size = 0;
703 * amdgpu_gmc_init_pdb0 - initialize PDB0
705 * @adev: amdgpu_device pointer
707 * This function is only used when GART page table is used
708 * for FB address translatioin. In such a case, we construct
709 * a 2-level system VM page table: PDB0->PTB, to cover both
710 * VRAM of the hive and system memory.
712 * PDB0 is static, initialized once on driver initialization.
713 * The first n entries of PDB0 are used as PTE by setting
714 * P bit to 1, pointing to VRAM. The n+1'th entry points
715 * to a big PTB covering system memory.
718 void amdgpu_gmc_init_pdb0(struct amdgpu_device *adev)
721 uint64_t flags = adev->gart.gart_pte_flags; //TODO it is UC. explore NC/RW?
722 /* Each PDE0 (used as PTE) covers (2^vmid0_page_table_block_size)*2M
724 u64 vram_size = adev->gmc.xgmi.node_segment_size * adev->gmc.xgmi.num_physical_nodes;
725 u64 pde0_page_size = (1ULL<<adev->gmc.vmid0_page_table_block_size)<<21;
726 u64 vram_addr = adev->vm_manager.vram_base_offset -
727 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
728 u64 vram_end = vram_addr + vram_size;
729 u64 gart_ptb_gpu_pa = amdgpu_gmc_vram_pa(adev, adev->gart.bo);
731 flags |= AMDGPU_PTE_VALID | AMDGPU_PTE_READABLE;
732 flags |= AMDGPU_PTE_WRITEABLE;
733 flags |= AMDGPU_PTE_SNOOPED;
734 flags |= AMDGPU_PTE_FRAG((adev->gmc.vmid0_page_table_block_size + 9*1));
735 flags |= AMDGPU_PDE_PTE;
737 /* The first n PDE0 entries are used as PTE,
740 for (i = 0; vram_addr < vram_end; i++, vram_addr += pde0_page_size)
741 amdgpu_gmc_set_pte_pde(adev, adev->gmc.ptr_pdb0, i, vram_addr, flags);
743 /* The n+1'th PDE0 entry points to a huge
744 * PTB who has more than 512 entries each
745 * pointing to a 4K system page
747 flags = AMDGPU_PTE_VALID;
748 flags |= AMDGPU_PDE_BFS(0) | AMDGPU_PTE_SNOOPED;
749 /* Requires gart_ptb_gpu_pa to be 4K aligned */
750 amdgpu_gmc_set_pte_pde(adev, adev->gmc.ptr_pdb0, i, gart_ptb_gpu_pa, flags);
754 * amdgpu_gmc_vram_mc2pa - calculate vram buffer's physical address from MC
757 * @adev: amdgpu_device pointer
758 * @mc_addr: MC address of buffer
760 uint64_t amdgpu_gmc_vram_mc2pa(struct amdgpu_device *adev, uint64_t mc_addr)
762 return mc_addr - adev->gmc.vram_start + adev->vm_manager.vram_base_offset;
766 * amdgpu_gmc_vram_pa - calculate vram buffer object's physical address from
769 * @adev: amdgpu_device pointer
770 * @bo: amdgpu buffer object
772 uint64_t amdgpu_gmc_vram_pa(struct amdgpu_device *adev, struct amdgpu_bo *bo)
774 return amdgpu_gmc_vram_mc2pa(adev, amdgpu_bo_gpu_offset(bo));
778 * amdgpu_gmc_vram_cpu_pa - calculate vram buffer object's physical address
781 * @adev: amdgpu_device pointer
782 * @bo: amdgpu buffer object
784 uint64_t amdgpu_gmc_vram_cpu_pa(struct amdgpu_device *adev, struct amdgpu_bo *bo)
786 return amdgpu_bo_gpu_offset(bo) - adev->gmc.vram_start + adev->gmc.aper_base;
789 void amdgpu_gmc_get_reserved_allocation(struct amdgpu_device *adev)
791 /* Some ASICs need to reserve a region of video memory to avoid access
793 adev->mman.stolen_reserved_offset = 0;
794 adev->mman.stolen_reserved_size = 0;
796 switch (adev->asic_type) {
797 case CHIP_YELLOW_CARP:
798 if (amdgpu_discovery == 0) {
799 adev->mman.stolen_reserved_offset = 0x1ffb0000;
800 adev->mman.stolen_reserved_size = 64 * PAGE_SIZE;