2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include <drm/amdgpu_drm.h>
29 #include "amdgpu_i2c.h"
31 #include "amdgpu_connectors.h"
32 #include "amdgpu_display.h"
33 #include <asm/div64.h>
35 #include <linux/pci.h>
36 #include <linux/pm_runtime.h>
37 #include <drm/drm_crtc_helper.h>
38 #include <drm/drm_edid.h>
39 #include <drm/drm_gem_framebuffer_helper.h>
40 #include <drm/drm_fb_helper.h>
41 #include <drm/drm_fourcc.h>
42 #include <drm/drm_vblank.h>
44 static void amdgpu_display_flip_callback(struct dma_fence *f,
45 struct dma_fence_cb *cb)
47 struct amdgpu_flip_work *work =
48 container_of(cb, struct amdgpu_flip_work, cb);
51 schedule_work(&work->flip_work.work);
54 static bool amdgpu_display_flip_handle_fence(struct amdgpu_flip_work *work,
57 struct dma_fence *fence= *f;
64 if (!dma_fence_add_callback(fence, &work->cb,
65 amdgpu_display_flip_callback))
72 static void amdgpu_display_flip_work_func(struct work_struct *__work)
74 struct delayed_work *delayed_work =
75 container_of(__work, struct delayed_work, work);
76 struct amdgpu_flip_work *work =
77 container_of(delayed_work, struct amdgpu_flip_work, flip_work);
78 struct amdgpu_device *adev = work->adev;
79 struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[work->crtc_id];
81 struct drm_crtc *crtc = &amdgpu_crtc->base;
86 if (amdgpu_display_flip_handle_fence(work, &work->excl))
89 for (i = 0; i < work->shared_count; ++i)
90 if (amdgpu_display_flip_handle_fence(work, &work->shared[i]))
93 /* Wait until we're out of the vertical blank period before the one
94 * targeted by the flip
96 if (amdgpu_crtc->enabled &&
97 (amdgpu_display_get_crtc_scanoutpos(adev_to_drm(adev), work->crtc_id, 0,
98 &vpos, &hpos, NULL, NULL,
100 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
101 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
102 (int)(work->target_vblank -
103 amdgpu_get_vblank_counter_kms(crtc)) > 0) {
104 schedule_delayed_work(&work->flip_work, usecs_to_jiffies(1000));
108 /* We borrow the event spin lock for protecting flip_status */
109 spin_lock_irqsave(&crtc->dev->event_lock, flags);
111 /* Do the flip (mmio) */
112 adev->mode_info.funcs->page_flip(adev, work->crtc_id, work->base, work->async);
114 /* Set the flip status */
115 amdgpu_crtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
116 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
119 DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_SUBMITTED, work: %p,\n",
120 amdgpu_crtc->crtc_id, amdgpu_crtc, work);
125 * Handle unpin events outside the interrupt handler proper.
127 static void amdgpu_display_unpin_work_func(struct work_struct *__work)
129 struct amdgpu_flip_work *work =
130 container_of(__work, struct amdgpu_flip_work, unpin_work);
133 /* unpin of the old buffer */
134 r = amdgpu_bo_reserve(work->old_abo, true);
135 if (likely(r == 0)) {
136 amdgpu_bo_unpin(work->old_abo);
137 amdgpu_bo_unreserve(work->old_abo);
139 DRM_ERROR("failed to reserve buffer after flip\n");
141 amdgpu_bo_unref(&work->old_abo);
146 int amdgpu_display_crtc_page_flip_target(struct drm_crtc *crtc,
147 struct drm_framebuffer *fb,
148 struct drm_pending_vblank_event *event,
149 uint32_t page_flip_flags, uint32_t target,
150 struct drm_modeset_acquire_ctx *ctx)
152 struct drm_device *dev = crtc->dev;
153 struct amdgpu_device *adev = drm_to_adev(dev);
154 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
155 struct drm_gem_object *obj;
156 struct amdgpu_flip_work *work;
157 struct amdgpu_bo *new_abo;
162 work = kzalloc(sizeof *work, GFP_KERNEL);
166 INIT_DELAYED_WORK(&work->flip_work, amdgpu_display_flip_work_func);
167 INIT_WORK(&work->unpin_work, amdgpu_display_unpin_work_func);
171 work->crtc_id = amdgpu_crtc->crtc_id;
172 work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
174 /* schedule unpin of the old buffer */
175 obj = crtc->primary->fb->obj[0];
177 /* take a reference to the old object */
178 work->old_abo = gem_to_amdgpu_bo(obj);
179 amdgpu_bo_ref(work->old_abo);
182 new_abo = gem_to_amdgpu_bo(obj);
184 /* pin the new buffer */
185 r = amdgpu_bo_reserve(new_abo, false);
186 if (unlikely(r != 0)) {
187 DRM_ERROR("failed to reserve new abo buffer before flip\n");
191 if (!adev->enable_virtual_display) {
192 r = amdgpu_bo_pin(new_abo,
193 amdgpu_display_supported_domains(adev, new_abo->flags));
194 if (unlikely(r != 0)) {
195 DRM_ERROR("failed to pin new abo buffer before flip\n");
200 r = amdgpu_ttm_alloc_gart(&new_abo->tbo);
201 if (unlikely(r != 0)) {
202 DRM_ERROR("%p bind failed\n", new_abo);
206 r = dma_resv_get_fences(new_abo->tbo.base.resv, &work->excl,
207 &work->shared_count, &work->shared);
208 if (unlikely(r != 0)) {
209 DRM_ERROR("failed to get fences for buffer\n");
213 amdgpu_bo_get_tiling_flags(new_abo, &tiling_flags);
214 amdgpu_bo_unreserve(new_abo);
216 if (!adev->enable_virtual_display)
217 work->base = amdgpu_bo_gpu_offset(new_abo);
218 work->target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
219 amdgpu_get_vblank_counter_kms(crtc);
221 /* we borrow the event spin lock for protecting flip_wrok */
222 spin_lock_irqsave(&crtc->dev->event_lock, flags);
223 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_NONE) {
224 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
225 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
230 amdgpu_crtc->pflip_status = AMDGPU_FLIP_PENDING;
231 amdgpu_crtc->pflip_works = work;
234 DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_PENDING, work: %p,\n",
235 amdgpu_crtc->crtc_id, amdgpu_crtc, work);
237 crtc->primary->fb = fb;
238 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
239 amdgpu_display_flip_work_func(&work->flip_work.work);
243 if (unlikely(amdgpu_bo_reserve(new_abo, false) != 0)) {
244 DRM_ERROR("failed to reserve new abo in error path\n");
248 if (!adev->enable_virtual_display)
249 amdgpu_bo_unpin(new_abo);
252 amdgpu_bo_unreserve(new_abo);
255 amdgpu_bo_unref(&work->old_abo);
256 dma_fence_put(work->excl);
257 for (i = 0; i < work->shared_count; ++i)
258 dma_fence_put(work->shared[i]);
265 int amdgpu_display_crtc_set_config(struct drm_mode_set *set,
266 struct drm_modeset_acquire_ctx *ctx)
268 struct drm_device *dev;
269 struct amdgpu_device *adev;
270 struct drm_crtc *crtc;
274 if (!set || !set->crtc)
277 dev = set->crtc->dev;
279 ret = pm_runtime_get_sync(dev->dev);
283 ret = drm_crtc_helper_set_config(set, ctx);
285 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
289 pm_runtime_mark_last_busy(dev->dev);
291 adev = drm_to_adev(dev);
292 /* if we have active crtcs and we don't have a power ref,
293 take the current one */
294 if (active && !adev->have_disp_power_ref) {
295 adev->have_disp_power_ref = true;
298 /* if we have no active crtcs, then drop the power ref
300 if (!active && adev->have_disp_power_ref) {
301 pm_runtime_put_autosuspend(dev->dev);
302 adev->have_disp_power_ref = false;
306 /* drop the power reference we got coming in here */
307 pm_runtime_put_autosuspend(dev->dev);
311 static const char *encoder_names[41] = {
331 "INTERNAL_KLDSCP_TMDS1",
332 "INTERNAL_KLDSCP_DVO1",
333 "INTERNAL_KLDSCP_DAC1",
334 "INTERNAL_KLDSCP_DAC2",
343 "INTERNAL_KLDSCP_LVTMA",
355 static const char *hpd_names[6] = {
364 void amdgpu_display_print_display_setup(struct drm_device *dev)
366 struct drm_connector *connector;
367 struct amdgpu_connector *amdgpu_connector;
368 struct drm_encoder *encoder;
369 struct amdgpu_encoder *amdgpu_encoder;
370 struct drm_connector_list_iter iter;
374 drm_connector_list_iter_begin(dev, &iter);
375 DRM_INFO("AMDGPU Display Connectors\n");
376 drm_for_each_connector_iter(connector, &iter) {
377 amdgpu_connector = to_amdgpu_connector(connector);
378 DRM_INFO("Connector %d:\n", i);
379 DRM_INFO(" %s\n", connector->name);
380 if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE)
381 DRM_INFO(" %s\n", hpd_names[amdgpu_connector->hpd.hpd]);
382 if (amdgpu_connector->ddc_bus) {
383 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
384 amdgpu_connector->ddc_bus->rec.mask_clk_reg,
385 amdgpu_connector->ddc_bus->rec.mask_data_reg,
386 amdgpu_connector->ddc_bus->rec.a_clk_reg,
387 amdgpu_connector->ddc_bus->rec.a_data_reg,
388 amdgpu_connector->ddc_bus->rec.en_clk_reg,
389 amdgpu_connector->ddc_bus->rec.en_data_reg,
390 amdgpu_connector->ddc_bus->rec.y_clk_reg,
391 amdgpu_connector->ddc_bus->rec.y_data_reg);
392 if (amdgpu_connector->router.ddc_valid)
393 DRM_INFO(" DDC Router 0x%x/0x%x\n",
394 amdgpu_connector->router.ddc_mux_control_pin,
395 amdgpu_connector->router.ddc_mux_state);
396 if (amdgpu_connector->router.cd_valid)
397 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
398 amdgpu_connector->router.cd_mux_control_pin,
399 amdgpu_connector->router.cd_mux_state);
401 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
402 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
403 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
404 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
405 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
406 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
409 DRM_INFO(" Encoders:\n");
410 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
411 amdgpu_encoder = to_amdgpu_encoder(encoder);
412 devices = amdgpu_encoder->devices & amdgpu_connector->devices;
414 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
415 DRM_INFO(" CRT1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
416 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
417 DRM_INFO(" CRT2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
418 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
419 DRM_INFO(" LCD1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
420 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
421 DRM_INFO(" DFP1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
422 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
423 DRM_INFO(" DFP2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
424 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
425 DRM_INFO(" DFP3: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
426 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
427 DRM_INFO(" DFP4: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
428 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
429 DRM_INFO(" DFP5: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
430 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
431 DRM_INFO(" DFP6: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
432 if (devices & ATOM_DEVICE_TV1_SUPPORT)
433 DRM_INFO(" TV1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
434 if (devices & ATOM_DEVICE_CV_SUPPORT)
435 DRM_INFO(" CV: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
440 drm_connector_list_iter_end(&iter);
443 bool amdgpu_display_ddc_probe(struct amdgpu_connector *amdgpu_connector,
449 struct i2c_msg msgs[] = {
464 /* on hw with routers, select right port */
465 if (amdgpu_connector->router.ddc_valid)
466 amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
469 ret = i2c_transfer(&amdgpu_connector->ddc_bus->aux.ddc, msgs, 2);
471 ret = i2c_transfer(&amdgpu_connector->ddc_bus->adapter, msgs, 2);
475 /* Couldn't find an accessible DDC on this connector */
477 /* Probe also for valid EDID header
478 * EDID header starts with:
479 * 0x00,0xFF,0xFF,0xFF,0xFF,0xFF,0xFF,0x00.
480 * Only the first 6 bytes must be valid as
481 * drm_edid_block_valid() can fix the last 2 bytes */
482 if (drm_edid_header_is_valid(buf) < 6) {
483 /* Couldn't find an accessible EDID on this
490 static const struct drm_framebuffer_funcs amdgpu_fb_funcs = {
491 .destroy = drm_gem_fb_destroy,
492 .create_handle = drm_gem_fb_create_handle,
495 uint32_t amdgpu_display_supported_domains(struct amdgpu_device *adev,
498 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
500 #if defined(CONFIG_DRM_AMD_DC)
502 * if amdgpu_bo_support_uswc returns false it means that USWC mappings
503 * is not supported for this board. But this mapping is required
504 * to avoid hang caused by placement of scanout BO in GTT on certain
505 * APUs. So force the BO placement to VRAM in case this architecture
506 * will not allow USWC mappings.
507 * Also, don't allow GTT domain if the BO doesn't have USWC flag set.
509 if ((bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) &&
510 amdgpu_bo_support_uswc(bo_flags) &&
511 amdgpu_device_asic_has_dc_support(adev->asic_type)) {
512 switch (adev->asic_type) {
515 domain |= AMDGPU_GEM_DOMAIN_GTT;
518 /* enable S/G on PCO and RV2 */
519 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) ||
520 (adev->apu_flags & AMD_APU_IS_PICASSO))
521 domain |= AMDGPU_GEM_DOMAIN_GTT;
525 domain |= AMDGPU_GEM_DOMAIN_GTT;
537 static const struct drm_format_info dcc_formats[] = {
538 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2,
539 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
540 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2,
541 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
542 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2,
543 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
544 .has_alpha = true, },
545 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2,
546 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
547 .has_alpha = true, },
548 { .format = DRM_FORMAT_BGRA8888, .depth = 32, .num_planes = 2,
549 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
550 .has_alpha = true, },
551 { .format = DRM_FORMAT_XRGB2101010, .depth = 30, .num_planes = 2,
552 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
553 { .format = DRM_FORMAT_XBGR2101010, .depth = 30, .num_planes = 2,
554 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
555 { .format = DRM_FORMAT_ARGB2101010, .depth = 30, .num_planes = 2,
556 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
557 .has_alpha = true, },
558 { .format = DRM_FORMAT_ABGR2101010, .depth = 30, .num_planes = 2,
559 .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
560 .has_alpha = true, },
561 { .format = DRM_FORMAT_RGB565, .depth = 16, .num_planes = 2,
562 .cpp = { 2, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
565 static const struct drm_format_info dcc_retile_formats[] = {
566 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 3,
567 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
568 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 3,
569 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
570 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 3,
571 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
572 .has_alpha = true, },
573 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 3,
574 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
575 .has_alpha = true, },
576 { .format = DRM_FORMAT_BGRA8888, .depth = 32, .num_planes = 3,
577 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
578 .has_alpha = true, },
579 { .format = DRM_FORMAT_XRGB2101010, .depth = 30, .num_planes = 3,
580 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
581 { .format = DRM_FORMAT_XBGR2101010, .depth = 30, .num_planes = 3,
582 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
583 { .format = DRM_FORMAT_ARGB2101010, .depth = 30, .num_planes = 3,
584 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
585 .has_alpha = true, },
586 { .format = DRM_FORMAT_ABGR2101010, .depth = 30, .num_planes = 3,
587 .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
588 .has_alpha = true, },
589 { .format = DRM_FORMAT_RGB565, .depth = 16, .num_planes = 3,
590 .cpp = { 2, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
593 static const struct drm_format_info *
594 lookup_format_info(const struct drm_format_info formats[],
595 int num_formats, u32 format)
599 for (i = 0; i < num_formats; i++) {
600 if (formats[i].format == format)
607 const struct drm_format_info *
608 amdgpu_lookup_format_info(u32 format, uint64_t modifier)
610 if (!IS_AMD_FMT_MOD(modifier))
613 if (AMD_FMT_MOD_GET(DCC_RETILE, modifier))
614 return lookup_format_info(dcc_retile_formats,
615 ARRAY_SIZE(dcc_retile_formats),
618 if (AMD_FMT_MOD_GET(DCC, modifier))
619 return lookup_format_info(dcc_formats, ARRAY_SIZE(dcc_formats),
622 /* returning NULL will cause the default format structs to be used. */
628 * Tries to extract the renderable DCC offset from the opaque metadata attached
632 extract_render_dcc_offset(struct amdgpu_device *adev,
633 struct drm_gem_object *obj,
636 struct amdgpu_bo *rbo;
638 uint32_t metadata[10]; /* Something that fits a descriptor + header. */
641 rbo = gem_to_amdgpu_bo(obj);
642 r = amdgpu_bo_reserve(rbo, false);
645 /* Don't show error message when returning -ERESTARTSYS */
646 if (r != -ERESTARTSYS)
647 DRM_ERROR("Unable to reserve buffer: %d\n", r);
651 r = amdgpu_bo_get_metadata(rbo, metadata, sizeof(metadata), &size, NULL);
652 amdgpu_bo_unreserve(rbo);
658 * The first word is the metadata version, and we need space for at least
659 * the version + pci vendor+device id + 8 words for a descriptor.
661 if (size < 40 || metadata[0] != 1)
664 if (adev->family >= AMDGPU_FAMILY_NV) {
665 /* resource word 6/7 META_DATA_ADDRESS{_LO} */
666 *offset = ((u64)metadata[9] << 16u) |
667 ((metadata[8] & 0xFF000000u) >> 16);
669 /* resource word 5/7 META_DATA_ADDRESS */
670 *offset = ((u64)metadata[9] << 8u) |
671 ((u64)(metadata[7] & 0x1FE0000u) << 23);
677 static int convert_tiling_flags_to_modifier(struct amdgpu_framebuffer *afb)
679 struct amdgpu_device *adev = drm_to_adev(afb->base.dev);
680 uint64_t modifier = 0;
682 if (!afb->tiling_flags || !AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE)) {
683 modifier = DRM_FORMAT_MOD_LINEAR;
685 int swizzle = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE);
686 bool has_xor = swizzle >= 16;
689 int pipe_xor_bits = 0;
690 int bank_xor_bits = 0;
693 int pipes = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
694 uint32_t dcc_offset = AMDGPU_TILING_GET(afb->tiling_flags, DCC_OFFSET_256B);
696 switch (swizzle >> 2) {
701 case 5: /* 4KiB _X */
702 block_size_bits = 12;
705 case 4: /* 64 KiB _T */
706 case 6: /* 64 KiB _X */
707 block_size_bits = 16;
710 /* RESERVED or VAR */
714 if (adev->asic_type >= CHIP_SIENNA_CICHLID)
715 version = AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS;
716 else if (adev->family == AMDGPU_FAMILY_NV)
717 version = AMD_FMT_MOD_TILE_VER_GFX10;
719 version = AMD_FMT_MOD_TILE_VER_GFX9;
721 switch (swizzle & 3) {
722 case 0: /* Z microtiling */
724 case 1: /* S microtiling */
726 version = AMD_FMT_MOD_TILE_VER_GFX9;
729 if (!has_xor && afb->base.format->cpp[0] != 4)
730 version = AMD_FMT_MOD_TILE_VER_GFX9;
738 case AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS:
739 pipe_xor_bits = min(block_size_bits - 8, pipes);
740 packers = min(block_size_bits - 8 - pipe_xor_bits,
741 ilog2(adev->gfx.config.gb_addr_config_fields.num_pkrs));
743 case AMD_FMT_MOD_TILE_VER_GFX10:
744 pipe_xor_bits = min(block_size_bits - 8, pipes);
746 case AMD_FMT_MOD_TILE_VER_GFX9:
747 rb = ilog2(adev->gfx.config.gb_addr_config_fields.num_se) +
748 ilog2(adev->gfx.config.gb_addr_config_fields.num_rb_per_se);
749 pipe_xor_bits = min(block_size_bits - 8, pipes +
750 ilog2(adev->gfx.config.gb_addr_config_fields.num_se));
751 bank_xor_bits = min(block_size_bits - 8 - pipe_xor_bits,
752 ilog2(adev->gfx.config.gb_addr_config_fields.num_banks));
757 modifier = AMD_FMT_MOD |
758 AMD_FMT_MOD_SET(TILE, AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE)) |
759 AMD_FMT_MOD_SET(TILE_VERSION, version) |
760 AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
761 AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
762 AMD_FMT_MOD_SET(PACKERS, packers);
764 if (dcc_offset != 0) {
765 bool dcc_i64b = AMDGPU_TILING_GET(afb->tiling_flags, DCC_INDEPENDENT_64B) != 0;
766 bool dcc_i128b = version >= AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS;
767 const struct drm_format_info *format_info;
768 u64 render_dcc_offset;
770 /* Enable constant encode on RAVEN2 and later. */
771 bool dcc_constant_encode = adev->asic_type > CHIP_RAVEN ||
772 (adev->asic_type == CHIP_RAVEN &&
773 adev->external_rev_id >= 0x81);
775 int max_cblock_size = dcc_i64b ? AMD_FMT_MOD_DCC_BLOCK_64B :
776 dcc_i128b ? AMD_FMT_MOD_DCC_BLOCK_128B :
777 AMD_FMT_MOD_DCC_BLOCK_256B;
779 modifier |= AMD_FMT_MOD_SET(DCC, 1) |
780 AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, dcc_constant_encode) |
781 AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, dcc_i64b) |
782 AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, dcc_i128b) |
783 AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, max_cblock_size);
785 afb->base.offsets[1] = dcc_offset * 256 + afb->base.offsets[0];
786 afb->base.pitches[1] =
787 AMDGPU_TILING_GET(afb->tiling_flags, DCC_PITCH_MAX) + 1;
790 * If the userspace driver uses retiling the tiling flags do not contain
791 * info on the renderable DCC buffer. Luckily the opaque metadata contains
792 * the info so we can try to extract it. The kernel does not use this info
793 * but we should convert it to a modifier plane for getfb2, so the
794 * userspace driver that gets it doesn't have to juggle around another DCC
797 if (extract_render_dcc_offset(adev, afb->base.obj[0],
798 &render_dcc_offset) == 0 &&
799 render_dcc_offset != 0 &&
800 render_dcc_offset != afb->base.offsets[1] &&
801 render_dcc_offset < UINT_MAX) {
802 uint32_t dcc_block_bits; /* of base surface data */
804 modifier |= AMD_FMT_MOD_SET(DCC_RETILE, 1);
805 afb->base.offsets[2] = render_dcc_offset;
807 if (adev->family >= AMDGPU_FAMILY_NV) {
810 if (adev->asic_type >= CHIP_SIENNA_CICHLID &&
811 pipes == packers && pipes > 1)
814 dcc_block_bits = max(20, 16 + pipes + extra_pipe);
816 modifier |= AMD_FMT_MOD_SET(RB, rb) |
817 AMD_FMT_MOD_SET(PIPE, pipes);
818 dcc_block_bits = max(20, 18 + rb);
821 dcc_block_bits -= ilog2(afb->base.format->cpp[0]);
822 afb->base.pitches[2] = ALIGN(afb->base.width,
823 1u << ((dcc_block_bits + 1) / 2));
825 format_info = amdgpu_lookup_format_info(afb->base.format->format,
830 afb->base.format = format_info;
834 afb->base.modifier = modifier;
835 afb->base.flags |= DRM_MODE_FB_MODIFIERS;
839 static void get_block_dimensions(unsigned int block_log2, unsigned int cpp,
840 unsigned int *width, unsigned int *height)
842 unsigned int cpp_log2 = ilog2(cpp);
843 unsigned int pixel_log2 = block_log2 - cpp_log2;
844 unsigned int width_log2 = (pixel_log2 + 1) / 2;
845 unsigned int height_log2 = pixel_log2 - width_log2;
847 *width = 1 << width_log2;
848 *height = 1 << height_log2;
851 static unsigned int get_dcc_block_size(uint64_t modifier, bool rb_aligned,
854 unsigned int ver = AMD_FMT_MOD_GET(TILE_VERSION, modifier);
857 case AMD_FMT_MOD_TILE_VER_GFX9: {
859 * TODO: for pipe aligned we may need to check the alignment of the
860 * total size of the surface, which may need to be bigger than the
861 * natural alignment due to some HW workarounds
863 return max(10 + (rb_aligned ? (int)AMD_FMT_MOD_GET(RB, modifier) : 0), 12);
865 case AMD_FMT_MOD_TILE_VER_GFX10:
866 case AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS: {
867 int pipes_log2 = AMD_FMT_MOD_GET(PIPE_XOR_BITS, modifier);
869 if (ver == AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS && pipes_log2 > 1 &&
870 AMD_FMT_MOD_GET(PACKERS, modifier) == pipes_log2)
873 return max(8 + (pipe_aligned ? pipes_log2 : 0), 12);
880 static int amdgpu_display_verify_plane(struct amdgpu_framebuffer *rfb, int plane,
881 const struct drm_format_info *format,
882 unsigned int block_width, unsigned int block_height,
883 unsigned int block_size_log2)
885 unsigned int width = rfb->base.width /
886 ((plane && plane < format->num_planes) ? format->hsub : 1);
887 unsigned int height = rfb->base.height /
888 ((plane && plane < format->num_planes) ? format->vsub : 1);
889 unsigned int cpp = plane < format->num_planes ? format->cpp[plane] : 1;
890 unsigned int block_pitch = block_width * cpp;
891 unsigned int min_pitch = ALIGN(width * cpp, block_pitch);
892 unsigned int block_size = 1 << block_size_log2;
895 if (rfb->base.pitches[plane] % block_pitch) {
896 drm_dbg_kms(rfb->base.dev,
897 "pitch %d for plane %d is not a multiple of block pitch %d\n",
898 rfb->base.pitches[plane], plane, block_pitch);
901 if (rfb->base.pitches[plane] < min_pitch) {
902 drm_dbg_kms(rfb->base.dev,
903 "pitch %d for plane %d is less than minimum pitch %d\n",
904 rfb->base.pitches[plane], plane, min_pitch);
908 /* Force at least natural alignment. */
909 if (rfb->base.offsets[plane] % block_size) {
910 drm_dbg_kms(rfb->base.dev,
911 "offset 0x%x for plane %d is not a multiple of block pitch 0x%x\n",
912 rfb->base.offsets[plane], plane, block_size);
916 size = rfb->base.offsets[plane] +
917 (uint64_t)rfb->base.pitches[plane] / block_pitch *
918 block_size * DIV_ROUND_UP(height, block_height);
920 if (rfb->base.obj[0]->size < size) {
921 drm_dbg_kms(rfb->base.dev,
922 "BO size 0x%zx is less than 0x%llx required for plane %d\n",
923 rfb->base.obj[0]->size, size, plane);
931 static int amdgpu_display_verify_sizes(struct amdgpu_framebuffer *rfb)
933 const struct drm_format_info *format_info = drm_format_info(rfb->base.format->format);
934 uint64_t modifier = rfb->base.modifier;
936 unsigned int i, block_width, block_height, block_size_log2;
938 if (!rfb->base.dev->mode_config.allow_fb_modifiers)
941 for (i = 0; i < format_info->num_planes; ++i) {
942 if (modifier == DRM_FORMAT_MOD_LINEAR) {
943 block_width = 256 / format_info->cpp[i];
947 int swizzle = AMD_FMT_MOD_GET(TILE, modifier);
949 switch ((swizzle & ~3) + 1) {
955 block_size_log2 = 12;
960 block_size_log2 = 16;
963 drm_dbg_kms(rfb->base.dev,
964 "Swizzle mode with unknown block size: %d\n", swizzle);
968 get_block_dimensions(block_size_log2, format_info->cpp[i],
969 &block_width, &block_height);
972 ret = amdgpu_display_verify_plane(rfb, i, format_info,
973 block_width, block_height, block_size_log2);
978 if (AMD_FMT_MOD_GET(DCC, modifier)) {
979 if (AMD_FMT_MOD_GET(DCC_RETILE, modifier)) {
980 block_size_log2 = get_dcc_block_size(modifier, false, false);
981 get_block_dimensions(block_size_log2 + 8, format_info->cpp[0],
982 &block_width, &block_height);
983 ret = amdgpu_display_verify_plane(rfb, i, format_info,
984 block_width, block_height,
990 block_size_log2 = get_dcc_block_size(modifier, true, true);
992 bool pipe_aligned = AMD_FMT_MOD_GET(DCC_PIPE_ALIGN, modifier);
994 block_size_log2 = get_dcc_block_size(modifier, true, pipe_aligned);
996 get_block_dimensions(block_size_log2 + 8, format_info->cpp[0],
997 &block_width, &block_height);
998 ret = amdgpu_display_verify_plane(rfb, i, format_info,
999 block_width, block_height, block_size_log2);
1007 static int amdgpu_display_get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
1008 uint64_t *tiling_flags, bool *tmz_surface)
1010 struct amdgpu_bo *rbo;
1015 *tmz_surface = false;
1019 rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
1020 r = amdgpu_bo_reserve(rbo, false);
1023 /* Don't show error message when returning -ERESTARTSYS */
1024 if (r != -ERESTARTSYS)
1025 DRM_ERROR("Unable to reserve buffer: %d\n", r);
1030 amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
1033 *tmz_surface = amdgpu_bo_encrypted(rbo);
1035 amdgpu_bo_unreserve(rbo);
1040 int amdgpu_display_gem_fb_init(struct drm_device *dev,
1041 struct amdgpu_framebuffer *rfb,
1042 const struct drm_mode_fb_cmd2 *mode_cmd,
1043 struct drm_gem_object *obj)
1047 rfb->base.obj[0] = obj;
1048 drm_helper_mode_fill_fb_struct(dev, &rfb->base, mode_cmd);
1050 ret = amdgpu_display_framebuffer_init(dev, rfb, mode_cmd, obj);
1054 ret = drm_framebuffer_init(dev, &rfb->base, &amdgpu_fb_funcs);
1060 drm_dbg_kms(dev, "Failed to init gem fb: %d\n", ret);
1061 rfb->base.obj[0] = NULL;
1065 int amdgpu_display_gem_fb_verify_and_init(
1066 struct drm_device *dev, struct amdgpu_framebuffer *rfb,
1067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd,
1068 struct drm_gem_object *obj)
1072 rfb->base.obj[0] = obj;
1073 drm_helper_mode_fill_fb_struct(dev, &rfb->base, mode_cmd);
1074 /* Verify that the modifier is supported. */
1075 if (!drm_any_plane_has_format(dev, mode_cmd->pixel_format,
1076 mode_cmd->modifier[0])) {
1078 "unsupported pixel format %p4cc / modifier 0x%llx\n",
1079 &mode_cmd->pixel_format, mode_cmd->modifier[0]);
1085 ret = amdgpu_display_framebuffer_init(dev, rfb, mode_cmd, obj);
1089 ret = drm_framebuffer_init(dev, &rfb->base, &amdgpu_fb_funcs);
1095 drm_dbg_kms(dev, "Failed to verify and init gem fb: %d\n", ret);
1096 rfb->base.obj[0] = NULL;
1100 int amdgpu_display_framebuffer_init(struct drm_device *dev,
1101 struct amdgpu_framebuffer *rfb,
1102 const struct drm_mode_fb_cmd2 *mode_cmd,
1103 struct drm_gem_object *obj)
1108 * This needs to happen before modifier conversion as that might change
1109 * the number of planes.
1111 for (i = 1; i < rfb->base.format->num_planes; ++i) {
1112 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
1113 drm_dbg_kms(dev, "Plane 0 and %d have different BOs: %u vs. %u\n",
1114 i, mode_cmd->handles[0], mode_cmd->handles[i]);
1120 ret = amdgpu_display_get_fb_info(rfb, &rfb->tiling_flags, &rfb->tmz_surface);
1124 if (dev->mode_config.allow_fb_modifiers &&
1125 !(rfb->base.flags & DRM_MODE_FB_MODIFIERS)) {
1126 ret = convert_tiling_flags_to_modifier(rfb);
1128 drm_dbg_kms(dev, "Failed to convert tiling flags 0x%llX to a modifier",
1134 ret = amdgpu_display_verify_sizes(rfb);
1138 for (i = 0; i < rfb->base.format->num_planes; ++i) {
1139 drm_gem_object_get(rfb->base.obj[0]);
1140 rfb->base.obj[i] = rfb->base.obj[0];
1146 struct drm_framebuffer *
1147 amdgpu_display_user_framebuffer_create(struct drm_device *dev,
1148 struct drm_file *file_priv,
1149 const struct drm_mode_fb_cmd2 *mode_cmd)
1151 struct amdgpu_framebuffer *amdgpu_fb;
1152 struct drm_gem_object *obj;
1153 struct amdgpu_bo *bo;
1157 obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
1159 drm_dbg_kms(dev, "No GEM object associated to handle 0x%08X, "
1160 "can't create framebuffer\n", mode_cmd->handles[0]);
1161 return ERR_PTR(-ENOENT);
1164 /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */
1165 bo = gem_to_amdgpu_bo(obj);
1166 domains = amdgpu_display_supported_domains(drm_to_adev(dev), bo->flags);
1167 if (obj->import_attach && !(domains & AMDGPU_GEM_DOMAIN_GTT)) {
1168 drm_dbg_kms(dev, "Cannot create framebuffer from imported dma_buf\n");
1169 drm_gem_object_put(obj);
1170 return ERR_PTR(-EINVAL);
1173 amdgpu_fb = kzalloc(sizeof(*amdgpu_fb), GFP_KERNEL);
1174 if (amdgpu_fb == NULL) {
1175 drm_gem_object_put(obj);
1176 return ERR_PTR(-ENOMEM);
1179 ret = amdgpu_display_gem_fb_verify_and_init(dev, amdgpu_fb, file_priv,
1183 drm_gem_object_put(obj);
1184 return ERR_PTR(ret);
1187 drm_gem_object_put(obj);
1188 return &amdgpu_fb->base;
1191 const struct drm_mode_config_funcs amdgpu_mode_funcs = {
1192 .fb_create = amdgpu_display_user_framebuffer_create,
1193 .output_poll_changed = drm_fb_helper_output_poll_changed,
1196 static const struct drm_prop_enum_list amdgpu_underscan_enum_list[] =
1197 { { UNDERSCAN_OFF, "off" },
1198 { UNDERSCAN_ON, "on" },
1199 { UNDERSCAN_AUTO, "auto" },
1202 static const struct drm_prop_enum_list amdgpu_audio_enum_list[] =
1203 { { AMDGPU_AUDIO_DISABLE, "off" },
1204 { AMDGPU_AUDIO_ENABLE, "on" },
1205 { AMDGPU_AUDIO_AUTO, "auto" },
1208 /* XXX support different dither options? spatial, temporal, both, etc. */
1209 static const struct drm_prop_enum_list amdgpu_dither_enum_list[] =
1210 { { AMDGPU_FMT_DITHER_DISABLE, "off" },
1211 { AMDGPU_FMT_DITHER_ENABLE, "on" },
1214 int amdgpu_display_modeset_create_props(struct amdgpu_device *adev)
1218 adev->mode_info.coherent_mode_property =
1219 drm_property_create_range(adev_to_drm(adev), 0, "coherent", 0, 1);
1220 if (!adev->mode_info.coherent_mode_property)
1223 adev->mode_info.load_detect_property =
1224 drm_property_create_range(adev_to_drm(adev), 0, "load detection", 0, 1);
1225 if (!adev->mode_info.load_detect_property)
1228 drm_mode_create_scaling_mode_property(adev_to_drm(adev));
1230 sz = ARRAY_SIZE(amdgpu_underscan_enum_list);
1231 adev->mode_info.underscan_property =
1232 drm_property_create_enum(adev_to_drm(adev), 0,
1234 amdgpu_underscan_enum_list, sz);
1236 adev->mode_info.underscan_hborder_property =
1237 drm_property_create_range(adev_to_drm(adev), 0,
1238 "underscan hborder", 0, 128);
1239 if (!adev->mode_info.underscan_hborder_property)
1242 adev->mode_info.underscan_vborder_property =
1243 drm_property_create_range(adev_to_drm(adev), 0,
1244 "underscan vborder", 0, 128);
1245 if (!adev->mode_info.underscan_vborder_property)
1248 sz = ARRAY_SIZE(amdgpu_audio_enum_list);
1249 adev->mode_info.audio_property =
1250 drm_property_create_enum(adev_to_drm(adev), 0,
1252 amdgpu_audio_enum_list, sz);
1254 sz = ARRAY_SIZE(amdgpu_dither_enum_list);
1255 adev->mode_info.dither_property =
1256 drm_property_create_enum(adev_to_drm(adev), 0,
1258 amdgpu_dither_enum_list, sz);
1260 if (amdgpu_device_has_dc_support(adev)) {
1261 adev->mode_info.abm_level_property =
1262 drm_property_create_range(adev_to_drm(adev), 0,
1264 if (!adev->mode_info.abm_level_property)
1271 void amdgpu_display_update_priority(struct amdgpu_device *adev)
1273 /* adjustment options for the display watermarks */
1274 if ((amdgpu_disp_priority == 0) || (amdgpu_disp_priority > 2))
1275 adev->mode_info.disp_priority = 0;
1277 adev->mode_info.disp_priority = amdgpu_disp_priority;
1281 static bool amdgpu_display_is_hdtv_mode(const struct drm_display_mode *mode)
1283 /* try and guess if this is a tv or a monitor */
1284 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1285 (mode->vdisplay == 576) || /* 576p */
1286 (mode->vdisplay == 720) || /* 720p */
1287 (mode->vdisplay == 1080)) /* 1080p */
1293 bool amdgpu_display_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1294 const struct drm_display_mode *mode,
1295 struct drm_display_mode *adjusted_mode)
1297 struct drm_device *dev = crtc->dev;
1298 struct drm_encoder *encoder;
1299 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1300 struct amdgpu_encoder *amdgpu_encoder;
1301 struct drm_connector *connector;
1302 u32 src_v = 1, dst_v = 1;
1303 u32 src_h = 1, dst_h = 1;
1305 amdgpu_crtc->h_border = 0;
1306 amdgpu_crtc->v_border = 0;
1308 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1309 if (encoder->crtc != crtc)
1311 amdgpu_encoder = to_amdgpu_encoder(encoder);
1312 connector = amdgpu_get_connector_for_encoder(encoder);
1315 if (amdgpu_encoder->rmx_type == RMX_OFF)
1316 amdgpu_crtc->rmx_type = RMX_OFF;
1317 else if (mode->hdisplay < amdgpu_encoder->native_mode.hdisplay ||
1318 mode->vdisplay < amdgpu_encoder->native_mode.vdisplay)
1319 amdgpu_crtc->rmx_type = amdgpu_encoder->rmx_type;
1321 amdgpu_crtc->rmx_type = RMX_OFF;
1322 /* copy native mode */
1323 memcpy(&amdgpu_crtc->native_mode,
1324 &amdgpu_encoder->native_mode,
1325 sizeof(struct drm_display_mode));
1326 src_v = crtc->mode.vdisplay;
1327 dst_v = amdgpu_crtc->native_mode.vdisplay;
1328 src_h = crtc->mode.hdisplay;
1329 dst_h = amdgpu_crtc->native_mode.hdisplay;
1331 /* fix up for overscan on hdmi */
1332 if ((!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1333 ((amdgpu_encoder->underscan_type == UNDERSCAN_ON) ||
1334 ((amdgpu_encoder->underscan_type == UNDERSCAN_AUTO) &&
1335 drm_detect_hdmi_monitor(amdgpu_connector_edid(connector)) &&
1336 amdgpu_display_is_hdtv_mode(mode)))) {
1337 if (amdgpu_encoder->underscan_hborder != 0)
1338 amdgpu_crtc->h_border = amdgpu_encoder->underscan_hborder;
1340 amdgpu_crtc->h_border = (mode->hdisplay >> 5) + 16;
1341 if (amdgpu_encoder->underscan_vborder != 0)
1342 amdgpu_crtc->v_border = amdgpu_encoder->underscan_vborder;
1344 amdgpu_crtc->v_border = (mode->vdisplay >> 5) + 16;
1345 amdgpu_crtc->rmx_type = RMX_FULL;
1346 src_v = crtc->mode.vdisplay;
1347 dst_v = crtc->mode.vdisplay - (amdgpu_crtc->v_border * 2);
1348 src_h = crtc->mode.hdisplay;
1349 dst_h = crtc->mode.hdisplay - (amdgpu_crtc->h_border * 2);
1352 if (amdgpu_crtc->rmx_type != RMX_OFF) {
1354 a.full = dfixed_const(src_v);
1355 b.full = dfixed_const(dst_v);
1356 amdgpu_crtc->vsc.full = dfixed_div(a, b);
1357 a.full = dfixed_const(src_h);
1358 b.full = dfixed_const(dst_h);
1359 amdgpu_crtc->hsc.full = dfixed_div(a, b);
1361 amdgpu_crtc->vsc.full = dfixed_const(1);
1362 amdgpu_crtc->hsc.full = dfixed_const(1);
1368 * Retrieve current video scanout position of crtc on a given gpu, and
1369 * an optional accurate timestamp of when query happened.
1371 * \param dev Device to query.
1372 * \param pipe Crtc to query.
1373 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
1374 * For driver internal use only also supports these flags:
1376 * USE_REAL_VBLANKSTART to use the real start of vblank instead
1377 * of a fudged earlier start of vblank.
1379 * GET_DISTANCE_TO_VBLANKSTART to return distance to the
1380 * fudged earlier start of vblank in *vpos and the distance
1381 * to true start of vblank in *hpos.
1383 * \param *vpos Location where vertical scanout position should be stored.
1384 * \param *hpos Location where horizontal scanout position should go.
1385 * \param *stime Target location for timestamp taken immediately before
1386 * scanout position query. Can be NULL to skip timestamp.
1387 * \param *etime Target location for timestamp taken immediately after
1388 * scanout position query. Can be NULL to skip timestamp.
1390 * Returns vpos as a positive number while in active scanout area.
1391 * Returns vpos as a negative number inside vblank, counting the number
1392 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1393 * until start of active scanout / end of vblank."
1395 * \return Flags, or'ed together as follows:
1397 * DRM_SCANOUTPOS_VALID = Query successful.
1398 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1399 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1400 * this flag means that returned position may be offset by a constant but
1401 * unknown small number of scanlines wrt. real scanout position.
1404 int amdgpu_display_get_crtc_scanoutpos(struct drm_device *dev,
1405 unsigned int pipe, unsigned int flags, int *vpos,
1406 int *hpos, ktime_t *stime, ktime_t *etime,
1407 const struct drm_display_mode *mode)
1409 u32 vbl = 0, position = 0;
1410 int vbl_start, vbl_end, vtotal, ret = 0;
1413 struct amdgpu_device *adev = drm_to_adev(dev);
1415 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1417 /* Get optional system timestamp before query. */
1419 *stime = ktime_get();
1421 if (amdgpu_display_page_flip_get_scanoutpos(adev, pipe, &vbl, &position) == 0)
1422 ret |= DRM_SCANOUTPOS_VALID;
1424 /* Get optional system timestamp after query. */
1426 *etime = ktime_get();
1428 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1430 /* Decode into vertical and horizontal scanout position. */
1431 *vpos = position & 0x1fff;
1432 *hpos = (position >> 16) & 0x1fff;
1434 /* Valid vblank area boundaries from gpu retrieved? */
1437 ret |= DRM_SCANOUTPOS_ACCURATE;
1438 vbl_start = vbl & 0x1fff;
1439 vbl_end = (vbl >> 16) & 0x1fff;
1442 /* No: Fake something reasonable which gives at least ok results. */
1443 vbl_start = mode->crtc_vdisplay;
1447 /* Called from driver internal vblank counter query code? */
1448 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1449 /* Caller wants distance from real vbl_start in *hpos */
1450 *hpos = *vpos - vbl_start;
1453 /* Fudge vblank to start a few scanlines earlier to handle the
1454 * problem that vblank irqs fire a few scanlines before start
1455 * of vblank. Some driver internal callers need the true vblank
1456 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1458 * The cause of the "early" vblank irq is that the irq is triggered
1459 * by the line buffer logic when the line buffer read position enters
1460 * the vblank, whereas our crtc scanout position naturally lags the
1461 * line buffer read position.
1463 if (!(flags & USE_REAL_VBLANKSTART))
1464 vbl_start -= adev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1466 /* Test scanout position against vblank region. */
1467 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1472 ret |= DRM_SCANOUTPOS_IN_VBLANK;
1474 /* Called from driver internal vblank counter query code? */
1475 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1476 /* Caller wants distance from fudged earlier vbl_start */
1481 /* Check if inside vblank area and apply corrective offsets:
1482 * vpos will then be >=0 in video scanout area, but negative
1483 * within vblank area, counting down the number of lines until
1487 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1488 if (in_vbl && (*vpos >= vbl_start)) {
1489 vtotal = mode->crtc_vtotal;
1491 /* With variable refresh rate displays the vpos can exceed
1492 * the vtotal value. Clamp to 0 to return -vbl_end instead
1493 * of guessing the remaining number of lines until scanout.
1495 *vpos = (*vpos < vtotal) ? (*vpos - vtotal) : 0;
1498 /* Correct for shifted end of vbl at vbl_end. */
1499 *vpos = *vpos - vbl_end;
1504 int amdgpu_display_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc)
1506 if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
1507 return AMDGPU_CRTC_IRQ_NONE;
1511 return AMDGPU_CRTC_IRQ_VBLANK1;
1513 return AMDGPU_CRTC_IRQ_VBLANK2;
1515 return AMDGPU_CRTC_IRQ_VBLANK3;
1517 return AMDGPU_CRTC_IRQ_VBLANK4;
1519 return AMDGPU_CRTC_IRQ_VBLANK5;
1521 return AMDGPU_CRTC_IRQ_VBLANK6;
1523 return AMDGPU_CRTC_IRQ_NONE;
1527 bool amdgpu_crtc_get_scanout_position(struct drm_crtc *crtc,
1528 bool in_vblank_irq, int *vpos,
1529 int *hpos, ktime_t *stime, ktime_t *etime,
1530 const struct drm_display_mode *mode)
1532 struct drm_device *dev = crtc->dev;
1533 unsigned int pipe = crtc->index;
1535 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1536 stime, etime, mode);
1539 int amdgpu_display_suspend_helper(struct amdgpu_device *adev)
1541 struct drm_device *dev = adev_to_drm(adev);
1542 struct drm_crtc *crtc;
1543 struct drm_connector *connector;
1544 struct drm_connector_list_iter iter;
1547 /* turn off display hw */
1548 drm_modeset_lock_all(dev);
1549 drm_connector_list_iter_begin(dev, &iter);
1550 drm_for_each_connector_iter(connector, &iter)
1551 drm_helper_connector_dpms(connector,
1553 drm_connector_list_iter_end(&iter);
1554 drm_modeset_unlock_all(dev);
1555 /* unpin the front buffers and cursors */
1556 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1557 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1558 struct drm_framebuffer *fb = crtc->primary->fb;
1559 struct amdgpu_bo *robj;
1561 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
1562 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1563 r = amdgpu_bo_reserve(aobj, true);
1565 amdgpu_bo_unpin(aobj);
1566 amdgpu_bo_unreserve(aobj);
1570 if (fb == NULL || fb->obj[0] == NULL) {
1573 robj = gem_to_amdgpu_bo(fb->obj[0]);
1574 /* don't unpin kernel fb objects */
1575 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
1576 r = amdgpu_bo_reserve(robj, true);
1578 amdgpu_bo_unpin(robj);
1579 amdgpu_bo_unreserve(robj);
1586 int amdgpu_display_resume_helper(struct amdgpu_device *adev)
1588 struct drm_device *dev = adev_to_drm(adev);
1589 struct drm_connector *connector;
1590 struct drm_connector_list_iter iter;
1591 struct drm_crtc *crtc;
1595 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1596 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1598 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
1599 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1600 r = amdgpu_bo_reserve(aobj, true);
1602 r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
1604 dev_err(adev->dev, "Failed to pin cursor BO (%d)\n", r);
1605 amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
1606 amdgpu_bo_unreserve(aobj);
1611 drm_helper_resume_force_mode(dev);
1613 /* turn on display hw */
1614 drm_modeset_lock_all(dev);
1616 drm_connector_list_iter_begin(dev, &iter);
1617 drm_for_each_connector_iter(connector, &iter)
1618 drm_helper_connector_dpms(connector,
1620 drm_connector_list_iter_end(&iter);
1622 drm_modeset_unlock_all(dev);