2 * Register cache access API
4 * Copyright 2011 Wolfson Microelectronics plc
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/slab.h>
14 #include <linux/export.h>
15 #include <linux/device.h>
16 #include <trace/events/regmap.h>
17 #include <linux/bsearch.h>
18 #include <linux/sort.h>
22 static const struct regcache_ops *cache_types[] = {
28 static int regcache_hw_init(struct regmap *map)
36 if (!map->num_reg_defaults_raw)
39 if (!map->reg_defaults_raw) {
40 u32 cache_bypass = map->cache_bypass;
41 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
43 /* Bypass the cache access till data read from HW*/
44 map->cache_bypass = 1;
45 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
48 ret = regmap_raw_read(map, 0, tmp_buf,
49 map->num_reg_defaults_raw);
50 map->cache_bypass = cache_bypass;
55 map->reg_defaults_raw = tmp_buf;
59 /* calculate the size of reg_defaults */
60 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) {
61 val = regcache_get_val(map, map->reg_defaults_raw, i);
62 if (regmap_volatile(map, i * map->reg_stride))
67 map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
69 if (!map->reg_defaults) {
74 /* fill the reg_defaults */
75 map->num_reg_defaults = count;
76 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
77 val = regcache_get_val(map, map->reg_defaults_raw, i);
78 if (regmap_volatile(map, i * map->reg_stride))
80 map->reg_defaults[j].reg = i * map->reg_stride;
81 map->reg_defaults[j].def = val;
89 kfree(map->reg_defaults_raw);
94 int regcache_init(struct regmap *map, const struct regmap_config *config)
100 for (i = 0; i < config->num_reg_defaults; i++)
101 if (config->reg_defaults[i].reg % map->reg_stride)
104 if (map->cache_type == REGCACHE_NONE) {
105 map->cache_bypass = true;
109 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
110 if (cache_types[i]->type == map->cache_type)
113 if (i == ARRAY_SIZE(cache_types)) {
114 dev_err(map->dev, "Could not match compress type: %d\n",
119 map->num_reg_defaults = config->num_reg_defaults;
120 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
121 map->reg_defaults_raw = config->reg_defaults_raw;
122 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
123 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
124 map->cache_present = NULL;
125 map->cache_present_nbits = 0;
128 map->cache_ops = cache_types[i];
130 if (!map->cache_ops->read ||
131 !map->cache_ops->write ||
132 !map->cache_ops->name)
135 /* We still need to ensure that the reg_defaults
136 * won't vanish from under us. We'll need to make
139 if (config->reg_defaults) {
140 if (!map->num_reg_defaults)
142 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
143 sizeof(struct reg_default), GFP_KERNEL);
146 map->reg_defaults = tmp_buf;
147 } else if (map->num_reg_defaults_raw) {
148 /* Some devices such as PMICs don't have cache defaults,
149 * we cope with this by reading back the HW registers and
150 * crafting the cache defaults by hand.
152 ret = regcache_hw_init(map);
157 if (!map->max_register)
158 map->max_register = map->num_reg_defaults_raw;
160 if (map->cache_ops->init) {
161 dev_dbg(map->dev, "Initializing %s cache\n",
162 map->cache_ops->name);
163 ret = map->cache_ops->init(map);
170 kfree(map->reg_defaults);
172 kfree(map->reg_defaults_raw);
177 void regcache_exit(struct regmap *map)
179 if (map->cache_type == REGCACHE_NONE)
182 BUG_ON(!map->cache_ops);
184 kfree(map->cache_present);
185 kfree(map->reg_defaults);
187 kfree(map->reg_defaults_raw);
189 if (map->cache_ops->exit) {
190 dev_dbg(map->dev, "Destroying %s cache\n",
191 map->cache_ops->name);
192 map->cache_ops->exit(map);
197 * regcache_read: Fetch the value of a given register from the cache.
199 * @map: map to configure.
200 * @reg: The register index.
201 * @value: The value to be returned.
203 * Return a negative value on failure, 0 on success.
205 int regcache_read(struct regmap *map,
206 unsigned int reg, unsigned int *value)
210 if (map->cache_type == REGCACHE_NONE)
213 BUG_ON(!map->cache_ops);
215 if (!regmap_volatile(map, reg)) {
216 ret = map->cache_ops->read(map, reg, value);
219 trace_regmap_reg_read_cache(map->dev, reg, *value);
228 * regcache_write: Set the value of a given register in the cache.
230 * @map: map to configure.
231 * @reg: The register index.
232 * @value: The new register value.
234 * Return a negative value on failure, 0 on success.
236 int regcache_write(struct regmap *map,
237 unsigned int reg, unsigned int value)
239 if (map->cache_type == REGCACHE_NONE)
242 BUG_ON(!map->cache_ops);
244 if (!regmap_writeable(map, reg))
247 if (!regmap_volatile(map, reg))
248 return map->cache_ops->write(map, reg, value);
253 static int regcache_default_sync(struct regmap *map, unsigned int min,
258 for (reg = min; reg <= max; reg++) {
262 if (regmap_volatile(map, reg))
265 ret = regcache_read(map, reg, &val);
269 /* Is this the hardware default? If so skip. */
270 ret = regcache_lookup_reg(map, reg);
271 if (ret >= 0 && val == map->reg_defaults[ret].def)
274 map->cache_bypass = 1;
275 ret = _regmap_write(map, reg, val);
276 map->cache_bypass = 0;
279 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
286 * regcache_sync: Sync the register cache with the hardware.
288 * @map: map to configure.
290 * Any registers that should not be synced should be marked as
291 * volatile. In general drivers can choose not to use the provided
292 * syncing functionality if they so require.
294 * Return a negative value on failure, 0 on success.
296 int regcache_sync(struct regmap *map)
303 BUG_ON(!map->cache_ops);
305 map->lock(map->lock_arg);
306 /* Remember the initial bypass state */
307 bypass = map->cache_bypass;
308 dev_dbg(map->dev, "Syncing %s cache\n",
309 map->cache_ops->name);
310 name = map->cache_ops->name;
311 trace_regcache_sync(map->dev, name, "start");
313 if (!map->cache_dirty)
316 /* Apply any patch first */
317 map->cache_bypass = 1;
318 for (i = 0; i < map->patch_regs; i++) {
319 if (map->patch[i].reg % map->reg_stride) {
323 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
325 dev_err(map->dev, "Failed to write %x = %x: %d\n",
326 map->patch[i].reg, map->patch[i].def, ret);
330 map->cache_bypass = 0;
332 if (map->cache_ops->sync)
333 ret = map->cache_ops->sync(map, 0, map->max_register);
335 ret = regcache_default_sync(map, 0, map->max_register);
338 map->cache_dirty = false;
341 trace_regcache_sync(map->dev, name, "stop");
342 /* Restore the bypass state */
343 map->cache_bypass = bypass;
344 map->unlock(map->lock_arg);
348 EXPORT_SYMBOL_GPL(regcache_sync);
351 * regcache_sync_region: Sync part of the register cache with the hardware.
354 * @min: first register to sync
355 * @max: last register to sync
357 * Write all non-default register values in the specified region to
360 * Return a negative value on failure, 0 on success.
362 int regcache_sync_region(struct regmap *map, unsigned int min,
369 BUG_ON(!map->cache_ops);
371 map->lock(map->lock_arg);
373 /* Remember the initial bypass state */
374 bypass = map->cache_bypass;
376 name = map->cache_ops->name;
377 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
379 trace_regcache_sync(map->dev, name, "start region");
381 if (!map->cache_dirty)
384 if (map->cache_ops->sync)
385 ret = map->cache_ops->sync(map, min, max);
387 ret = regcache_default_sync(map, min, max);
390 trace_regcache_sync(map->dev, name, "stop region");
391 /* Restore the bypass state */
392 map->cache_bypass = bypass;
393 map->unlock(map->lock_arg);
397 EXPORT_SYMBOL_GPL(regcache_sync_region);
400 * regcache_drop_region: Discard part of the register cache
402 * @map: map to operate on
403 * @min: first register to discard
404 * @max: last register to discard
406 * Discard part of the register cache.
408 * Return a negative value on failure, 0 on success.
410 int regcache_drop_region(struct regmap *map, unsigned int min,
416 if (!map->cache_present && !(map->cache_ops && map->cache_ops->drop))
419 map->lock(map->lock_arg);
421 trace_regcache_drop_region(map->dev, min, max);
423 if (map->cache_present)
424 for (reg = min; reg < max + 1; reg++)
425 clear_bit(reg, map->cache_present);
427 if (map->cache_ops && map->cache_ops->drop)
428 ret = map->cache_ops->drop(map, min, max);
430 map->unlock(map->lock_arg);
434 EXPORT_SYMBOL_GPL(regcache_drop_region);
437 * regcache_cache_only: Put a register map into cache only mode
439 * @map: map to configure
440 * @cache_only: flag if changes should be written to the hardware
442 * When a register map is marked as cache only writes to the register
443 * map API will only update the register cache, they will not cause
444 * any hardware changes. This is useful for allowing portions of
445 * drivers to act as though the device were functioning as normal when
446 * it is disabled for power saving reasons.
448 void regcache_cache_only(struct regmap *map, bool enable)
450 map->lock(map->lock_arg);
451 WARN_ON(map->cache_bypass && enable);
452 map->cache_only = enable;
453 trace_regmap_cache_only(map->dev, enable);
454 map->unlock(map->lock_arg);
456 EXPORT_SYMBOL_GPL(regcache_cache_only);
459 * regcache_mark_dirty: Mark the register cache as dirty
463 * Mark the register cache as dirty, for example due to the device
464 * having been powered down for suspend. If the cache is not marked
465 * as dirty then the cache sync will be suppressed.
467 void regcache_mark_dirty(struct regmap *map)
469 map->lock(map->lock_arg);
470 map->cache_dirty = true;
471 map->unlock(map->lock_arg);
473 EXPORT_SYMBOL_GPL(regcache_mark_dirty);
476 * regcache_cache_bypass: Put a register map into cache bypass mode
478 * @map: map to configure
479 * @cache_bypass: flag if changes should not be written to the hardware
481 * When a register map is marked with the cache bypass option, writes
482 * to the register map API will only update the hardware and not the
483 * the cache directly. This is useful when syncing the cache back to
486 void regcache_cache_bypass(struct regmap *map, bool enable)
488 map->lock(map->lock_arg);
489 WARN_ON(map->cache_only && enable);
490 map->cache_bypass = enable;
491 trace_regmap_cache_bypass(map->dev, enable);
492 map->unlock(map->lock_arg);
494 EXPORT_SYMBOL_GPL(regcache_cache_bypass);
496 int regcache_set_reg_present(struct regmap *map, unsigned int reg)
498 unsigned long *cache_present;
499 unsigned int cache_present_size;
504 cache_present_size = BITS_TO_LONGS(nregs);
505 cache_present_size *= sizeof(long);
507 if (!map->cache_present) {
508 cache_present = kmalloc(cache_present_size, GFP_KERNEL);
511 bitmap_zero(cache_present, nregs);
512 map->cache_present = cache_present;
513 map->cache_present_nbits = nregs;
516 if (nregs > map->cache_present_nbits) {
517 cache_present = krealloc(map->cache_present,
518 cache_present_size, GFP_KERNEL);
521 for (i = 0; i < nregs; i++)
522 if (i >= map->cache_present_nbits)
523 clear_bit(i, cache_present);
524 map->cache_present = cache_present;
525 map->cache_present_nbits = nregs;
528 set_bit(reg, map->cache_present);
532 bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
535 if (regcache_get_val(map, base, idx) == val)
538 /* Use device native format if possible */
539 if (map->format.format_val) {
540 map->format.format_val(base + (map->cache_word_size * idx),
545 switch (map->cache_word_size) {
567 unsigned int regcache_get_val(struct regmap *map, const void *base,
573 /* Use device native format if possible */
574 if (map->format.parse_val)
575 return map->format.parse_val(regcache_get_val_addr(map, base,
578 switch (map->cache_word_size) {
580 const u8 *cache = base;
584 const u16 *cache = base;
588 const u32 *cache = base;
598 static int regcache_default_cmp(const void *a, const void *b)
600 const struct reg_default *_a = a;
601 const struct reg_default *_b = b;
603 return _a->reg - _b->reg;
606 int regcache_lookup_reg(struct regmap *map, unsigned int reg)
608 struct reg_default key;
609 struct reg_default *r;
614 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
615 sizeof(struct reg_default), regcache_default_cmp);
618 return r - map->reg_defaults;
623 static int regcache_sync_block_single(struct regmap *map, void *block,
624 unsigned int block_base,
625 unsigned int start, unsigned int end)
627 unsigned int i, regtmp, val;
630 for (i = start; i < end; i++) {
631 regtmp = block_base + (i * map->reg_stride);
633 if (!regcache_reg_present(map, regtmp))
636 val = regcache_get_val(map, block, i);
638 /* Is this the hardware default? If so skip. */
639 ret = regcache_lookup_reg(map, regtmp);
640 if (ret >= 0 && val == map->reg_defaults[ret].def)
643 map->cache_bypass = 1;
645 ret = _regmap_write(map, regtmp, val);
647 map->cache_bypass = 0;
650 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
657 static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
658 unsigned int base, unsigned int cur)
660 size_t val_bytes = map->format.val_bytes;
668 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
669 count * val_bytes, count, base, cur - 1);
671 map->cache_bypass = 1;
673 ret = _regmap_raw_write(map, base, *data, count * val_bytes,
676 map->cache_bypass = 0;
683 static int regcache_sync_block_raw(struct regmap *map, void *block,
684 unsigned int block_base, unsigned int start,
688 unsigned int regtmp = 0;
689 unsigned int base = 0;
690 const void *data = NULL;
693 for (i = start; i < end; i++) {
694 regtmp = block_base + (i * map->reg_stride);
696 if (!regcache_reg_present(map, regtmp)) {
697 ret = regcache_sync_block_raw_flush(map, &data,
704 val = regcache_get_val(map, block, i);
706 /* Is this the hardware default? If so skip. */
707 ret = regcache_lookup_reg(map, regtmp);
708 if (ret >= 0 && val == map->reg_defaults[ret].def) {
709 ret = regcache_sync_block_raw_flush(map, &data,
717 data = regcache_get_val_addr(map, block, i);
722 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
726 int regcache_sync_block(struct regmap *map, void *block,
727 unsigned int block_base, unsigned int start,
730 if (regmap_can_raw_write(map))
731 return regcache_sync_block_raw(map, block, block_base,
734 return regcache_sync_block_single(map, block, block_base,