1 // SPDX-License-Identifier: GPL-2.0
3 * rt1011.c -- rt1011 ALSA SoC amplifier component driver
5 * Copyright(c) 2019 Realtek Semiconductor Corp.
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/init.h>
14 #include <linux/delay.h>
16 #include <linux/i2c.h>
17 #include <linux/acpi.h>
18 #include <linux/regmap.h>
19 #include <linux/platform_device.h>
20 #include <linux/firmware.h>
21 #include <sound/core.h>
22 #include <sound/pcm.h>
23 #include <sound/pcm_params.h>
24 #include <sound/soc.h>
25 #include <sound/soc-dapm.h>
26 #include <sound/initval.h>
27 #include <sound/tlv.h>
32 static int rt1011_calibrate(struct rt1011_priv *rt1011,
33 unsigned char cali_flag);
35 static const struct reg_sequence init_list[] = {
37 { RT1011_POWER_9, 0xa840 },
39 { RT1011_ADC_SET_5, 0x0a20 },
40 { RT1011_DAC_SET_2, 0xa032 },
42 { RT1011_SPK_PRO_DC_DET_1, 0xb00c },
43 { RT1011_SPK_PRO_DC_DET_2, 0xcccc },
45 { RT1011_A_TIMING_1, 0x6054 },
47 { RT1011_POWER_7, 0x3e55 },
48 { RT1011_POWER_8, 0x0520 },
49 { RT1011_BOOST_CON_1, 0xe188 },
50 { RT1011_POWER_4, 0x16f2 },
52 { RT1011_CROSS_BQ_SET_1, 0x0004 },
53 { RT1011_SIL_DET, 0xc313 },
54 { RT1011_SINE_GEN_REG_1, 0x0707 },
56 { RT1011_DC_CALIB_CLASSD_3, 0xcb00 },
58 { RT1011_DAC_SET_1, 0xe702 },
59 { RT1011_DAC_SET_3, 0x2004 },
62 static const struct reg_default rt1011_reg[] = {
679 static int rt1011_reg_init(struct snd_soc_component *component)
681 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
683 regmap_multi_reg_write(rt1011->regmap,
684 init_list, ARRAY_SIZE(init_list));
688 static bool rt1011_volatile_register(struct device *dev, unsigned int reg)
695 case RT1011_VERSION_ID:
696 case RT1011_VENDOR_ID:
697 case RT1011_DEVICE_ID:
699 case RT1011_DAC_SET_3:
701 case RT1011_SPK_VOL_TEST_OUT:
702 case RT1011_VBAT_VOL_DET_1:
703 case RT1011_VBAT_TEST_OUT_1:
704 case RT1011_VBAT_TEST_OUT_2:
705 case RT1011_VBAT_PROTECTION:
706 case RT1011_VBAT_DET:
707 case RT1011_BOOST_CON_1:
708 case RT1011_SHORT_CIRCUIT_DET_1:
709 case RT1011_SPK_TEMP_PROTECT_3:
710 case RT1011_SPK_TEMP_PROTECT_6:
711 case RT1011_SPK_PRO_DC_DET_3:
712 case RT1011_SPK_PRO_DC_DET_7:
713 case RT1011_SPK_PRO_DC_DET_8:
716 case RT1011_EXCUR_PROTECT_1:
717 case RT1011_CROSS_BQ_SET_1:
718 case RT1011_CROSS_BQ_SET_2:
719 case RT1011_BQ_SET_0:
720 case RT1011_BQ_SET_1:
721 case RT1011_BQ_SET_2:
722 case RT1011_TEST_PAD_STATUS:
723 case RT1011_DC_CALIB_CLASSD_1:
724 case RT1011_DC_CALIB_CLASSD_5:
725 case RT1011_DC_CALIB_CLASSD_6:
726 case RT1011_DC_CALIB_CLASSD_7:
727 case RT1011_DC_CALIB_CLASSD_8:
728 case RT1011_SINE_GEN_REG_2:
729 case RT1011_STP_CALIB_RS_TEMP:
730 case RT1011_SPK_RESISTANCE_1:
731 case RT1011_SPK_RESISTANCE_2:
732 case RT1011_SPK_THERMAL:
733 case RT1011_ALC_BK_GAIN_O:
734 case RT1011_ALC_BK_GAIN_O_PRE:
735 case RT1011_SPK_DC_O_23_16:
736 case RT1011_SPK_DC_O_15_0:
737 case RT1011_INIT_RECIPROCAL_SYN_24_16:
738 case RT1011_INIT_RECIPROCAL_SYN_15_0:
739 case RT1011_SPK_EXCURSION_23_16:
740 case RT1011_SPK_EXCURSION_15_0:
741 case RT1011_SEP_MAIN_OUT_23_16:
742 case RT1011_SEP_MAIN_OUT_15_0:
743 case RT1011_ALC_DRC_HB_INTERNAL_5:
744 case RT1011_ALC_DRC_HB_INTERNAL_6:
745 case RT1011_ALC_DRC_HB_INTERNAL_7:
746 case RT1011_ALC_DRC_BB_INTERNAL_5:
747 case RT1011_ALC_DRC_BB_INTERNAL_6:
748 case RT1011_ALC_DRC_BB_INTERNAL_7:
749 case RT1011_ALC_DRC_POS_INTERNAL_5:
750 case RT1011_ALC_DRC_POS_INTERNAL_6:
751 case RT1011_ALC_DRC_POS_INTERNAL_7:
752 case RT1011_ALC_DRC_POS_INTERNAL_8:
753 case RT1011_ALC_DRC_POS_INTERNAL_9:
754 case RT1011_ALC_DRC_POS_INTERNAL_10:
755 case RT1011_ALC_DRC_POS_INTERNAL_11:
757 case RT1011_EFUSE_CONTROL_1:
758 case RT1011_EFUSE_CONTROL_2:
759 case RT1011_EFUSE_MATCH_DONE ... RT1011_EFUSE_READ_R0_3_15_0:
767 static bool rt1011_readable_register(struct device *dev, unsigned int reg)
782 case RT1011_PRIV_INDEX:
783 case RT1011_PRIV_DATA:
784 case RT1011_CUSTOMER_ID:
786 case RT1011_VERSION_ID:
787 case RT1011_VENDOR_ID:
788 case RT1011_DEVICE_ID:
789 case RT1011_DUM_RW_0:
791 case RT1011_DUM_RW_1:
793 case RT1011_MAN_I2C_DEV:
794 case RT1011_DAC_SET_1:
795 case RT1011_DAC_SET_2:
796 case RT1011_DAC_SET_3:
798 case RT1011_ADC_SET_1:
799 case RT1011_ADC_SET_2:
800 case RT1011_ADC_SET_3:
801 case RT1011_ADC_SET_4:
802 case RT1011_ADC_SET_5:
803 case RT1011_TDM_TOTAL_SET:
804 case RT1011_TDM1_SET_TCON:
805 case RT1011_TDM1_SET_1:
806 case RT1011_TDM1_SET_2:
807 case RT1011_TDM1_SET_3:
808 case RT1011_TDM1_SET_4:
809 case RT1011_TDM1_SET_5:
810 case RT1011_TDM2_SET_1:
811 case RT1011_TDM2_SET_2:
812 case RT1011_TDM2_SET_3:
813 case RT1011_TDM2_SET_4:
814 case RT1011_TDM2_SET_5:
818 case RT1011_ADRC_LIMIT:
820 case RT1011_A_TIMING_1:
821 case RT1011_A_TIMING_2:
822 case RT1011_A_TEMP_SEN:
823 case RT1011_SPK_VOL_DET_1:
824 case RT1011_SPK_VOL_DET_2:
825 case RT1011_SPK_VOL_TEST_OUT:
826 case RT1011_VBAT_VOL_DET_1:
827 case RT1011_VBAT_VOL_DET_2:
828 case RT1011_VBAT_TEST_OUT_1:
829 case RT1011_VBAT_TEST_OUT_2:
830 case RT1011_VBAT_PROTECTION:
831 case RT1011_VBAT_DET:
841 case RT1011_CLASS_D_POS:
842 case RT1011_BOOST_CON_1:
843 case RT1011_BOOST_CON_2:
844 case RT1011_ANALOG_CTRL:
845 case RT1011_POWER_SEQ:
846 case RT1011_SHORT_CIRCUIT_DET_1:
847 case RT1011_SHORT_CIRCUIT_DET_2:
848 case RT1011_SPK_TEMP_PROTECT_0:
849 case RT1011_SPK_TEMP_PROTECT_1:
850 case RT1011_SPK_TEMP_PROTECT_2:
851 case RT1011_SPK_TEMP_PROTECT_3:
852 case RT1011_SPK_TEMP_PROTECT_4:
853 case RT1011_SPK_TEMP_PROTECT_5:
854 case RT1011_SPK_TEMP_PROTECT_6:
855 case RT1011_SPK_TEMP_PROTECT_7:
856 case RT1011_SPK_TEMP_PROTECT_8:
857 case RT1011_SPK_TEMP_PROTECT_9:
858 case RT1011_SPK_PRO_DC_DET_1:
859 case RT1011_SPK_PRO_DC_DET_2:
860 case RT1011_SPK_PRO_DC_DET_3:
861 case RT1011_SPK_PRO_DC_DET_4:
862 case RT1011_SPK_PRO_DC_DET_5:
863 case RT1011_SPK_PRO_DC_DET_6:
864 case RT1011_SPK_PRO_DC_DET_7:
865 case RT1011_SPK_PRO_DC_DET_8:
870 case RT1011_THER_FOLD_BACK_1:
871 case RT1011_THER_FOLD_BACK_2:
872 case RT1011_EXCUR_PROTECT_1:
873 case RT1011_EXCUR_PROTECT_2:
874 case RT1011_EXCUR_PROTECT_3:
875 case RT1011_EXCUR_PROTECT_4:
876 case RT1011_BAT_GAIN_1:
877 case RT1011_BAT_GAIN_2:
878 case RT1011_BAT_GAIN_3:
879 case RT1011_BAT_GAIN_4:
880 case RT1011_BAT_GAIN_5:
881 case RT1011_BAT_GAIN_6:
882 case RT1011_BAT_GAIN_7:
883 case RT1011_BAT_GAIN_8:
884 case RT1011_BAT_GAIN_9:
885 case RT1011_BAT_GAIN_10:
886 case RT1011_BAT_GAIN_11:
887 case RT1011_BAT_RT_THMAX_1:
888 case RT1011_BAT_RT_THMAX_2:
889 case RT1011_BAT_RT_THMAX_3:
890 case RT1011_BAT_RT_THMAX_4:
891 case RT1011_BAT_RT_THMAX_5:
892 case RT1011_BAT_RT_THMAX_6:
893 case RT1011_BAT_RT_THMAX_7:
894 case RT1011_BAT_RT_THMAX_8:
895 case RT1011_BAT_RT_THMAX_9:
896 case RT1011_BAT_RT_THMAX_10:
897 case RT1011_BAT_RT_THMAX_11:
898 case RT1011_BAT_RT_THMAX_12:
899 case RT1011_SPREAD_SPECTURM:
900 case RT1011_PRO_GAIN_MODE:
901 case RT1011_RT_DRC_CROSS:
902 case RT1011_RT_DRC_HB_1:
903 case RT1011_RT_DRC_HB_2:
904 case RT1011_RT_DRC_HB_3:
905 case RT1011_RT_DRC_HB_4:
906 case RT1011_RT_DRC_HB_5:
907 case RT1011_RT_DRC_HB_6:
908 case RT1011_RT_DRC_HB_7:
909 case RT1011_RT_DRC_HB_8:
910 case RT1011_RT_DRC_BB_1:
911 case RT1011_RT_DRC_BB_2:
912 case RT1011_RT_DRC_BB_3:
913 case RT1011_RT_DRC_BB_4:
914 case RT1011_RT_DRC_BB_5:
915 case RT1011_RT_DRC_BB_6:
916 case RT1011_RT_DRC_BB_7:
917 case RT1011_RT_DRC_BB_8:
918 case RT1011_RT_DRC_POS_1:
919 case RT1011_RT_DRC_POS_2:
920 case RT1011_RT_DRC_POS_3:
921 case RT1011_RT_DRC_POS_4:
922 case RT1011_RT_DRC_POS_5:
923 case RT1011_RT_DRC_POS_6:
924 case RT1011_RT_DRC_POS_7:
925 case RT1011_RT_DRC_POS_8:
926 case RT1011_CROSS_BQ_SET_1:
927 case RT1011_CROSS_BQ_SET_2:
928 case RT1011_BQ_SET_0:
929 case RT1011_BQ_SET_1:
930 case RT1011_BQ_SET_2:
931 case RT1011_BQ_PRE_GAIN_28_16:
932 case RT1011_BQ_PRE_GAIN_15_0:
933 case RT1011_BQ_POST_GAIN_28_16:
934 case RT1011_BQ_POST_GAIN_15_0:
935 case RT1011_BQ_H0_28_16 ... RT1011_BQ_A2_15_0:
936 case RT1011_BQ_1_H0_28_16 ... RT1011_BQ_1_A2_15_0:
937 case RT1011_BQ_2_H0_28_16 ... RT1011_BQ_2_A2_15_0:
938 case RT1011_BQ_3_H0_28_16 ... RT1011_BQ_3_A2_15_0:
939 case RT1011_BQ_4_H0_28_16 ... RT1011_BQ_4_A2_15_0:
940 case RT1011_BQ_5_H0_28_16 ... RT1011_BQ_5_A2_15_0:
941 case RT1011_BQ_6_H0_28_16 ... RT1011_BQ_6_A2_15_0:
942 case RT1011_BQ_7_H0_28_16 ... RT1011_BQ_7_A2_15_0:
943 case RT1011_BQ_8_H0_28_16 ... RT1011_BQ_8_A2_15_0:
944 case RT1011_BQ_9_H0_28_16 ... RT1011_BQ_9_A2_15_0:
945 case RT1011_BQ_10_H0_28_16 ... RT1011_BQ_10_A2_15_0:
946 case RT1011_TEST_PAD_STATUS ... RT1011_PLL_INTERNAL_SET:
947 case RT1011_TEST_OUT_1 ... RT1011_TEST_OUT_3:
948 case RT1011_DC_CALIB_CLASSD_1 ... RT1011_DC_CALIB_CLASSD_10:
949 case RT1011_CLASSD_INTERNAL_SET_1 ... RT1011_VREF_LV_1:
950 case RT1011_SMART_BOOST_TIMING_1 ... RT1011_SMART_BOOST_TIMING_36:
951 case RT1011_SINE_GEN_REG_1 ... RT1011_SINE_GEN_REG_3:
952 case RT1011_STP_INITIAL_RS_TEMP ... RT1011_SPK_THERMAL:
953 case RT1011_STP_OTP_TH ... RT1011_INIT_RECIPROCAL_SYN_15_0:
954 case RT1011_STP_BQ_1_A1_L_28_16 ... RT1011_STP_BQ_1_H0_R_15_0:
955 case RT1011_STP_BQ_2_A1_L_28_16 ... RT1011_SEP_RE_REG_15_0:
956 case RT1011_DRC_CF_PARAMS_1 ... RT1011_DRC_CF_PARAMS_12:
957 case RT1011_ALC_DRC_HB_INTERNAL_1 ... RT1011_ALC_DRC_HB_INTERNAL_7:
958 case RT1011_ALC_DRC_BB_INTERNAL_1 ... RT1011_ALC_DRC_BB_INTERNAL_7:
959 case RT1011_ALC_DRC_POS_INTERNAL_1 ... RT1011_ALC_DRC_POS_INTERNAL_8:
960 case RT1011_ALC_DRC_POS_INTERNAL_9 ... RT1011_BQ_1_PARAMS_CHECK_5:
961 case RT1011_BQ_2_PARAMS_CHECK_1 ... RT1011_BQ_2_PARAMS_CHECK_5:
962 case RT1011_BQ_3_PARAMS_CHECK_1 ... RT1011_BQ_3_PARAMS_CHECK_5:
963 case RT1011_BQ_4_PARAMS_CHECK_1 ... RT1011_BQ_4_PARAMS_CHECK_5:
964 case RT1011_BQ_5_PARAMS_CHECK_1 ... RT1011_BQ_5_PARAMS_CHECK_5:
965 case RT1011_BQ_6_PARAMS_CHECK_1 ... RT1011_BQ_6_PARAMS_CHECK_5:
966 case RT1011_BQ_7_PARAMS_CHECK_1 ... RT1011_BQ_7_PARAMS_CHECK_5:
967 case RT1011_BQ_8_PARAMS_CHECK_1 ... RT1011_BQ_8_PARAMS_CHECK_5:
968 case RT1011_BQ_9_PARAMS_CHECK_1 ... RT1011_BQ_9_PARAMS_CHECK_5:
969 case RT1011_BQ_10_PARAMS_CHECK_1 ... RT1011_BQ_10_PARAMS_CHECK_5:
970 case RT1011_IRQ_1 ... RT1011_PART_NUMBER_EFUSE:
971 case RT1011_EFUSE_CONTROL_1 ... RT1011_EFUSE_READ_R0_3_15_0:
978 static const char * const rt1011_din_source_select[] = {
981 "Left + Right average",
984 static SOC_ENUM_SINGLE_DECL(rt1011_din_source_enum, RT1011_CROSS_BQ_SET_1, 5,
985 rt1011_din_source_select);
987 static const char * const rt1011_tdm_data_out_select[] = {
988 "TDM_O_LR", "BQ1", "DVOL", "BQ10", "ALC", "DMIX", "ADC_SRC_LR",
989 "ADC_O_LR", "ADC_MONO", "RSPK_BPF_LR", "DMIX_ADD", "ENVELOPE_FS",
990 "SEP_O_GAIN", "ALC_BK_GAIN", "STP_V_C", "DMIX_ABST"
993 static const char * const rt1011_tdm_l_ch_data_select[] = {
994 "Slot0", "Slot1", "Slot2", "Slot3", "Slot4", "Slot5", "Slot6", "Slot7"
996 static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_l_dac1_enum, RT1011_TDM1_SET_4, 12,
997 rt1011_tdm_l_ch_data_select);
998 static SOC_ENUM_SINGLE_DECL(rt1011_tdm2_l_dac1_enum, RT1011_TDM2_SET_4, 12,
999 rt1011_tdm_l_ch_data_select);
1001 static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_adc1_dat_enum,
1002 RT1011_ADCDAT_OUT_SOURCE, 0, rt1011_tdm_data_out_select);
1003 static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_adc1_loc_enum, RT1011_TDM1_SET_2, 0,
1004 rt1011_tdm_l_ch_data_select);
1006 static const char * const rt1011_adc_data_mode_select[] = {
1009 static SOC_ENUM_SINGLE_DECL(rt1011_adc_dout_mode_enum, RT1011_TDM1_SET_1, 12,
1010 rt1011_adc_data_mode_select);
1012 static const char * const rt1011_tdm_adc_data_len_control[] = {
1013 "1CH", "2CH", "3CH", "4CH", "5CH", "6CH", "7CH", "8CH"
1015 static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_dout_len_enum, RT1011_TDM1_SET_2, 13,
1016 rt1011_tdm_adc_data_len_control);
1017 static SOC_ENUM_SINGLE_DECL(rt1011_tdm2_dout_len_enum, RT1011_TDM2_SET_2, 13,
1018 rt1011_tdm_adc_data_len_control);
1020 static const char * const rt1011_tdm_adc_swap_select[] = {
1021 "L/R", "R/L", "L/L", "R/R"
1024 static SOC_ENUM_SINGLE_DECL(rt1011_tdm_adc1_1_enum, RT1011_TDM1_SET_3, 6,
1025 rt1011_tdm_adc_swap_select);
1026 static SOC_ENUM_SINGLE_DECL(rt1011_tdm_adc2_1_enum, RT1011_TDM1_SET_3, 4,
1027 rt1011_tdm_adc_swap_select);
1029 static void rt1011_reset(struct regmap *regmap)
1031 regmap_write(regmap, RT1011_RESET, 0);
1034 static int rt1011_recv_spk_mode_get(struct snd_kcontrol *kcontrol,
1035 struct snd_ctl_elem_value *ucontrol)
1037 struct snd_soc_component *component =
1038 snd_soc_kcontrol_component(kcontrol);
1039 struct rt1011_priv *rt1011 =
1040 snd_soc_component_get_drvdata(component);
1042 ucontrol->value.integer.value[0] = rt1011->recv_spk_mode;
1047 static int rt1011_recv_spk_mode_put(struct snd_kcontrol *kcontrol,
1048 struct snd_ctl_elem_value *ucontrol)
1050 struct snd_soc_component *component =
1051 snd_soc_kcontrol_component(kcontrol);
1052 struct rt1011_priv *rt1011 =
1053 snd_soc_component_get_drvdata(component);
1055 if (ucontrol->value.integer.value[0] == rt1011->recv_spk_mode)
1058 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1059 rt1011->recv_spk_mode = ucontrol->value.integer.value[0];
1061 if (rt1011->recv_spk_mode) {
1063 /* 1: recevier mode on */
1064 snd_soc_component_update_bits(component,
1065 RT1011_CLASSD_INTERNAL_SET_3,
1066 RT1011_REG_GAIN_CLASSD_RI_SPK_MASK,
1067 RT1011_REG_GAIN_CLASSD_RI_410K);
1068 snd_soc_component_update_bits(component,
1069 RT1011_CLASSD_INTERNAL_SET_1,
1070 RT1011_RECV_MODE_SPK_MASK,
1073 /* 0: speaker mode on */
1074 snd_soc_component_update_bits(component,
1075 RT1011_CLASSD_INTERNAL_SET_3,
1076 RT1011_REG_GAIN_CLASSD_RI_SPK_MASK,
1077 RT1011_REG_GAIN_CLASSD_RI_72P5K);
1078 snd_soc_component_update_bits(component,
1079 RT1011_CLASSD_INTERNAL_SET_1,
1080 RT1011_RECV_MODE_SPK_MASK,
1088 static bool rt1011_validate_bq_drc_coeff(unsigned short reg)
1090 if ((reg == RT1011_DAC_SET_1) ||
1091 (reg >= RT1011_ADC_SET && reg <= RT1011_ADC_SET_1) ||
1092 (reg == RT1011_ADC_SET_4) || (reg == RT1011_ADC_SET_5) ||
1093 (reg == RT1011_MIXER_1) ||
1094 (reg == RT1011_A_TIMING_1) ||
1095 (reg >= RT1011_POWER_7 && reg <= RT1011_POWER_8) ||
1096 (reg == RT1011_CLASS_D_POS) || (reg == RT1011_ANALOG_CTRL) ||
1097 (reg >= RT1011_SPK_TEMP_PROTECT_0 && reg <= RT1011_SPK_TEMP_PROTECT_6) ||
1098 (reg >= RT1011_SPK_PRO_DC_DET_5 && reg <= RT1011_BAT_GAIN_1) ||
1099 (reg >= RT1011_RT_DRC_CROSS && reg <= RT1011_RT_DRC_POS_8) ||
1100 (reg >= RT1011_CROSS_BQ_SET_1 && reg <= RT1011_BQ_10_A2_15_0) ||
1101 (reg >= RT1011_SMART_BOOST_TIMING_1 && reg <= RT1011_SMART_BOOST_TIMING_36) ||
1102 (reg == RT1011_SINE_GEN_REG_1) ||
1103 (reg >= RT1011_STP_ALPHA_RECIPROCAL_MSB && reg <= RT1011_BQ_6_PARAMS_CHECK_5) ||
1104 (reg >= RT1011_BQ_7_PARAMS_CHECK_1 && reg <= RT1011_BQ_10_PARAMS_CHECK_5))
1110 static int rt1011_bq_drc_coeff_get(struct snd_kcontrol *kcontrol,
1111 struct snd_ctl_elem_value *ucontrol)
1113 struct snd_soc_component *component =
1114 snd_soc_kcontrol_component(kcontrol);
1115 struct rt1011_priv *rt1011 =
1116 snd_soc_component_get_drvdata(component);
1117 struct rt1011_bq_drc_params *bq_drc_info;
1118 struct rt1011_bq_drc_params *params =
1119 (struct rt1011_bq_drc_params *)ucontrol->value.integer.value;
1120 unsigned int i, mode_idx = 0;
1122 if (strstr(ucontrol->id.name, "AdvanceMode Initial Set"))
1123 mode_idx = RT1011_ADVMODE_INITIAL_SET;
1124 else if (strstr(ucontrol->id.name, "AdvanceMode SEP BQ Coeff"))
1125 mode_idx = RT1011_ADVMODE_SEP_BQ_COEFF;
1126 else if (strstr(ucontrol->id.name, "AdvanceMode EQ BQ Coeff"))
1127 mode_idx = RT1011_ADVMODE_EQ_BQ_COEFF;
1128 else if (strstr(ucontrol->id.name, "AdvanceMode BQ UI Coeff"))
1129 mode_idx = RT1011_ADVMODE_BQ_UI_COEFF;
1130 else if (strstr(ucontrol->id.name, "AdvanceMode SmartBoost Coeff"))
1131 mode_idx = RT1011_ADVMODE_SMARTBOOST_COEFF;
1135 pr_info("%s, id.name=%s, mode_idx=%d\n", __func__,
1136 ucontrol->id.name, mode_idx);
1137 bq_drc_info = rt1011->bq_drc_params[mode_idx];
1139 for (i = 0; i < RT1011_BQ_DRC_NUM; i++) {
1140 params[i].reg = bq_drc_info[i].reg;
1141 params[i].val = bq_drc_info[i].val;
1147 static int rt1011_bq_drc_coeff_put(struct snd_kcontrol *kcontrol,
1148 struct snd_ctl_elem_value *ucontrol)
1150 struct snd_soc_component *component =
1151 snd_soc_kcontrol_component(kcontrol);
1152 struct rt1011_priv *rt1011 =
1153 snd_soc_component_get_drvdata(component);
1154 struct rt1011_bq_drc_params *bq_drc_info;
1155 struct rt1011_bq_drc_params *params =
1156 (struct rt1011_bq_drc_params *)ucontrol->value.integer.value;
1157 unsigned int i, mode_idx = 0;
1159 if (strstr(ucontrol->id.name, "AdvanceMode Initial Set"))
1160 mode_idx = RT1011_ADVMODE_INITIAL_SET;
1161 else if (strstr(ucontrol->id.name, "AdvanceMode SEP BQ Coeff"))
1162 mode_idx = RT1011_ADVMODE_SEP_BQ_COEFF;
1163 else if (strstr(ucontrol->id.name, "AdvanceMode EQ BQ Coeff"))
1164 mode_idx = RT1011_ADVMODE_EQ_BQ_COEFF;
1165 else if (strstr(ucontrol->id.name, "AdvanceMode BQ UI Coeff"))
1166 mode_idx = RT1011_ADVMODE_BQ_UI_COEFF;
1167 else if (strstr(ucontrol->id.name, "AdvanceMode SmartBoost Coeff"))
1168 mode_idx = RT1011_ADVMODE_SMARTBOOST_COEFF;
1172 bq_drc_info = rt1011->bq_drc_params[mode_idx];
1173 memset(bq_drc_info, 0,
1174 sizeof(struct rt1011_bq_drc_params) * RT1011_BQ_DRC_NUM);
1176 pr_info("%s, id.name=%s, mode_idx=%d\n", __func__,
1177 ucontrol->id.name, mode_idx);
1178 for (i = 0; i < RT1011_BQ_DRC_NUM; i++) {
1179 bq_drc_info[i].reg = params[i].reg;
1180 bq_drc_info[i].val = params[i].val;
1183 for (i = 0; i < RT1011_BQ_DRC_NUM; i++) {
1184 if (bq_drc_info[i].reg == 0)
1186 else if (rt1011_validate_bq_drc_coeff(bq_drc_info[i].reg)) {
1187 snd_soc_component_write(component, bq_drc_info[i].reg,
1188 bq_drc_info[i].val);
1195 static int rt1011_bq_drc_info(struct snd_kcontrol *kcontrol,
1196 struct snd_ctl_elem_info *uinfo)
1198 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1200 uinfo->value.integer.max = 0x17ffffff;
1205 #define RT1011_BQ_DRC(xname) \
1206 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1207 .info = rt1011_bq_drc_info, \
1208 .get = rt1011_bq_drc_coeff_get, \
1209 .put = rt1011_bq_drc_coeff_put \
1212 static int rt1011_r0_cali_get(struct snd_kcontrol *kcontrol,
1213 struct snd_ctl_elem_value *ucontrol)
1215 struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1216 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1218 ucontrol->value.integer.value[0] = rt1011->cali_done;
1223 static int rt1011_r0_cali_put(struct snd_kcontrol *kcontrol,
1224 struct snd_ctl_elem_value *ucontrol)
1226 struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1227 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1229 rt1011->cali_done = 0;
1230 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF &&
1231 ucontrol->value.integer.value[0])
1232 rt1011_calibrate(rt1011, 1);
1237 static int rt1011_r0_load(struct rt1011_priv *rt1011)
1239 if (!rt1011->r0_reg)
1242 /* write R0 to register */
1243 regmap_write(rt1011->regmap, RT1011_INIT_RECIPROCAL_REG_24_16,
1244 ((rt1011->r0_reg>>16) & 0x1ff));
1245 regmap_write(rt1011->regmap, RT1011_INIT_RECIPROCAL_REG_15_0,
1246 (rt1011->r0_reg & 0xffff));
1247 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_4, 0x4080);
1252 static int rt1011_r0_load_mode_get(struct snd_kcontrol *kcontrol,
1253 struct snd_ctl_elem_value *ucontrol)
1255 struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1256 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1258 ucontrol->value.integer.value[0] = rt1011->r0_reg;
1263 static int rt1011_r0_load_mode_put(struct snd_kcontrol *kcontrol,
1264 struct snd_ctl_elem_value *ucontrol)
1266 struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1267 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1269 unsigned int r0_integer, r0_factor, format;
1271 if (ucontrol->value.integer.value[0] == rt1011->r0_reg)
1274 if (ucontrol->value.integer.value[0] == 0)
1277 dev = regmap_get_device(rt1011->regmap);
1278 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1279 rt1011->r0_reg = ucontrol->value.integer.value[0];
1281 format = 2147483648U; /* 2^24 * 128 */
1282 r0_integer = format / rt1011->r0_reg / 128;
1283 r0_factor = ((format / rt1011->r0_reg * 100) / 128)
1284 - (r0_integer * 100);
1285 dev_info(dev, "New r0 resistance about %d.%02d ohm, reg=0x%X\n",
1286 r0_integer, r0_factor, rt1011->r0_reg);
1289 rt1011_r0_load(rt1011);
1295 static int rt1011_r0_load_info(struct snd_kcontrol *kcontrol,
1296 struct snd_ctl_elem_info *uinfo)
1298 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1300 uinfo->value.integer.max = 0x1ffffff;
1305 #define RT1011_R0_LOAD(xname) \
1306 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1307 .info = rt1011_r0_load_info, \
1308 .get = rt1011_r0_load_mode_get, \
1309 .put = rt1011_r0_load_mode_put \
1312 static const char * const rt1011_i2s_ref[] = {
1313 "None", "Left Channel", "Right Channel"
1316 static SOC_ENUM_SINGLE_DECL(rt1011_i2s_ref_enum, 0, 0,
1319 static int rt1011_i2s_ref_put(struct snd_kcontrol *kcontrol,
1320 struct snd_ctl_elem_value *ucontrol)
1322 struct snd_soc_component *component =
1323 snd_soc_kcontrol_component(kcontrol);
1324 struct rt1011_priv *rt1011 =
1325 snd_soc_component_get_drvdata(component);
1327 rt1011->i2s_ref = ucontrol->value.enumerated.item[0];
1328 switch (rt1011->i2s_ref) {
1329 case RT1011_I2S_REF_LEFT_CH:
1330 regmap_write(rt1011->regmap, RT1011_TDM_TOTAL_SET, 0x0240);
1331 regmap_write(rt1011->regmap, RT1011_TDM1_SET_2, 0x8);
1332 regmap_write(rt1011->regmap, RT1011_TDM1_SET_1, 0x1022);
1333 regmap_write(rt1011->regmap, RT1011_ADCDAT_OUT_SOURCE, 0x4);
1335 case RT1011_I2S_REF_RIGHT_CH:
1336 regmap_write(rt1011->regmap, RT1011_TDM_TOTAL_SET, 0x0240);
1337 regmap_write(rt1011->regmap, RT1011_TDM1_SET_2, 0x8);
1338 regmap_write(rt1011->regmap, RT1011_TDM1_SET_1, 0x10a2);
1339 regmap_write(rt1011->regmap, RT1011_ADCDAT_OUT_SOURCE, 0x4);
1342 dev_info(component->dev, "I2S Reference: Do nothing\n");
1348 static int rt1011_i2s_ref_get(struct snd_kcontrol *kcontrol,
1349 struct snd_ctl_elem_value *ucontrol)
1351 struct snd_soc_component *component =
1352 snd_soc_kcontrol_component(kcontrol);
1353 struct rt1011_priv *rt1011 =
1354 snd_soc_component_get_drvdata(component);
1356 ucontrol->value.enumerated.item[0] = rt1011->i2s_ref;
1361 static const struct snd_kcontrol_new rt1011_snd_controls[] = {
1362 /* I2S Data In Selection */
1363 SOC_ENUM("DIN Source", rt1011_din_source_enum),
1365 /* TDM Data In Selection */
1366 SOC_ENUM("TDM1 DIN Source", rt1011_tdm1_l_dac1_enum),
1367 SOC_ENUM("TDM2 DIN Source", rt1011_tdm2_l_dac1_enum),
1369 /* TDM1 Data Out Selection */
1370 SOC_ENUM("TDM1 DOUT Source", rt1011_tdm1_adc1_dat_enum),
1371 SOC_ENUM("TDM1 DOUT Location", rt1011_tdm1_adc1_loc_enum),
1372 SOC_ENUM("TDM1 ADC1DAT Swap Select", rt1011_tdm_adc1_1_enum),
1373 SOC_ENUM("TDM1 ADC2DAT Swap Select", rt1011_tdm_adc2_1_enum),
1376 SOC_ENUM("I2S ADC DOUT Mode", rt1011_adc_dout_mode_enum),
1377 SOC_ENUM("TDM1 DOUT Length", rt1011_tdm1_dout_len_enum),
1378 SOC_ENUM("TDM2 DOUT Length", rt1011_tdm2_dout_len_enum),
1380 /* Speaker/Receiver Mode */
1381 SOC_SINGLE_EXT("RECV SPK Mode", SND_SOC_NOPM, 0, 1, 0,
1382 rt1011_recv_spk_mode_get, rt1011_recv_spk_mode_put),
1384 /* BiQuad/DRC/SmartBoost Settings */
1385 RT1011_BQ_DRC("AdvanceMode Initial Set"),
1386 RT1011_BQ_DRC("AdvanceMode SEP BQ Coeff"),
1387 RT1011_BQ_DRC("AdvanceMode EQ BQ Coeff"),
1388 RT1011_BQ_DRC("AdvanceMode BQ UI Coeff"),
1389 RT1011_BQ_DRC("AdvanceMode SmartBoost Coeff"),
1392 SOC_SINGLE_EXT("R0 Calibration", SND_SOC_NOPM, 0, 1, 0,
1393 rt1011_r0_cali_get, rt1011_r0_cali_put),
1394 RT1011_R0_LOAD("R0 Load Mode"),
1396 /* R0 temperature */
1397 SOC_SINGLE("R0 Temperature", RT1011_STP_INITIAL_RESISTANCE_TEMP,
1400 SOC_ENUM_EXT("I2S Reference", rt1011_i2s_ref_enum,
1401 rt1011_i2s_ref_get, rt1011_i2s_ref_put),
1404 static int rt1011_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
1405 struct snd_soc_dapm_widget *sink)
1407 struct snd_soc_component *component =
1408 snd_soc_dapm_to_component(source->dapm);
1409 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1411 if (rt1011->sysclk_src == RT1011_FS_SYS_PRE_S_PLL1)
1417 static int rt1011_dac_event(struct snd_soc_dapm_widget *w,
1418 struct snd_kcontrol *kcontrol, int event)
1420 struct snd_soc_component *component =
1421 snd_soc_dapm_to_component(w->dapm);
1424 case SND_SOC_DAPM_POST_PMU:
1425 snd_soc_component_update_bits(component,
1426 RT1011_SPK_TEMP_PROTECT_0,
1427 RT1011_STP_EN_MASK | RT1011_STP_RS_CLB_EN_MASK,
1428 RT1011_STP_EN | RT1011_STP_RS_CLB_EN);
1429 snd_soc_component_update_bits(component, RT1011_POWER_9,
1430 RT1011_POW_MNL_SDB_MASK, RT1011_POW_MNL_SDB);
1432 snd_soc_component_update_bits(component,
1433 RT1011_CLASSD_INTERNAL_SET_1,
1434 RT1011_DRIVER_READY_SPK, RT1011_DRIVER_READY_SPK);
1436 case SND_SOC_DAPM_PRE_PMD:
1437 snd_soc_component_update_bits(component, RT1011_POWER_9,
1438 RT1011_POW_MNL_SDB_MASK, 0);
1439 snd_soc_component_update_bits(component,
1440 RT1011_SPK_TEMP_PROTECT_0,
1441 RT1011_STP_EN_MASK | RT1011_STP_RS_CLB_EN_MASK, 0);
1443 snd_soc_component_update_bits(component,
1444 RT1011_CLASSD_INTERNAL_SET_1,
1445 RT1011_DRIVER_READY_SPK, 0);
1456 static const struct snd_soc_dapm_widget rt1011_dapm_widgets[] = {
1457 SND_SOC_DAPM_SUPPLY("LDO2", RT1011_POWER_1,
1458 RT1011_POW_LDO2_BIT, 0, NULL, 0),
1459 SND_SOC_DAPM_SUPPLY("ISENSE SPK", RT1011_POWER_1,
1460 RT1011_POW_ISENSE_SPK_BIT, 0, NULL, 0),
1461 SND_SOC_DAPM_SUPPLY("VSENSE SPK", RT1011_POWER_1,
1462 RT1011_POW_VSENSE_SPK_BIT, 0, NULL, 0),
1464 SND_SOC_DAPM_SUPPLY("PLL", RT1011_POWER_2,
1465 RT1011_PLLEN_BIT, 0, NULL, 0),
1466 SND_SOC_DAPM_SUPPLY("BG", RT1011_POWER_2,
1467 RT1011_POW_BG_BIT, 0, NULL, 0),
1468 SND_SOC_DAPM_SUPPLY("BG MBIAS", RT1011_POWER_2,
1469 RT1011_POW_BG_MBIAS_LV_BIT, 0, NULL, 0),
1471 SND_SOC_DAPM_SUPPLY("DET VBAT", RT1011_POWER_3,
1472 RT1011_POW_DET_VBAT_BIT, 0, NULL, 0),
1473 SND_SOC_DAPM_SUPPLY("MBIAS", RT1011_POWER_3,
1474 RT1011_POW_MBIAS_LV_BIT, 0, NULL, 0),
1475 SND_SOC_DAPM_SUPPLY("ADC I", RT1011_POWER_3,
1476 RT1011_POW_ADC_I_BIT, 0, NULL, 0),
1477 SND_SOC_DAPM_SUPPLY("ADC V", RT1011_POWER_3,
1478 RT1011_POW_ADC_V_BIT, 0, NULL, 0),
1479 SND_SOC_DAPM_SUPPLY("ADC T", RT1011_POWER_3,
1480 RT1011_POW_ADC_T_BIT, 0, NULL, 0),
1481 SND_SOC_DAPM_SUPPLY("DITHER ADC T", RT1011_POWER_3,
1482 RT1011_POWD_ADC_T_BIT, 0, NULL, 0),
1483 SND_SOC_DAPM_SUPPLY("MIX I", RT1011_POWER_3,
1484 RT1011_POW_MIX_I_BIT, 0, NULL, 0),
1485 SND_SOC_DAPM_SUPPLY("MIX V", RT1011_POWER_3,
1486 RT1011_POW_MIX_V_BIT, 0, NULL, 0),
1487 SND_SOC_DAPM_SUPPLY("SUM I", RT1011_POWER_3,
1488 RT1011_POW_SUM_I_BIT, 0, NULL, 0),
1489 SND_SOC_DAPM_SUPPLY("SUM V", RT1011_POWER_3,
1490 RT1011_POW_SUM_V_BIT, 0, NULL, 0),
1491 SND_SOC_DAPM_SUPPLY("MIX T", RT1011_POWER_3,
1492 RT1011_POW_MIX_T_BIT, 0, NULL, 0),
1493 SND_SOC_DAPM_SUPPLY("VREF", RT1011_POWER_3,
1494 RT1011_POW_VREF_LV_BIT, 0, NULL, 0),
1496 SND_SOC_DAPM_SUPPLY("BOOST SWR", RT1011_POWER_4,
1497 RT1011_POW_EN_SWR_BIT, 0, NULL, 0),
1498 SND_SOC_DAPM_SUPPLY("BGOK SWR", RT1011_POWER_4,
1499 RT1011_POW_EN_PASS_BGOK_SWR_BIT, 0, NULL, 0),
1500 SND_SOC_DAPM_SUPPLY("VPOK SWR", RT1011_POWER_4,
1501 RT1011_POW_EN_PASS_VPOK_SWR_BIT, 0, NULL, 0),
1503 SND_SOC_DAPM_SUPPLY("TEMP REG", RT1011_A_TEMP_SEN,
1504 RT1011_POW_TEMP_REG_BIT, 0, NULL, 0),
1506 /* Audio Interface */
1507 SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1508 /* Digital Interface */
1509 SND_SOC_DAPM_SUPPLY("DAC Power", RT1011_POWER_1,
1510 RT1011_POW_DAC_BIT, 0, NULL, 0),
1511 SND_SOC_DAPM_SUPPLY("CLK12M", RT1011_POWER_1,
1512 RT1011_POW_CLK12M_BIT, 0, NULL, 0),
1513 SND_SOC_DAPM_DAC_E("DAC", NULL, RT1011_DAC_SET_3,
1514 RT1011_DA_MUTE_EN_SFT, 1, rt1011_dac_event,
1515 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
1518 SND_SOC_DAPM_OUTPUT("SPO"),
1521 static const struct snd_soc_dapm_route rt1011_dapm_routes[] = {
1523 { "DAC", NULL, "AIF1RX" },
1524 { "DAC", NULL, "DAC Power" },
1525 { "DAC", NULL, "LDO2" },
1526 { "DAC", NULL, "ISENSE SPK" },
1527 { "DAC", NULL, "VSENSE SPK" },
1528 { "DAC", NULL, "CLK12M" },
1530 { "DAC", NULL, "PLL", rt1011_is_sys_clk_from_pll },
1531 { "DAC", NULL, "BG" },
1532 { "DAC", NULL, "BG MBIAS" },
1534 { "DAC", NULL, "BOOST SWR" },
1535 { "DAC", NULL, "BGOK SWR" },
1536 { "DAC", NULL, "VPOK SWR" },
1538 { "DAC", NULL, "DET VBAT" },
1539 { "DAC", NULL, "MBIAS" },
1540 { "DAC", NULL, "VREF" },
1541 { "DAC", NULL, "ADC I" },
1542 { "DAC", NULL, "ADC V" },
1543 { "DAC", NULL, "ADC T" },
1544 { "DAC", NULL, "DITHER ADC T" },
1545 { "DAC", NULL, "MIX I" },
1546 { "DAC", NULL, "MIX V" },
1547 { "DAC", NULL, "SUM I" },
1548 { "DAC", NULL, "SUM V" },
1549 { "DAC", NULL, "MIX T" },
1551 { "DAC", NULL, "TEMP REG" },
1553 { "SPO", NULL, "DAC" },
1556 static int rt1011_get_clk_info(int sclk, int rate)
1559 static const int pd[] = {1, 2, 3, 4, 6, 8, 12, 16};
1561 if (sclk <= 0 || rate <= 0)
1565 for (i = 0; i < ARRAY_SIZE(pd); i++)
1566 if (sclk == rate * pd[i])
1572 static int rt1011_hw_params(struct snd_pcm_substream *substream,
1573 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1575 struct snd_soc_component *component = dai->component;
1576 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1577 unsigned int val_len = 0, ch_len = 0, val_clk, mask_clk;
1578 int pre_div, bclk_ms, frame_size;
1580 rt1011->lrck = params_rate(params);
1581 pre_div = rt1011_get_clk_info(rt1011->sysclk, rt1011->lrck);
1583 dev_warn(component->dev, "Force using PLL ");
1584 snd_soc_dai_set_pll(dai, 0, RT1011_PLL1_S_BCLK,
1585 rt1011->lrck * 64, rt1011->lrck * 256);
1586 snd_soc_dai_set_sysclk(dai, RT1011_FS_SYS_PRE_S_PLL1,
1587 rt1011->lrck * 256, SND_SOC_CLOCK_IN);
1590 frame_size = snd_soc_params_to_frame_size(params);
1591 if (frame_size < 0) {
1592 dev_err(component->dev, "Unsupported frame size: %d\n",
1597 bclk_ms = frame_size > 32;
1598 rt1011->bclk = rt1011->lrck * (32 << bclk_ms);
1600 dev_dbg(component->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
1601 bclk_ms, pre_div, dai->id);
1603 dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
1604 rt1011->lrck, pre_div, dai->id);
1606 switch (params_width(params)) {
1608 val_len |= RT1011_I2S_TX_DL_16B;
1609 val_len |= RT1011_I2S_RX_DL_16B;
1610 ch_len |= RT1011_I2S_CH_TX_LEN_16B;
1611 ch_len |= RT1011_I2S_CH_RX_LEN_16B;
1614 val_len |= RT1011_I2S_TX_DL_20B;
1615 val_len |= RT1011_I2S_RX_DL_20B;
1616 ch_len |= RT1011_I2S_CH_TX_LEN_20B;
1617 ch_len |= RT1011_I2S_CH_RX_LEN_20B;
1620 val_len |= RT1011_I2S_TX_DL_24B;
1621 val_len |= RT1011_I2S_RX_DL_24B;
1622 ch_len |= RT1011_I2S_CH_TX_LEN_24B;
1623 ch_len |= RT1011_I2S_CH_RX_LEN_24B;
1626 val_len |= RT1011_I2S_TX_DL_32B;
1627 val_len |= RT1011_I2S_RX_DL_32B;
1628 ch_len |= RT1011_I2S_CH_TX_LEN_32B;
1629 ch_len |= RT1011_I2S_CH_RX_LEN_32B;
1632 val_len |= RT1011_I2S_TX_DL_8B;
1633 val_len |= RT1011_I2S_RX_DL_8B;
1634 ch_len |= RT1011_I2S_CH_TX_LEN_8B;
1635 ch_len |= RT1011_I2S_CH_RX_LEN_8B;
1643 mask_clk = RT1011_FS_SYS_DIV_MASK;
1644 val_clk = pre_div << RT1011_FS_SYS_DIV_SFT;
1645 snd_soc_component_update_bits(component, RT1011_TDM_TOTAL_SET,
1646 RT1011_I2S_TX_DL_MASK | RT1011_I2S_RX_DL_MASK,
1648 snd_soc_component_update_bits(component, RT1011_TDM1_SET_1,
1649 RT1011_I2S_CH_TX_LEN_MASK |
1650 RT1011_I2S_CH_RX_LEN_MASK,
1654 dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
1658 snd_soc_component_update_bits(component,
1659 RT1011_CLK_2, mask_clk, val_clk);
1664 static int rt1011_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1666 struct snd_soc_component *component = dai->component;
1667 struct snd_soc_dapm_context *dapm =
1668 snd_soc_component_get_dapm(component);
1669 unsigned int reg_val = 0, reg_bclk_inv = 0;
1672 snd_soc_dapm_mutex_lock(dapm);
1673 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1674 case SND_SOC_DAIFMT_CBS_CFS:
1675 reg_val |= RT1011_I2S_TDM_MS_S;
1682 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1683 case SND_SOC_DAIFMT_NB_NF:
1685 case SND_SOC_DAIFMT_IB_NF:
1686 reg_bclk_inv |= RT1011_TDM_INV_BCLK;
1693 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1694 case SND_SOC_DAIFMT_I2S:
1696 case SND_SOC_DAIFMT_LEFT_J:
1697 reg_val |= RT1011_I2S_TDM_DF_LEFT;
1699 case SND_SOC_DAIFMT_DSP_A:
1700 reg_val |= RT1011_I2S_TDM_DF_PCM_A;
1702 case SND_SOC_DAIFMT_DSP_B:
1703 reg_val |= RT1011_I2S_TDM_DF_PCM_B;
1712 snd_soc_component_update_bits(component, RT1011_TDM_TOTAL_SET,
1713 RT1011_I2S_TDM_MS_MASK | RT1011_I2S_TDM_DF_MASK,
1715 snd_soc_component_update_bits(component, RT1011_TDM1_SET_1,
1716 RT1011_TDM_INV_BCLK_MASK, reg_bclk_inv);
1717 snd_soc_component_update_bits(component, RT1011_TDM2_SET_1,
1718 RT1011_TDM_INV_BCLK_MASK, reg_bclk_inv);
1721 dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
1726 snd_soc_dapm_mutex_unlock(dapm);
1730 static int rt1011_set_component_sysclk(struct snd_soc_component *component,
1731 int clk_id, int source, unsigned int freq, int dir)
1733 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1734 unsigned int reg_val = 0;
1736 if (freq == rt1011->sysclk && clk_id == rt1011->sysclk_src)
1739 /* disable MCLK detect in default */
1740 snd_soc_component_update_bits(component, RT1011_CLK_DET,
1741 RT1011_EN_MCLK_DET_MASK, 0);
1744 case RT1011_FS_SYS_PRE_S_MCLK:
1745 reg_val |= RT1011_FS_SYS_PRE_MCLK;
1746 snd_soc_component_update_bits(component, RT1011_CLK_DET,
1747 RT1011_EN_MCLK_DET_MASK, RT1011_EN_MCLK_DET);
1749 case RT1011_FS_SYS_PRE_S_BCLK:
1750 reg_val |= RT1011_FS_SYS_PRE_BCLK;
1752 case RT1011_FS_SYS_PRE_S_PLL1:
1753 reg_val |= RT1011_FS_SYS_PRE_PLL1;
1755 case RT1011_FS_SYS_PRE_S_RCCLK:
1756 reg_val |= RT1011_FS_SYS_PRE_RCCLK;
1759 dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
1762 snd_soc_component_update_bits(component, RT1011_CLK_2,
1763 RT1011_FS_SYS_PRE_MASK, reg_val);
1764 rt1011->sysclk = freq;
1765 rt1011->sysclk_src = clk_id;
1767 dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
1773 static int rt1011_set_component_pll(struct snd_soc_component *component,
1774 int pll_id, int source, unsigned int freq_in,
1775 unsigned int freq_out)
1777 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1778 struct rl6231_pll_code pll_code;
1781 if (source == rt1011->pll_src && freq_in == rt1011->pll_in &&
1782 freq_out == rt1011->pll_out)
1785 if (!freq_in || !freq_out) {
1786 dev_dbg(component->dev, "PLL disabled\n");
1789 rt1011->pll_out = 0;
1790 snd_soc_component_update_bits(component, RT1011_CLK_2,
1791 RT1011_FS_SYS_PRE_MASK, RT1011_FS_SYS_PRE_BCLK);
1796 case RT1011_PLL2_S_MCLK:
1797 snd_soc_component_update_bits(component, RT1011_CLK_2,
1798 RT1011_PLL2_SRC_MASK, RT1011_PLL2_SRC_MCLK);
1799 snd_soc_component_update_bits(component, RT1011_CLK_2,
1800 RT1011_PLL1_SRC_MASK, RT1011_PLL1_SRC_PLL2);
1801 snd_soc_component_update_bits(component, RT1011_CLK_DET,
1802 RT1011_EN_MCLK_DET_MASK, RT1011_EN_MCLK_DET);
1804 case RT1011_PLL1_S_BCLK:
1805 snd_soc_component_update_bits(component, RT1011_CLK_2,
1806 RT1011_PLL1_SRC_MASK, RT1011_PLL1_SRC_BCLK);
1808 case RT1011_PLL2_S_RCCLK:
1809 snd_soc_component_update_bits(component, RT1011_CLK_2,
1810 RT1011_PLL2_SRC_MASK, RT1011_PLL2_SRC_RCCLK);
1811 snd_soc_component_update_bits(component, RT1011_CLK_2,
1812 RT1011_PLL1_SRC_MASK, RT1011_PLL1_SRC_PLL2);
1815 dev_err(component->dev, "Unknown PLL Source %d\n", source);
1819 ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
1821 dev_err(component->dev, "Unsupported input clock %d\n",
1826 dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
1827 pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
1828 pll_code.n_code, pll_code.k_code);
1830 snd_soc_component_write(component, RT1011_PLL_1,
1831 ((pll_code.m_bp ? 0 : pll_code.m_code) << RT1011_PLL1_QM_SFT) |
1832 (pll_code.m_bp << RT1011_PLL1_BPM_SFT) |
1834 snd_soc_component_write(component, RT1011_PLL_2,
1837 rt1011->pll_in = freq_in;
1838 rt1011->pll_out = freq_out;
1839 rt1011->pll_src = source;
1844 static int rt1011_set_tdm_slot(struct snd_soc_dai *dai,
1845 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
1847 struct snd_soc_component *component = dai->component;
1848 struct snd_soc_dapm_context *dapm =
1849 snd_soc_component_get_dapm(component);
1850 unsigned int val = 0, tdm_en = 0, rx_slotnum, tx_slotnum;
1851 int ret = 0, first_bit, last_bit;
1853 snd_soc_dapm_mutex_lock(dapm);
1854 if (rx_mask || tx_mask)
1855 tdm_en = RT1011_TDM_I2S_DOCK_EN_1;
1859 val |= RT1011_I2S_TX_4CH;
1860 val |= RT1011_I2S_RX_4CH;
1863 val |= RT1011_I2S_TX_6CH;
1864 val |= RT1011_I2S_RX_6CH;
1867 val |= RT1011_I2S_TX_8CH;
1868 val |= RT1011_I2S_RX_8CH;
1877 switch (slot_width) {
1879 val |= RT1011_I2S_CH_TX_LEN_20B;
1880 val |= RT1011_I2S_CH_RX_LEN_20B;
1883 val |= RT1011_I2S_CH_TX_LEN_24B;
1884 val |= RT1011_I2S_CH_RX_LEN_24B;
1887 val |= RT1011_I2S_CH_TX_LEN_32B;
1888 val |= RT1011_I2S_CH_RX_LEN_32B;
1897 /* Rx slot configuration */
1898 rx_slotnum = hweight_long(rx_mask);
1899 if (rx_slotnum > 1 || !rx_slotnum) {
1901 dev_err(component->dev, "too many rx slots or zero slot\n");
1905 first_bit = __ffs(rx_mask);
1906 switch (first_bit) {
1911 snd_soc_component_update_bits(component,
1912 RT1011_CROSS_BQ_SET_1, RT1011_MONO_LR_SEL_MASK,
1913 RT1011_MONO_L_CHANNEL);
1914 snd_soc_component_update_bits(component,
1916 RT1011_TDM_I2S_TX_L_DAC1_1_MASK |
1917 RT1011_TDM_I2S_TX_R_DAC1_1_MASK,
1918 (first_bit << RT1011_TDM_I2S_TX_L_DAC1_1_SFT) |
1919 ((first_bit+1) << RT1011_TDM_I2S_TX_R_DAC1_1_SFT));
1925 snd_soc_component_update_bits(component,
1926 RT1011_CROSS_BQ_SET_1, RT1011_MONO_LR_SEL_MASK,
1927 RT1011_MONO_R_CHANNEL);
1928 snd_soc_component_update_bits(component,
1930 RT1011_TDM_I2S_TX_L_DAC1_1_MASK |
1931 RT1011_TDM_I2S_TX_R_DAC1_1_MASK,
1932 ((first_bit-1) << RT1011_TDM_I2S_TX_L_DAC1_1_SFT) |
1933 (first_bit << RT1011_TDM_I2S_TX_R_DAC1_1_SFT));
1940 /* Tx slot configuration */
1941 tx_slotnum = hweight_long(tx_mask);
1942 if (tx_slotnum > 2 || !tx_slotnum) {
1944 dev_err(component->dev, "too many tx slots or zero slot\n");
1948 first_bit = __ffs(tx_mask);
1949 last_bit = __fls(tx_mask);
1950 if (last_bit - first_bit > 1) {
1952 dev_err(component->dev, "tx slot location error\n");
1956 if (tx_slotnum == 1) {
1957 snd_soc_component_update_bits(component, RT1011_TDM1_SET_2,
1958 RT1011_TDM_I2S_DOCK_ADCDAT_LEN_1_MASK |
1959 RT1011_TDM_ADCDAT1_DATA_LOCATION, first_bit);
1960 switch (first_bit) {
1962 snd_soc_component_update_bits(component,
1964 RT1011_TDM_I2S_RX_ADC1_1_MASK,
1965 RT1011_TDM_I2S_RX_ADC1_1_LL);
1968 snd_soc_component_update_bits(component,
1970 RT1011_TDM_I2S_RX_ADC2_1_MASK,
1971 RT1011_TDM_I2S_RX_ADC2_1_LL);
1974 snd_soc_component_update_bits(component,
1976 RT1011_TDM_I2S_RX_ADC3_1_MASK,
1977 RT1011_TDM_I2S_RX_ADC3_1_LL);
1980 snd_soc_component_update_bits(component,
1982 RT1011_TDM_I2S_RX_ADC4_1_MASK,
1983 RT1011_TDM_I2S_RX_ADC4_1_LL);
1986 snd_soc_component_update_bits(component,
1988 RT1011_TDM_I2S_RX_ADC1_1_MASK, 0);
1991 snd_soc_component_update_bits(component,
1993 RT1011_TDM_I2S_RX_ADC2_1_MASK, 0);
1996 snd_soc_component_update_bits(component,
1998 RT1011_TDM_I2S_RX_ADC3_1_MASK, 0);
2001 snd_soc_component_update_bits(component,
2003 RT1011_TDM_I2S_RX_ADC4_1_MASK, 0);
2007 dev_dbg(component->dev,
2008 "tx slot location error\n");
2011 } else if (tx_slotnum == 2) {
2012 switch (first_bit) {
2017 snd_soc_component_update_bits(component,
2019 RT1011_TDM_I2S_DOCK_ADCDAT_LEN_1_MASK |
2020 RT1011_TDM_ADCDAT1_DATA_LOCATION,
2021 RT1011_TDM_I2S_DOCK_ADCDAT_2CH | first_bit);
2025 dev_dbg(component->dev,
2026 "tx slot location should be paired and start from slot0/2/4/6\n");
2031 snd_soc_component_update_bits(component, RT1011_TDM1_SET_1,
2032 RT1011_I2S_CH_TX_MASK | RT1011_I2S_CH_RX_MASK |
2033 RT1011_I2S_CH_TX_LEN_MASK | RT1011_I2S_CH_RX_LEN_MASK, val);
2034 snd_soc_component_update_bits(component, RT1011_TDM2_SET_1,
2035 RT1011_I2S_CH_TX_MASK | RT1011_I2S_CH_RX_MASK |
2036 RT1011_I2S_CH_TX_LEN_MASK | RT1011_I2S_CH_RX_LEN_MASK, val);
2037 snd_soc_component_update_bits(component, RT1011_TDM1_SET_2,
2038 RT1011_TDM_I2S_DOCK_EN_1_MASK, tdm_en);
2039 snd_soc_component_update_bits(component, RT1011_TDM2_SET_2,
2040 RT1011_TDM_I2S_DOCK_EN_2_MASK, tdm_en);
2042 snd_soc_component_update_bits(component, RT1011_TDM_TOTAL_SET,
2043 RT1011_ADCDAT1_PIN_CONFIG | RT1011_ADCDAT2_PIN_CONFIG,
2044 RT1011_ADCDAT1_OUTPUT | RT1011_ADCDAT2_OUTPUT);
2047 snd_soc_dapm_mutex_unlock(dapm);
2051 static int rt1011_probe(struct snd_soc_component *component)
2053 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2056 rt1011->component = component;
2058 schedule_work(&rt1011->cali_work);
2060 rt1011->i2s_ref = 0;
2061 rt1011->bq_drc_params = devm_kcalloc(component->dev,
2062 RT1011_ADVMODE_NUM, sizeof(struct rt1011_bq_drc_params *),
2064 if (!rt1011->bq_drc_params)
2067 for (i = 0; i < RT1011_ADVMODE_NUM; i++) {
2068 rt1011->bq_drc_params[i] = devm_kcalloc(component->dev,
2069 RT1011_BQ_DRC_NUM, sizeof(struct rt1011_bq_drc_params),
2071 if (!rt1011->bq_drc_params[i])
2078 static void rt1011_remove(struct snd_soc_component *component)
2080 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2082 cancel_work_sync(&rt1011->cali_work);
2083 rt1011_reset(rt1011->regmap);
2087 static int rt1011_suspend(struct snd_soc_component *component)
2089 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2091 regcache_cache_only(rt1011->regmap, true);
2092 regcache_mark_dirty(rt1011->regmap);
2097 static int rt1011_resume(struct snd_soc_component *component)
2099 struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2101 regcache_cache_only(rt1011->regmap, false);
2102 regcache_sync(rt1011->regmap);
2107 #define rt1011_suspend NULL
2108 #define rt1011_resume NULL
2111 static int rt1011_set_bias_level(struct snd_soc_component *component,
2112 enum snd_soc_bias_level level)
2115 case SND_SOC_BIAS_OFF:
2116 snd_soc_component_write(component,
2117 RT1011_SYSTEM_RESET_1, 0x0000);
2118 snd_soc_component_write(component,
2119 RT1011_SYSTEM_RESET_2, 0x0000);
2120 snd_soc_component_write(component,
2121 RT1011_SYSTEM_RESET_3, 0x0001);
2122 snd_soc_component_write(component,
2123 RT1011_SYSTEM_RESET_1, 0x003f);
2124 snd_soc_component_write(component,
2125 RT1011_SYSTEM_RESET_2, 0x7fd7);
2126 snd_soc_component_write(component,
2127 RT1011_SYSTEM_RESET_3, 0x770f);
2136 #define RT1011_STEREO_RATES SNDRV_PCM_RATE_8000_192000
2137 #define RT1011_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
2138 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
2139 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2141 static const struct snd_soc_dai_ops rt1011_aif_dai_ops = {
2142 .hw_params = rt1011_hw_params,
2143 .set_fmt = rt1011_set_dai_fmt,
2144 .set_tdm_slot = rt1011_set_tdm_slot,
2147 static struct snd_soc_dai_driver rt1011_dai[] = {
2149 .name = "rt1011-aif",
2151 .stream_name = "AIF1 Playback",
2154 .rates = RT1011_STEREO_RATES,
2155 .formats = RT1011_FORMATS,
2157 .ops = &rt1011_aif_dai_ops,
2161 static const struct snd_soc_component_driver soc_component_dev_rt1011 = {
2162 .probe = rt1011_probe,
2163 .remove = rt1011_remove,
2164 .suspend = rt1011_suspend,
2165 .resume = rt1011_resume,
2166 .set_bias_level = rt1011_set_bias_level,
2167 .controls = rt1011_snd_controls,
2168 .num_controls = ARRAY_SIZE(rt1011_snd_controls),
2169 .dapm_widgets = rt1011_dapm_widgets,
2170 .num_dapm_widgets = ARRAY_SIZE(rt1011_dapm_widgets),
2171 .dapm_routes = rt1011_dapm_routes,
2172 .num_dapm_routes = ARRAY_SIZE(rt1011_dapm_routes),
2173 .set_sysclk = rt1011_set_component_sysclk,
2174 .set_pll = rt1011_set_component_pll,
2175 .use_pmdown_time = 1,
2179 static const struct regmap_config rt1011_regmap = {
2182 .max_register = RT1011_MAX_REG + 1,
2183 .volatile_reg = rt1011_volatile_register,
2184 .readable_reg = rt1011_readable_register,
2185 .cache_type = REGCACHE_MAPLE,
2186 .reg_defaults = rt1011_reg,
2187 .num_reg_defaults = ARRAY_SIZE(rt1011_reg),
2188 .use_single_read = true,
2189 .use_single_write = true,
2192 #if defined(CONFIG_OF)
2193 static const struct of_device_id rt1011_of_match[] = {
2194 { .compatible = "realtek,rt1011", },
2197 MODULE_DEVICE_TABLE(of, rt1011_of_match);
2201 static const struct acpi_device_id rt1011_acpi_match[] = {
2205 MODULE_DEVICE_TABLE(acpi, rt1011_acpi_match);
2208 static const struct i2c_device_id rt1011_i2c_id[] = {
2212 MODULE_DEVICE_TABLE(i2c, rt1011_i2c_id);
2214 static int rt1011_calibrate(struct rt1011_priv *rt1011, unsigned char cali_flag)
2216 unsigned int value, count = 0, r0[3];
2217 unsigned int chk_cnt = 50; /* DONT change this */
2218 unsigned int dc_offset;
2219 unsigned int r0_integer, r0_factor, format;
2220 struct device *dev = regmap_get_device(rt1011->regmap);
2221 struct snd_soc_dapm_context *dapm =
2222 snd_soc_component_get_dapm(rt1011->component);
2225 snd_soc_dapm_mutex_lock(dapm);
2226 regcache_cache_bypass(rt1011->regmap, true);
2228 regmap_write(rt1011->regmap, RT1011_RESET, 0x0000);
2229 regmap_write(rt1011->regmap, RT1011_SYSTEM_RESET_3, 0x740f);
2230 regmap_write(rt1011->regmap, RT1011_SYSTEM_RESET_3, 0x770f);
2233 regmap_write(rt1011->regmap, RT1011_CLK_2, 0x9400);
2234 regmap_write(rt1011->regmap, RT1011_PLL_1, 0x0800);
2235 regmap_write(rt1011->regmap, RT1011_PLL_2, 0x0020);
2236 regmap_write(rt1011->regmap, RT1011_CLK_DET, 0x0800);
2238 /* ADC/DAC setting */
2239 regmap_write(rt1011->regmap, RT1011_ADC_SET_5, 0x0a20);
2240 regmap_write(rt1011->regmap, RT1011_DAC_SET_2, 0xe232);
2241 regmap_write(rt1011->regmap, RT1011_ADC_SET_4, 0xc000);
2244 regmap_write(rt1011->regmap, RT1011_SPK_PRO_DC_DET_1, 0xb00c);
2245 regmap_write(rt1011->regmap, RT1011_SPK_PRO_DC_DET_2, 0xcccc);
2248 regmap_write(rt1011->regmap, RT1011_POWER_1, 0xe0e0);
2249 regmap_write(rt1011->regmap, RT1011_POWER_3, 0x5003);
2250 regmap_write(rt1011->regmap, RT1011_POWER_9, 0xa860);
2251 regmap_write(rt1011->regmap, RT1011_DAC_SET_2, 0xa032);
2253 /* POW_PLL / POW_BG / POW_BG_MBIAS_LV / POW_V/I */
2254 regmap_write(rt1011->regmap, RT1011_POWER_2, 0x0007);
2255 regmap_write(rt1011->regmap, RT1011_POWER_3, 0x5ff7);
2256 regmap_write(rt1011->regmap, RT1011_A_TEMP_SEN, 0x7f44);
2257 regmap_write(rt1011->regmap, RT1011_A_TIMING_1, 0x4054);
2258 regmap_write(rt1011->regmap, RT1011_BAT_GAIN_1, 0x309c);
2260 /* DC offset from EFUSE */
2261 regmap_write(rt1011->regmap, RT1011_DC_CALIB_CLASSD_3, 0xcb00);
2262 regmap_write(rt1011->regmap, RT1011_BOOST_CON_1, 0xe080);
2263 regmap_write(rt1011->regmap, RT1011_POWER_4, 0x16f2);
2264 regmap_write(rt1011->regmap, RT1011_POWER_6, 0x36ad);
2267 regmap_write(rt1011->regmap, RT1011_MIXER_1, 0x3f1d);
2270 regmap_write(rt1011->regmap, RT1011_EFUSE_CONTROL_1, 0x0d0a);
2273 regmap_read(rt1011->regmap, RT1011_EFUSE_ADC_OFFSET_18_16, &value);
2274 dc_offset = value << 16;
2275 regmap_read(rt1011->regmap, RT1011_EFUSE_ADC_OFFSET_15_0, &value);
2276 dc_offset |= (value & 0xffff);
2277 dev_info(dev, "ADC offset=0x%x\n", dc_offset);
2278 regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G0_20_16, &value);
2279 dc_offset = value << 16;
2280 regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G0_15_0, &value);
2281 dc_offset |= (value & 0xffff);
2282 dev_info(dev, "Gain0 offset=0x%x\n", dc_offset);
2283 regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G1_20_16, &value);
2284 dc_offset = value << 16;
2285 regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G1_15_0, &value);
2286 dc_offset |= (value & 0xffff);
2287 dev_info(dev, "Gain1 offset=0x%x\n", dc_offset);
2291 regmap_write(rt1011->regmap, RT1011_ADC_SET_1, 0x2925);
2293 regmap_write(rt1011->regmap, RT1011_CLASS_D_POS, 0x010e);
2294 regmap_write(rt1011->regmap,
2295 RT1011_CLASSD_INTERNAL_SET_1, 0x1701);
2298 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_0, 0x8000);
2299 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_7, 0xf000);
2300 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_4, 0x4040);
2301 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_0, 0xc000);
2302 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_6, 0x07c2);
2304 r0[0] = r0[1] = r0[2] = count = 0;
2305 while (count < chk_cnt) {
2307 regmap_read(rt1011->regmap,
2308 RT1011_INIT_RECIPROCAL_SYN_24_16, &value);
2309 r0[count%3] = value << 16;
2310 regmap_read(rt1011->regmap,
2311 RT1011_INIT_RECIPROCAL_SYN_15_0, &value);
2312 r0[count%3] |= value;
2314 if (r0[count%3] == 0)
2319 if (r0[0] == r0[1] && r0[1] == r0[2])
2322 if (count > chk_cnt) {
2323 dev_err(dev, "Calibrate R0 Failure\n");
2326 format = 2147483648U; /* 2^24 * 128 */
2327 r0_integer = format / r0[0] / 128;
2328 r0_factor = ((format / r0[0] * 100) / 128)
2329 - (r0_integer * 100);
2330 rt1011->r0_reg = r0[0];
2331 rt1011->cali_done = 1;
2332 dev_info(dev, "r0 resistance about %d.%02d ohm, reg=0x%X\n",
2333 r0_integer, r0_factor, r0[0]);
2338 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_0, 0x0000);
2340 regmap_write(rt1011->regmap, RT1011_POWER_9, 0xa840);
2341 regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_6, 0x0702);
2342 regmap_write(rt1011->regmap, RT1011_MIXER_1, 0xffdd);
2343 regmap_write(rt1011->regmap, RT1011_CLASSD_INTERNAL_SET_1, 0x0701);
2344 regmap_write(rt1011->regmap, RT1011_DAC_SET_3, 0xe004);
2345 regmap_write(rt1011->regmap, RT1011_A_TEMP_SEN, 0x7f40);
2346 regmap_write(rt1011->regmap, RT1011_POWER_1, 0x0000);
2347 regmap_write(rt1011->regmap, RT1011_POWER_2, 0x0000);
2348 regmap_write(rt1011->regmap, RT1011_POWER_3, 0x0002);
2349 regmap_write(rt1011->regmap, RT1011_POWER_4, 0x00f2);
2351 regmap_write(rt1011->regmap, RT1011_RESET, 0x0000);
2354 if (count <= chk_cnt) {
2355 regmap_write(rt1011->regmap,
2356 RT1011_INIT_RECIPROCAL_REG_24_16,
2357 ((r0[0]>>16) & 0x1ff));
2358 regmap_write(rt1011->regmap,
2359 RT1011_INIT_RECIPROCAL_REG_15_0,
2361 regmap_write(rt1011->regmap,
2362 RT1011_SPK_TEMP_PROTECT_4, 0x4080);
2366 regcache_cache_bypass(rt1011->regmap, false);
2367 regcache_mark_dirty(rt1011->regmap);
2368 regcache_sync(rt1011->regmap);
2369 snd_soc_dapm_mutex_unlock(dapm);
2374 static void rt1011_calibration_work(struct work_struct *work)
2376 struct rt1011_priv *rt1011 =
2377 container_of(work, struct rt1011_priv, cali_work);
2378 struct snd_soc_component *component = rt1011->component;
2379 unsigned int r0_integer, r0_factor, format;
2381 if (rt1011->r0_calib)
2382 rt1011_calibrate(rt1011, 0);
2384 rt1011_calibrate(rt1011, 1);
2387 * This flag should reset after booting.
2388 * The factory test will do calibration again and use this flag to check
2389 * whether the calibration completed
2391 rt1011->cali_done = 0;
2394 rt1011_reg_init(component);
2396 /* Apply temperature and calibration data from device property */
2397 if (rt1011->temperature_calib <= 0xff &&
2398 rt1011->temperature_calib > 0) {
2399 snd_soc_component_update_bits(component,
2400 RT1011_STP_INITIAL_RESISTANCE_TEMP, 0x3ff,
2401 (rt1011->temperature_calib << 2));
2404 if (rt1011->r0_calib) {
2405 rt1011->r0_reg = rt1011->r0_calib;
2407 format = 2147483648U; /* 2^24 * 128 */
2408 r0_integer = format / rt1011->r0_reg / 128;
2409 r0_factor = ((format / rt1011->r0_reg * 100) / 128)
2410 - (r0_integer * 100);
2411 dev_info(component->dev, "DP r0 resistance about %d.%02d ohm, reg=0x%X\n",
2412 r0_integer, r0_factor, rt1011->r0_reg);
2414 rt1011_r0_load(rt1011);
2417 snd_soc_component_write(component, RT1011_ADC_SET_1, 0x2925);
2420 static int rt1011_parse_dp(struct rt1011_priv *rt1011, struct device *dev)
2422 device_property_read_u32(dev, "realtek,temperature_calib",
2423 &rt1011->temperature_calib);
2424 device_property_read_u32(dev, "realtek,r0_calib",
2427 dev_dbg(dev, "%s: r0_calib: 0x%x, temperature_calib: 0x%x",
2428 __func__, rt1011->r0_calib, rt1011->temperature_calib);
2433 static int rt1011_i2c_probe(struct i2c_client *i2c)
2435 struct rt1011_priv *rt1011;
2439 rt1011 = devm_kzalloc(&i2c->dev, sizeof(struct rt1011_priv),
2444 i2c_set_clientdata(i2c, rt1011);
2446 rt1011_parse_dp(rt1011, &i2c->dev);
2448 rt1011->regmap = devm_regmap_init_i2c(i2c, &rt1011_regmap);
2449 if (IS_ERR(rt1011->regmap)) {
2450 ret = PTR_ERR(rt1011->regmap);
2451 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2456 regmap_read(rt1011->regmap, RT1011_DEVICE_ID, &val);
2457 if (val != RT1011_DEVICE_ID_NUM) {
2459 "Device with ID register %x is not rt1011\n", val);
2463 INIT_WORK(&rt1011->cali_work, rt1011_calibration_work);
2465 return devm_snd_soc_register_component(&i2c->dev,
2466 &soc_component_dev_rt1011,
2467 rt1011_dai, ARRAY_SIZE(rt1011_dai));
2471 static void rt1011_i2c_shutdown(struct i2c_client *client)
2473 struct rt1011_priv *rt1011 = i2c_get_clientdata(client);
2475 rt1011_reset(rt1011->regmap);
2478 static struct i2c_driver rt1011_i2c_driver = {
2481 .of_match_table = of_match_ptr(rt1011_of_match),
2482 .acpi_match_table = ACPI_PTR(rt1011_acpi_match)
2484 .probe = rt1011_i2c_probe,
2485 .shutdown = rt1011_i2c_shutdown,
2486 .id_table = rt1011_i2c_id,
2488 module_i2c_driver(rt1011_i2c_driver);
2490 MODULE_DESCRIPTION("ASoC RT1011 amplifier driver");
2492 MODULE_LICENSE("GPL");