2 * OMAP clkctrl clock support
4 * Copyright (C) 2017 Texas Instruments, Inc.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
18 #include <linux/clk-provider.h>
19 #include <linux/slab.h>
21 #include <linux/of_address.h>
22 #include <linux/clk/ti.h>
23 #include <linux/delay.h>
24 #include <linux/timekeeping.h>
29 #define OMAP4_MODULEMODE_MASK 0x3
31 #define MODULEMODE_HWCTRL 0x1
32 #define MODULEMODE_SWCTRL 0x2
34 #define OMAP4_IDLEST_MASK (0x3 << 16)
35 #define OMAP4_IDLEST_SHIFT 16
37 #define CLKCTRL_IDLEST_FUNCTIONAL 0x0
38 #define CLKCTRL_IDLEST_INTERFACE_IDLE 0x2
39 #define CLKCTRL_IDLEST_DISABLED 0x3
41 /* These timeouts are in us */
42 #define OMAP4_MAX_MODULE_READY_TIME 2000
43 #define OMAP4_MAX_MODULE_DISABLE_TIME 5000
45 static bool _early_timeout = true;
47 struct omap_clkctrl_provider {
49 struct list_head clocks;
53 struct omap_clkctrl_clk {
57 struct list_head node;
65 static const struct omap_clkctrl_data default_clkctrl_data[] __initconst = {
69 static u32 _omap4_idlest(u32 val)
71 val &= OMAP4_IDLEST_MASK;
72 val >>= OMAP4_IDLEST_SHIFT;
77 static bool _omap4_is_idle(u32 val)
79 val = _omap4_idlest(val);
81 return val == CLKCTRL_IDLEST_DISABLED;
84 static bool _omap4_is_ready(u32 val)
86 val = _omap4_idlest(val);
88 return val == CLKCTRL_IDLEST_FUNCTIONAL ||
89 val == CLKCTRL_IDLEST_INTERFACE_IDLE;
92 static bool _omap4_is_timeout(union omap4_timeout *time, u32 timeout)
95 * There are two special cases where ktime_to_ns() can't be
96 * used to track the timeouts. First one is during early boot
97 * when the timers haven't been initialized yet. The second
98 * one is during suspend-resume cycle while timekeeping is
99 * being suspended / resumed. Clocksource for the system
100 * can be from a timer that requires pm_runtime access, which
101 * will eventually bring us here with timekeeping_suspended,
102 * during both suspend entry and resume paths. This happens
103 * at least on am43xx platform.
105 if (unlikely(_early_timeout || timekeeping_suspended)) {
106 if (time->cycles++ < timeout) {
111 if (!ktime_to_ns(time->start)) {
112 time->start = ktime_get();
116 if (ktime_us_delta(ktime_get(), time->start) < timeout) {
125 static int __init _omap4_disable_early_timeout(void)
127 _early_timeout = false;
131 arch_initcall(_omap4_disable_early_timeout);
133 static int _omap4_clkctrl_clk_enable(struct clk_hw *hw)
135 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
138 union omap4_timeout timeout = { 0 };
140 if (!clk->enable_bit)
144 ret = ti_clk_ll_ops->clkdm_clk_enable(clk->clkdm, hw->clk);
147 "%s: could not enable %s's clockdomain %s: %d\n",
148 __func__, clk_hw_get_name(hw),
149 clk->clkdm_name, ret);
154 val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
156 val &= ~OMAP4_MODULEMODE_MASK;
157 val |= clk->enable_bit;
159 ti_clk_ll_ops->clk_writel(val, &clk->enable_reg);
161 if (clk->flags & NO_IDLEST)
164 /* Wait until module is enabled */
165 while (!_omap4_is_ready(ti_clk_ll_ops->clk_readl(&clk->enable_reg))) {
166 if (_omap4_is_timeout(&timeout, OMAP4_MAX_MODULE_READY_TIME)) {
167 pr_err("%s: failed to enable\n", clk_hw_get_name(hw));
175 static void _omap4_clkctrl_clk_disable(struct clk_hw *hw)
177 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
179 union omap4_timeout timeout = { 0 };
181 if (!clk->enable_bit)
184 val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
186 val &= ~OMAP4_MODULEMODE_MASK;
188 ti_clk_ll_ops->clk_writel(val, &clk->enable_reg);
190 if (clk->flags & NO_IDLEST)
193 /* Wait until module is disabled */
194 while (!_omap4_is_idle(ti_clk_ll_ops->clk_readl(&clk->enable_reg))) {
195 if (_omap4_is_timeout(&timeout,
196 OMAP4_MAX_MODULE_DISABLE_TIME)) {
197 pr_err("%s: failed to disable\n", clk_hw_get_name(hw));
204 ti_clk_ll_ops->clkdm_clk_disable(clk->clkdm, hw->clk);
207 static int _omap4_clkctrl_clk_is_enabled(struct clk_hw *hw)
209 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
212 val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
214 if (val & clk->enable_bit)
220 static const struct clk_ops omap4_clkctrl_clk_ops = {
221 .enable = _omap4_clkctrl_clk_enable,
222 .disable = _omap4_clkctrl_clk_disable,
223 .is_enabled = _omap4_clkctrl_clk_is_enabled,
224 .init = omap2_init_clk_clkdm,
227 static struct clk_hw *_ti_omap4_clkctrl_xlate(struct of_phandle_args *clkspec,
230 struct omap_clkctrl_provider *provider = data;
231 struct omap_clkctrl_clk *entry;
233 if (clkspec->args_count != 2)
234 return ERR_PTR(-EINVAL);
236 pr_debug("%s: looking for %x:%x\n", __func__,
237 clkspec->args[0], clkspec->args[1]);
239 list_for_each_entry(entry, &provider->clocks, node) {
240 if (entry->reg_offset == clkspec->args[0] &&
241 entry->bit_offset == clkspec->args[1])
246 return ERR_PTR(-EINVAL);
252 _ti_clkctrl_clk_register(struct omap_clkctrl_provider *provider,
253 struct device_node *node, struct clk_hw *clk_hw,
254 u16 offset, u8 bit, const char * const *parents,
255 int num_parents, const struct clk_ops *ops)
257 struct clk_init_data init = { NULL };
259 struct omap_clkctrl_clk *clkctrl_clk;
262 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
263 init.name = kasprintf(GFP_KERNEL, "%pOFn:%pOFn:%04x:%d",
264 node->parent, node, offset,
267 init.name = kasprintf(GFP_KERNEL, "%pOFn:%04x:%d", node,
269 clkctrl_clk = kzalloc(sizeof(*clkctrl_clk), GFP_KERNEL);
270 if (!init.name || !clkctrl_clk) {
275 clk_hw->init = &init;
276 init.parent_names = parents;
277 init.num_parents = num_parents;
279 init.flags = CLK_IS_BASIC;
281 clk = ti_clk_register(NULL, clk_hw, init.name);
282 if (IS_ERR_OR_NULL(clk)) {
287 clkctrl_clk->reg_offset = offset;
288 clkctrl_clk->bit_offset = bit;
289 clkctrl_clk->clk = clk_hw;
291 list_add(&clkctrl_clk->node, &provider->clocks);
302 _ti_clkctrl_setup_gate(struct omap_clkctrl_provider *provider,
303 struct device_node *node, u16 offset,
304 const struct omap_clkctrl_bit_data *data,
307 struct clk_hw_omap *clk_hw;
309 clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
313 clk_hw->enable_bit = data->bit;
314 clk_hw->enable_reg.ptr = reg;
316 if (_ti_clkctrl_clk_register(provider, node, &clk_hw->hw, offset,
317 data->bit, data->parents, 1,
323 _ti_clkctrl_setup_mux(struct omap_clkctrl_provider *provider,
324 struct device_node *node, u16 offset,
325 const struct omap_clkctrl_bit_data *data,
328 struct clk_omap_mux *mux;
330 const char * const *pname;
332 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
336 pname = data->parents;
342 mux->mask = num_parents;
343 if (!(mux->flags & CLK_MUX_INDEX_ONE))
346 mux->mask = (1 << fls(mux->mask)) - 1;
348 mux->shift = data->bit;
351 if (_ti_clkctrl_clk_register(provider, node, &mux->hw, offset,
352 data->bit, data->parents, num_parents,
358 _ti_clkctrl_setup_div(struct omap_clkctrl_provider *provider,
359 struct device_node *node, u16 offset,
360 const struct omap_clkctrl_bit_data *data,
363 struct clk_omap_divider *div;
364 const struct omap_clkctrl_div_data *div_data = data->data;
367 div = kzalloc(sizeof(*div), GFP_KERNEL);
372 div->shift = data->bit;
373 div->flags = div_data->flags;
375 if (div->flags & CLK_DIVIDER_POWER_OF_TWO)
376 div_flags |= CLKF_INDEX_POWER_OF_TWO;
378 if (ti_clk_parse_divider_data((int *)div_data->dividers, 0,
379 div_data->max_div, div_flags,
380 &div->width, &div->table)) {
381 pr_err("%s: Data parsing for %pOF:%04x:%d failed\n", __func__,
382 node, offset, data->bit);
387 if (_ti_clkctrl_clk_register(provider, node, &div->hw, offset,
388 data->bit, data->parents, 1,
389 &ti_clk_divider_ops))
394 _ti_clkctrl_setup_subclks(struct omap_clkctrl_provider *provider,
395 struct device_node *node,
396 const struct omap_clkctrl_reg_data *data,
399 const struct omap_clkctrl_bit_data *bits = data->bit_data;
405 switch (bits->type) {
407 _ti_clkctrl_setup_gate(provider, node, data->offset,
412 _ti_clkctrl_setup_div(provider, node, data->offset,
417 _ti_clkctrl_setup_mux(provider, node, data->offset,
422 pr_err("%s: bad subclk type: %d\n", __func__,
430 static void __init _clkctrl_add_provider(void *data,
431 struct device_node *np)
433 of_clk_add_hw_provider(np, _ti_omap4_clkctrl_xlate, data);
436 static void __init _ti_omap4_clkctrl_setup(struct device_node *node)
438 struct omap_clkctrl_provider *provider;
439 const struct omap_clkctrl_data *data = default_clkctrl_data;
440 const struct omap_clkctrl_reg_data *reg_data;
441 struct clk_init_data init = { NULL };
442 struct clk_hw_omap *hw;
444 struct omap_clkctrl_clk *clkctrl_clk;
450 if (!(ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT) &&
451 !strcmp(node->name, "clk"))
452 ti_clk_features.flags |= TI_CLK_CLKCTRL_COMPAT;
454 addrp = of_get_address(node, 0, NULL, NULL);
455 addr = (u32)of_translate_address(node, addrp);
457 #ifdef CONFIG_ARCH_OMAP4
458 if (of_machine_is_compatible("ti,omap4"))
459 data = omap4_clkctrl_data;
461 #ifdef CONFIG_SOC_OMAP5
462 if (of_machine_is_compatible("ti,omap5"))
463 data = omap5_clkctrl_data;
465 #ifdef CONFIG_SOC_DRA7XX
466 if (of_machine_is_compatible("ti,dra7")) {
467 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
468 data = dra7_clkctrl_compat_data;
470 data = dra7_clkctrl_data;
473 #ifdef CONFIG_SOC_AM33XX
474 if (of_machine_is_compatible("ti,am33xx")) {
475 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
476 data = am3_clkctrl_compat_data;
478 data = am3_clkctrl_data;
481 #ifdef CONFIG_SOC_AM43XX
482 if (of_machine_is_compatible("ti,am4372")) {
483 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
484 data = am4_clkctrl_compat_data;
486 data = am4_clkctrl_data;
489 if (of_machine_is_compatible("ti,am438x")) {
490 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
491 data = am438x_clkctrl_compat_data;
493 data = am438x_clkctrl_data;
496 #ifdef CONFIG_SOC_TI81XX
497 if (of_machine_is_compatible("ti,dm814"))
498 data = dm814_clkctrl_data;
500 if (of_machine_is_compatible("ti,dm816"))
501 data = dm816_clkctrl_data;
505 if (addr == data->addr)
512 pr_err("%pOF not found from clkctrl data.\n", node);
516 provider = kzalloc(sizeof(*provider), GFP_KERNEL);
520 provider->base = of_iomap(node, 0);
522 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT) {
523 provider->clkdm_name = kasprintf(GFP_KERNEL, "%pOFnxxx", node->parent);
524 if (!provider->clkdm_name) {
530 * Create default clkdm name, replace _cm from end of parent
531 * node name with _clkdm
533 provider->clkdm_name[strlen(provider->clkdm_name) - 5] = 0;
535 provider->clkdm_name = kasprintf(GFP_KERNEL, "%pOFn", node);
536 if (!provider->clkdm_name) {
542 * Create default clkdm name, replace _clkctrl from end of
543 * node name with _clkdm
545 provider->clkdm_name[strlen(provider->clkdm_name) - 7] = 0;
548 strcat(provider->clkdm_name, "clkdm");
550 /* Replace any dash from the clkdm name with underscore */
551 c = provider->clkdm_name;
559 INIT_LIST_HEAD(&provider->clocks);
561 /* Generate clocks */
562 reg_data = data->regs;
564 while (reg_data->parent) {
565 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
569 hw->enable_reg.ptr = provider->base + reg_data->offset;
571 _ti_clkctrl_setup_subclks(provider, node, reg_data,
574 if (reg_data->flags & CLKF_SW_SUP)
575 hw->enable_bit = MODULEMODE_SWCTRL;
576 if (reg_data->flags & CLKF_HW_SUP)
577 hw->enable_bit = MODULEMODE_HWCTRL;
578 if (reg_data->flags & CLKF_NO_IDLEST)
579 hw->flags |= NO_IDLEST;
581 if (reg_data->clkdm_name)
582 hw->clkdm_name = reg_data->clkdm_name;
584 hw->clkdm_name = provider->clkdm_name;
586 init.parent_names = ®_data->parent;
587 init.num_parents = 1;
589 if (reg_data->flags & CLKF_SET_RATE_PARENT)
590 init.flags |= CLK_SET_RATE_PARENT;
591 if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
592 init.name = kasprintf(GFP_KERNEL, "%pOFn:%pOFn:%04x:%d",
594 reg_data->offset, 0);
596 init.name = kasprintf(GFP_KERNEL, "%pOFn:%04x:%d",
597 node, reg_data->offset, 0);
598 clkctrl_clk = kzalloc(sizeof(*clkctrl_clk), GFP_KERNEL);
599 if (!init.name || !clkctrl_clk)
602 init.ops = &omap4_clkctrl_clk_ops;
605 clk = ti_clk_register(NULL, &hw->hw, init.name);
606 if (IS_ERR_OR_NULL(clk))
609 clkctrl_clk->reg_offset = reg_data->offset;
610 clkctrl_clk->clk = &hw->hw;
612 list_add(&clkctrl_clk->node, &provider->clocks);
617 ret = of_clk_add_hw_provider(node, _ti_omap4_clkctrl_xlate, provider);
618 if (ret == -EPROBE_DEFER)
619 ti_clk_retry_init(node, provider, _clkctrl_add_provider);
628 CLK_OF_DECLARE(ti_omap4_clkctrl_clock, "ti,clkctrl",
629 _ti_omap4_clkctrl_setup);