1 // SPDX-License-Identifier: GPL-2.0
3 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
5 #include <linux/kernel.h>
6 #include <linux/serial.h>
7 #include <linux/serial_reg.h>
8 #include <linux/slab.h>
9 #include <linux/module.h>
10 #include <linux/pci.h>
11 #include <linux/console.h>
12 #include <linux/serial_core.h>
13 #include <linux/tty.h>
14 #include <linux/tty_flip.h>
15 #include <linux/interrupt.h>
17 #include <linux/dmi.h>
18 #include <linux/nmi.h>
19 #include <linux/delay.h>
22 #include <linux/debugfs.h>
23 #include <linux/dmaengine.h>
24 #include <linux/pch_dma.h>
27 PCH_UART_HANDLED_RX_INT_SHIFT,
28 PCH_UART_HANDLED_TX_INT_SHIFT,
29 PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
30 PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
31 PCH_UART_HANDLED_MS_INT_SHIFT,
32 PCH_UART_HANDLED_LS_INT_SHIFT,
35 #define PCH_UART_DRIVER_DEVICE "ttyPCH"
37 /* Set the max number of UART port
38 * Intel EG20T PCH: 4 port
39 * LAPIS Semiconductor ML7213 IOH: 3 port
40 * LAPIS Semiconductor ML7223 IOH: 2 port
44 #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
45 #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
46 #define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
47 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
48 #define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
49 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
50 #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
52 #define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1))
54 #define PCH_UART_RBR 0x00
55 #define PCH_UART_THR 0x00
57 #define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
58 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
59 #define PCH_UART_IER_ERBFI 0x00000001
60 #define PCH_UART_IER_ETBEI 0x00000002
61 #define PCH_UART_IER_ELSI 0x00000004
62 #define PCH_UART_IER_EDSSI 0x00000008
64 #define PCH_UART_IIR_IP 0x00000001
65 #define PCH_UART_IIR_IID 0x00000006
66 #define PCH_UART_IIR_MSI 0x00000000
67 #define PCH_UART_IIR_TRI 0x00000002
68 #define PCH_UART_IIR_RRI 0x00000004
69 #define PCH_UART_IIR_REI 0x00000006
70 #define PCH_UART_IIR_TOI 0x00000008
71 #define PCH_UART_IIR_FIFO256 0x00000020
72 #define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
73 #define PCH_UART_IIR_FE 0x000000C0
75 #define PCH_UART_FCR_FIFOE 0x00000001
76 #define PCH_UART_FCR_RFR 0x00000002
77 #define PCH_UART_FCR_TFR 0x00000004
78 #define PCH_UART_FCR_DMS 0x00000008
79 #define PCH_UART_FCR_FIFO256 0x00000020
80 #define PCH_UART_FCR_RFTL 0x000000C0
82 #define PCH_UART_FCR_RFTL1 0x00000000
83 #define PCH_UART_FCR_RFTL64 0x00000040
84 #define PCH_UART_FCR_RFTL128 0x00000080
85 #define PCH_UART_FCR_RFTL224 0x000000C0
86 #define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
87 #define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
88 #define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
89 #define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
90 #define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
91 #define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
92 #define PCH_UART_FCR_RFTL_SHIFT 6
94 #define PCH_UART_LCR_WLS 0x00000003
95 #define PCH_UART_LCR_STB 0x00000004
96 #define PCH_UART_LCR_PEN 0x00000008
97 #define PCH_UART_LCR_EPS 0x00000010
98 #define PCH_UART_LCR_SP 0x00000020
99 #define PCH_UART_LCR_SB 0x00000040
100 #define PCH_UART_LCR_DLAB 0x00000080
101 #define PCH_UART_LCR_NP 0x00000000
102 #define PCH_UART_LCR_OP PCH_UART_LCR_PEN
103 #define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
104 #define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
105 #define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
108 #define PCH_UART_LCR_5BIT 0x00000000
109 #define PCH_UART_LCR_6BIT 0x00000001
110 #define PCH_UART_LCR_7BIT 0x00000002
111 #define PCH_UART_LCR_8BIT 0x00000003
113 #define PCH_UART_MCR_DTR 0x00000001
114 #define PCH_UART_MCR_RTS 0x00000002
115 #define PCH_UART_MCR_OUT 0x0000000C
116 #define PCH_UART_MCR_LOOP 0x00000010
117 #define PCH_UART_MCR_AFE 0x00000020
119 #define PCH_UART_LSR_DR 0x00000001
120 #define PCH_UART_LSR_ERR (1<<7)
122 #define PCH_UART_MSR_DCTS 0x00000001
123 #define PCH_UART_MSR_DDSR 0x00000002
124 #define PCH_UART_MSR_TERI 0x00000004
125 #define PCH_UART_MSR_DDCD 0x00000008
126 #define PCH_UART_MSR_CTS 0x00000010
127 #define PCH_UART_MSR_DSR 0x00000020
128 #define PCH_UART_MSR_RI 0x00000040
129 #define PCH_UART_MSR_DCD 0x00000080
130 #define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
131 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
133 #define PCH_UART_DLL 0x00
134 #define PCH_UART_DLM 0x01
136 #define PCH_UART_BRCSR 0x0E
138 #define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
139 #define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
140 #define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
141 #define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
142 #define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
144 #define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
145 #define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
146 #define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
147 #define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
148 #define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
149 #define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
150 #define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
151 #define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
152 #define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
153 #define PCH_UART_HAL_STB1 0
154 #define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
156 #define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
157 #define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
158 #define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
159 PCH_UART_HAL_CLR_RX_FIFO)
161 #define PCH_UART_HAL_DMA_MODE0 0
162 #define PCH_UART_HAL_FIFO_DIS 0
163 #define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
164 #define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
165 PCH_UART_FCR_FIFO256)
166 #define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
167 #define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
168 #define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
169 #define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
170 #define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
171 #define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
172 #define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
173 #define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
174 #define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
175 #define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
176 #define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
177 #define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
178 #define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
179 #define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
181 #define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
182 #define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
183 #define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
184 #define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
185 #define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
187 #define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
188 #define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
189 #define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
190 #define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
191 #define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
193 #define DEFAULT_UARTCLK 1843200 /* 1.8432 MHz */
194 #define CMITC_UARTCLK 192000000 /* 192.0000 MHz */
195 #define FRI2_64_UARTCLK 64000000 /* 64.0000 MHz */
196 #define FRI2_48_UARTCLK 48000000 /* 48.0000 MHz */
197 #define NTC1_UARTCLK 64000000 /* 64.0000 MHz */
198 #define MINNOW_UARTCLK 50000000 /* 50.0000 MHz */
200 struct pch_uart_buffer {
206 struct uart_port port;
208 void __iomem *membase;
209 resource_size_t mapbase;
211 struct pci_dev *pdev;
213 unsigned int uartclk;
219 struct pch_uart_buffer rxbuf;
223 unsigned int use_dma;
224 struct dma_async_tx_descriptor *desc_tx;
225 struct dma_async_tx_descriptor *desc_rx;
226 struct pch_dma_slave param_tx;
227 struct pch_dma_slave param_rx;
228 struct dma_chan *chan_tx;
229 struct dma_chan *chan_rx;
230 struct scatterlist *sg_tx_p;
233 struct scatterlist sg_rx;
236 dma_addr_t rx_buf_dma;
238 #define IRQ_NAME_SIZE 17
239 char irq_name[IRQ_NAME_SIZE];
243 * struct pch_uart_driver_data - private data structure for UART-DMA
244 * @port_type: The type of UART port
245 * @line_no: UART port line number (0, 1, 2...)
247 struct pch_uart_driver_data {
252 enum pch_uart_num_t {
266 static struct pch_uart_driver_data drv_dat[] = {
267 [pch_et20t_uart0] = {PORT_PCH_8LINE, 0},
268 [pch_et20t_uart1] = {PORT_PCH_2LINE, 1},
269 [pch_et20t_uart2] = {PORT_PCH_2LINE, 2},
270 [pch_et20t_uart3] = {PORT_PCH_2LINE, 3},
271 [pch_ml7213_uart0] = {PORT_PCH_8LINE, 0},
272 [pch_ml7213_uart1] = {PORT_PCH_2LINE, 1},
273 [pch_ml7213_uart2] = {PORT_PCH_2LINE, 2},
274 [pch_ml7223_uart0] = {PORT_PCH_8LINE, 0},
275 [pch_ml7223_uart1] = {PORT_PCH_2LINE, 1},
276 [pch_ml7831_uart0] = {PORT_PCH_8LINE, 0},
277 [pch_ml7831_uart1] = {PORT_PCH_2LINE, 1},
280 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
281 static struct eg20t_port *pch_uart_ports[PCH_UART_NR];
283 static unsigned int default_baud = 9600;
284 static unsigned int user_uartclk = 0;
285 static const int trigger_level_256[4] = { 1, 64, 128, 224 };
286 static const int trigger_level_64[4] = { 1, 16, 32, 56 };
287 static const int trigger_level_16[4] = { 1, 4, 8, 14 };
288 static const int trigger_level_1[4] = { 1, 1, 1, 1 };
290 #define PCH_REGS_BUFSIZE 1024
293 static ssize_t port_show_regs(struct file *file, char __user *user_buf,
294 size_t count, loff_t *ppos)
296 struct eg20t_port *priv = file->private_data;
302 buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL);
306 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
307 "PCH EG20T port[%d] regs:\n", priv->port.line);
309 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
310 "=================================\n");
311 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
312 "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER));
313 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
314 "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR));
315 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
316 "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR));
317 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
318 "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR));
319 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
320 "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR));
321 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
322 "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR));
323 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
325 ioread8(priv->membase + PCH_UART_BRCSR));
327 lcr = ioread8(priv->membase + UART_LCR);
328 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
329 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
330 "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL));
331 len += scnprintf(buf + len, PCH_REGS_BUFSIZE - len,
332 "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM));
333 iowrite8(lcr, priv->membase + UART_LCR);
335 if (len > PCH_REGS_BUFSIZE)
336 len = PCH_REGS_BUFSIZE;
338 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
343 static const struct file_operations port_regs_ops = {
344 .owner = THIS_MODULE,
346 .read = port_show_regs,
347 .llseek = default_llseek,
350 static const struct dmi_system_id pch_uart_dmi_table[] = {
354 DMI_MATCH(DMI_BOARD_NAME, "CM-iTC"),
356 (void *)CMITC_UARTCLK,
361 DMI_MATCH(DMI_BIOS_VERSION, "FRI2"),
363 (void *)FRI2_64_UARTCLK,
366 .ident = "Fish River Island II",
368 DMI_MATCH(DMI_PRODUCT_NAME, "Fish River Island II"),
370 (void *)FRI2_48_UARTCLK,
375 DMI_MATCH(DMI_BOARD_NAME, "COMe-mTT"),
377 (void *)NTC1_UARTCLK,
380 .ident = "nanoETXexpress-TT",
382 DMI_MATCH(DMI_BOARD_NAME, "nanoETXexpress-TT"),
384 (void *)NTC1_UARTCLK,
387 .ident = "MinnowBoard",
389 DMI_MATCH(DMI_BOARD_NAME, "MinnowBoard"),
391 (void *)MINNOW_UARTCLK,
396 /* Return UART clock, checking for board specific clocks. */
397 static unsigned int pch_uart_get_uartclk(void)
399 const struct dmi_system_id *d;
404 d = dmi_first_match(pch_uart_dmi_table);
406 return (unsigned long)d->driver_data;
408 return DEFAULT_UARTCLK;
411 static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
414 u8 ier = ioread8(priv->membase + UART_IER);
415 ier |= flag & PCH_UART_IER_MASK;
416 iowrite8(ier, priv->membase + UART_IER);
419 static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
422 u8 ier = ioread8(priv->membase + UART_IER);
423 ier &= ~(flag & PCH_UART_IER_MASK);
424 iowrite8(ier, priv->membase + UART_IER);
427 static int pch_uart_hal_set_line(struct eg20t_port *priv, unsigned int baud,
428 unsigned int parity, unsigned int bits,
431 unsigned int dll, dlm, lcr;
434 div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud);
435 if (div < 0 || USHRT_MAX <= div) {
436 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
440 dll = (unsigned int)div & 0x00FFU;
441 dlm = ((unsigned int)div >> 8) & 0x00FFU;
443 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
444 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
448 if (bits & ~PCH_UART_LCR_WLS) {
449 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
453 if (stb & ~PCH_UART_LCR_STB) {
454 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
462 dev_dbg(priv->port.dev, "%s:baud = %u, div = %04x, lcr = %02x (%lu)\n",
463 __func__, baud, div, lcr, jiffies);
464 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
465 iowrite8(dll, priv->membase + PCH_UART_DLL);
466 iowrite8(dlm, priv->membase + PCH_UART_DLM);
467 iowrite8(lcr, priv->membase + UART_LCR);
472 static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
475 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
476 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
481 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
482 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
483 priv->membase + UART_FCR);
484 iowrite8(priv->fcr, priv->membase + UART_FCR);
489 static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
490 unsigned int dmamode,
491 unsigned int fifo_size, unsigned int trigger)
495 if (dmamode & ~PCH_UART_FCR_DMS) {
496 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
501 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
502 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
503 __func__, fifo_size);
507 if (trigger & ~PCH_UART_FCR_RFTL) {
508 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
513 switch (priv->fifo_size) {
515 priv->trigger_level =
516 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
519 priv->trigger_level =
520 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
523 priv->trigger_level =
524 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
527 priv->trigger_level =
528 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
532 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
533 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
534 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
535 priv->membase + UART_FCR);
536 iowrite8(fcr, priv->membase + UART_FCR);
542 static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
544 unsigned int msr = ioread8(priv->membase + UART_MSR);
545 priv->dmsr = msr & PCH_UART_MSR_DELTA;
549 static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
554 struct uart_port *port = &priv->port;
556 lsr = ioread8(priv->membase + UART_LSR);
557 for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
558 i < rx_size && lsr & (UART_LSR_DR | UART_LSR_BI);
559 lsr = ioread8(priv->membase + UART_LSR)) {
560 rbr = ioread8(priv->membase + PCH_UART_RBR);
562 if (lsr & UART_LSR_BI) {
564 if (uart_handle_break(port))
567 if (uart_prepare_sysrq_char(port, rbr))
575 static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv)
577 return ioread8(priv->membase + UART_IIR) &\
578 (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP);
581 static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
583 return ioread8(priv->membase + UART_LSR);
586 static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
590 lcr = ioread8(priv->membase + UART_LCR);
592 lcr |= PCH_UART_LCR_SB;
594 lcr &= ~PCH_UART_LCR_SB;
596 iowrite8(lcr, priv->membase + UART_LCR);
599 static void push_rx(struct eg20t_port *priv, const unsigned char *buf,
602 struct uart_port *port = &priv->port;
603 struct tty_port *tport = &port->state->port;
605 tty_insert_flip_string(tport, buf, size);
606 tty_flip_buffer_push(tport);
609 static int dma_push_rx(struct eg20t_port *priv, int size)
612 struct uart_port *port = &priv->port;
613 struct tty_port *tport = &port->state->port;
615 room = tty_buffer_request_room(tport, size);
618 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
623 tty_insert_flip_string(tport, sg_virt(&priv->sg_rx), size);
625 port->icount.rx += room;
630 static void pch_free_dma(struct uart_port *port)
632 struct eg20t_port *priv;
633 priv = container_of(port, struct eg20t_port, port);
636 dma_release_channel(priv->chan_tx);
637 priv->chan_tx = NULL;
640 dma_release_channel(priv->chan_rx);
641 priv->chan_rx = NULL;
644 if (priv->rx_buf_dma) {
645 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt,
647 priv->rx_buf_virt = NULL;
648 priv->rx_buf_dma = 0;
654 static bool filter(struct dma_chan *chan, void *slave)
656 struct pch_dma_slave *param = slave;
658 if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
659 chan->device->dev)) {
660 chan->private = param;
667 static void pch_request_dma(struct uart_port *port)
670 struct dma_chan *chan;
671 struct pci_dev *dma_dev;
672 struct pch_dma_slave *param;
673 struct eg20t_port *priv =
674 container_of(port, struct eg20t_port, port);
676 dma_cap_set(DMA_SLAVE, mask);
678 /* Get DMA's dev information */
679 dma_dev = pci_get_slot(priv->pdev->bus,
680 PCI_DEVFN(PCI_SLOT(priv->pdev->devfn), 0));
683 param = &priv->param_tx;
684 param->dma_dev = &dma_dev->dev;
685 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
687 param->tx_reg = port->mapbase + UART_TX;
688 chan = dma_request_channel(mask, filter, param);
690 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
692 pci_dev_put(dma_dev);
695 priv->chan_tx = chan;
698 param = &priv->param_rx;
699 param->dma_dev = &dma_dev->dev;
700 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
702 param->rx_reg = port->mapbase + UART_RX;
703 chan = dma_request_channel(mask, filter, param);
705 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
707 dma_release_channel(priv->chan_tx);
708 priv->chan_tx = NULL;
709 pci_dev_put(dma_dev);
713 /* Get Consistent memory for DMA */
714 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
715 &priv->rx_buf_dma, GFP_KERNEL);
716 priv->chan_rx = chan;
718 pci_dev_put(dma_dev);
721 static void pch_dma_rx_complete(void *arg)
723 struct eg20t_port *priv = arg;
724 struct uart_port *port = &priv->port;
727 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
728 count = dma_push_rx(priv, priv->trigger_level);
730 tty_flip_buffer_push(&port->state->port);
731 async_tx_ack(priv->desc_rx);
732 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
733 PCH_UART_HAL_RX_ERR_INT);
736 static void pch_dma_tx_complete(void *arg)
738 struct eg20t_port *priv = arg;
739 struct uart_port *port = &priv->port;
740 struct scatterlist *sg = priv->sg_tx_p;
743 for (i = 0; i < priv->nent; i++, sg++)
744 uart_xmit_advance(port, sg_dma_len(sg));
746 async_tx_ack(priv->desc_tx);
747 dma_unmap_sg(port->dev, priv->sg_tx_p, priv->orig_nent, DMA_TO_DEVICE);
748 priv->tx_dma_use = 0;
751 kfree(priv->sg_tx_p);
752 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
755 static int handle_rx_to(struct eg20t_port *priv)
757 struct pch_uart_buffer *buf;
760 if (!priv->start_rx) {
761 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
762 PCH_UART_HAL_RX_ERR_INT);
767 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
768 push_rx(priv, buf->buf, rx_size);
769 } while (rx_size == buf->size);
771 return PCH_UART_HANDLED_RX_INT;
774 static int dma_handle_rx(struct eg20t_port *priv)
776 struct uart_port *port = &priv->port;
777 struct dma_async_tx_descriptor *desc;
778 struct scatterlist *sg;
780 priv = container_of(port, struct eg20t_port, port);
783 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
785 sg_dma_len(sg) = priv->trigger_level;
787 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
788 sg_dma_len(sg), offset_in_page(priv->rx_buf_virt));
790 sg_dma_address(sg) = priv->rx_buf_dma;
792 desc = dmaengine_prep_slave_sg(priv->chan_rx,
793 sg, 1, DMA_DEV_TO_MEM,
794 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
799 priv->desc_rx = desc;
800 desc->callback = pch_dma_rx_complete;
801 desc->callback_param = priv;
802 desc->tx_submit(desc);
803 dma_async_issue_pending(priv->chan_rx);
805 return PCH_UART_HANDLED_RX_INT;
808 static unsigned int handle_tx(struct eg20t_port *priv)
810 struct uart_port *port = &priv->port;
815 if (!priv->start_tx) {
816 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
818 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
823 fifo_size = max(priv->fifo_size, 1);
826 iowrite8(port->x_char, priv->membase + PCH_UART_THR);
833 while (!uart_tx_stopped(port) && fifo_size &&
834 uart_fifo_get(port, &ch)) {
835 iowrite8(ch, priv->membase + PCH_UART_THR);
840 priv->tx_empty = tx_empty;
843 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
844 uart_write_wakeup(port);
847 return PCH_UART_HANDLED_TX_INT;
850 static unsigned int dma_handle_tx(struct eg20t_port *priv)
852 struct uart_port *port = &priv->port;
853 struct tty_port *tport = &port->state->port;
854 struct scatterlist *sg;
857 struct dma_async_tx_descriptor *desc;
858 unsigned int bytes, tail;
864 if (!priv->start_tx) {
865 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
867 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
872 if (priv->tx_dma_use) {
873 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
875 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
880 fifo_size = max(priv->fifo_size, 1);
883 iowrite8(port->x_char, priv->membase + PCH_UART_THR);
889 bytes = kfifo_out_linear(&tport->xmit_fifo, &tail, UART_XMIT_SIZE);
891 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
892 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
893 uart_write_wakeup(port);
897 if (bytes > fifo_size) {
898 num = bytes / fifo_size + 1;
900 rem = bytes % fifo_size;
907 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
908 __func__, num, size, rem);
910 priv->tx_dma_use = 1;
912 priv->sg_tx_p = kmalloc_array(num, sizeof(struct scatterlist), GFP_ATOMIC);
913 if (!priv->sg_tx_p) {
914 dev_err(priv->port.dev, "%s:kzalloc Failed\n", __func__);
918 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
921 for (i = 0; i < num; i++, sg++) {
923 sg_set_page(sg, virt_to_page(tport->xmit_buf),
926 sg_set_page(sg, virt_to_page(tport->xmit_buf),
927 size, fifo_size * i);
931 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
933 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
936 priv->orig_nent = num;
939 for (i = 0; i < nent; i++, sg++) {
940 sg->offset = tail + fifo_size * i;
941 sg_dma_address(sg) = (sg_dma_address(sg) &
942 ~(UART_XMIT_SIZE - 1)) + sg->offset;
944 sg_dma_len(sg) = rem;
946 sg_dma_len(sg) = size;
949 desc = dmaengine_prep_slave_sg(priv->chan_tx,
950 priv->sg_tx_p, nent, DMA_MEM_TO_DEV,
951 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
953 dev_err(priv->port.dev, "%s:dmaengine_prep_slave_sg Failed\n",
957 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
958 priv->desc_tx = desc;
959 desc->callback = pch_dma_tx_complete;
960 desc->callback_param = priv;
962 desc->tx_submit(desc);
964 dma_async_issue_pending(priv->chan_tx);
966 return PCH_UART_HANDLED_TX_INT;
969 static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
971 struct uart_port *port = &priv->port;
972 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
973 char *error_msg[5] = {};
976 if (lsr & PCH_UART_LSR_ERR)
977 error_msg[i++] = "Error data in FIFO\n";
979 if (lsr & UART_LSR_FE) {
980 port->icount.frame++;
981 error_msg[i++] = " Framing Error\n";
984 if (lsr & UART_LSR_PE) {
985 port->icount.parity++;
986 error_msg[i++] = " Parity Error\n";
989 if (lsr & UART_LSR_OE) {
990 port->icount.overrun++;
991 error_msg[i++] = " Overrun Error\n";
995 for (i = 0; error_msg[i] != NULL; i++)
996 dev_err(&priv->pdev->dev, error_msg[i]);
1002 static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
1004 struct eg20t_port *priv = dev_id;
1005 unsigned int handled;
1012 uart_port_lock(&priv->port);
1015 iid = pch_uart_hal_get_iid(priv);
1016 if (iid & PCH_UART_IIR_IP) /* No Interrupt */
1019 case PCH_UART_IID_RLS: /* Receiver Line Status */
1020 lsr = pch_uart_hal_get_line_status(priv);
1021 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
1022 UART_LSR_PE | UART_LSR_OE)) {
1023 pch_uart_err_ir(priv, lsr);
1024 ret = PCH_UART_HANDLED_RX_ERR_INT;
1026 ret = PCH_UART_HANDLED_LS_INT;
1029 case PCH_UART_IID_RDR: /* Received Data Ready */
1030 if (priv->use_dma) {
1031 pch_uart_hal_disable_interrupt(priv,
1032 PCH_UART_HAL_RX_INT |
1033 PCH_UART_HAL_RX_ERR_INT);
1034 ret = dma_handle_rx(priv);
1036 pch_uart_hal_enable_interrupt(priv,
1037 PCH_UART_HAL_RX_INT |
1038 PCH_UART_HAL_RX_ERR_INT);
1040 ret = handle_rx_to(priv);
1043 case PCH_UART_IID_RDR_TO: /* Received Data Ready
1045 ret = handle_rx_to(priv);
1047 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1050 ret = dma_handle_tx(priv);
1052 ret = handle_tx(priv);
1054 case PCH_UART_IID_MS: /* Modem Status */
1055 msr = pch_uart_hal_get_modem(priv);
1056 next = 0; /* MS ir prioirty is the lowest. So, MS ir
1057 means final interrupt */
1058 if ((msr & UART_MSR_ANY_DELTA) == 0)
1060 ret |= PCH_UART_HANDLED_MS_INT;
1062 default: /* Never junp to this label */
1063 dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__,
1069 handled |= (unsigned int)ret;
1072 uart_unlock_and_check_sysrq(&priv->port);
1073 return IRQ_RETVAL(handled);
1076 /* This function tests whether the transmitter fifo and shifter for the port
1077 described by 'port' is empty. */
1078 static unsigned int pch_uart_tx_empty(struct uart_port *port)
1080 struct eg20t_port *priv;
1082 priv = container_of(port, struct eg20t_port, port);
1084 return TIOCSER_TEMT;
1089 /* Returns the current state of modem control inputs. */
1090 static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1092 struct eg20t_port *priv;
1094 unsigned int ret = 0;
1096 priv = container_of(port, struct eg20t_port, port);
1097 modem = pch_uart_hal_get_modem(priv);
1099 if (modem & UART_MSR_DCD)
1102 if (modem & UART_MSR_RI)
1105 if (modem & UART_MSR_DSR)
1108 if (modem & UART_MSR_CTS)
1114 static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1117 struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1119 if (mctrl & TIOCM_DTR)
1120 mcr |= UART_MCR_DTR;
1121 if (mctrl & TIOCM_RTS)
1122 mcr |= UART_MCR_RTS;
1123 if (mctrl & TIOCM_LOOP)
1124 mcr |= UART_MCR_LOOP;
1126 if (priv->mcr & UART_MCR_AFE)
1127 mcr |= UART_MCR_AFE;
1130 iowrite8(mcr, priv->membase + UART_MCR);
1133 static void pch_uart_stop_tx(struct uart_port *port)
1135 struct eg20t_port *priv;
1136 priv = container_of(port, struct eg20t_port, port);
1138 priv->tx_dma_use = 0;
1141 static void pch_uart_start_tx(struct uart_port *port)
1143 struct eg20t_port *priv;
1145 priv = container_of(port, struct eg20t_port, port);
1147 if (priv->use_dma) {
1148 if (priv->tx_dma_use) {
1149 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1156 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1159 static void pch_uart_stop_rx(struct uart_port *port)
1161 struct eg20t_port *priv;
1162 priv = container_of(port, struct eg20t_port, port);
1164 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
1165 PCH_UART_HAL_RX_ERR_INT);
1168 /* Enable the modem status interrupts. */
1169 static void pch_uart_enable_ms(struct uart_port *port)
1171 struct eg20t_port *priv;
1172 priv = container_of(port, struct eg20t_port, port);
1173 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1176 /* Control the transmission of a break signal. */
1177 static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1179 struct eg20t_port *priv;
1180 unsigned long flags;
1182 priv = container_of(port, struct eg20t_port, port);
1183 uart_port_lock_irqsave(&priv->port, &flags);
1184 pch_uart_hal_set_break(priv, ctl);
1185 uart_port_unlock_irqrestore(&priv->port, flags);
1188 /* Grab any interrupt resources and initialise any low level driver state. */
1189 static int pch_uart_startup(struct uart_port *port)
1191 struct eg20t_port *priv;
1196 priv = container_of(port, struct eg20t_port, port);
1200 priv->uartclk = port->uartclk;
1202 port->uartclk = priv->uartclk;
1204 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1205 ret = pch_uart_hal_set_line(priv, default_baud,
1206 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1211 switch (priv->fifo_size) {
1213 fifo_size = PCH_UART_HAL_FIFO256;
1216 fifo_size = PCH_UART_HAL_FIFO64;
1219 fifo_size = PCH_UART_HAL_FIFO16;
1223 fifo_size = PCH_UART_HAL_FIFO_DIS;
1227 switch (priv->trigger) {
1228 case PCH_UART_HAL_TRIGGER1:
1231 case PCH_UART_HAL_TRIGGER_L:
1232 trigger_level = priv->fifo_size / 4;
1234 case PCH_UART_HAL_TRIGGER_M:
1235 trigger_level = priv->fifo_size / 2;
1237 case PCH_UART_HAL_TRIGGER_H:
1239 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1243 priv->trigger_level = trigger_level;
1244 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1245 fifo_size, priv->trigger);
1249 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
1250 priv->irq_name, priv);
1255 pch_request_dma(port);
1258 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
1259 PCH_UART_HAL_RX_ERR_INT);
1260 uart_update_timeout(port, CS8, default_baud);
1265 static void pch_uart_shutdown(struct uart_port *port)
1267 struct eg20t_port *priv;
1270 priv = container_of(port, struct eg20t_port, port);
1271 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1272 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1273 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1274 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1276 dev_err(priv->port.dev,
1277 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
1281 free_irq(priv->port.irq, priv);
1284 /* Change the port parameters, including word length, parity, stop
1285 *bits. Update read_status_mask and ignore_status_mask to indicate
1286 *the types of events we are interested in receiving. */
1287 static void pch_uart_set_termios(struct uart_port *port,
1288 struct ktermios *termios,
1289 const struct ktermios *old)
1292 unsigned int baud, parity, bits, stb;
1293 struct eg20t_port *priv;
1294 unsigned long flags;
1296 priv = container_of(port, struct eg20t_port, port);
1297 switch (termios->c_cflag & CSIZE) {
1299 bits = PCH_UART_HAL_5BIT;
1302 bits = PCH_UART_HAL_6BIT;
1305 bits = PCH_UART_HAL_7BIT;
1308 bits = PCH_UART_HAL_8BIT;
1311 if (termios->c_cflag & CSTOPB)
1312 stb = PCH_UART_HAL_STB2;
1314 stb = PCH_UART_HAL_STB1;
1316 if (termios->c_cflag & PARENB) {
1317 if (termios->c_cflag & PARODD)
1318 parity = PCH_UART_HAL_PARITY_ODD;
1320 parity = PCH_UART_HAL_PARITY_EVEN;
1323 parity = PCH_UART_HAL_PARITY_NONE;
1325 /* Only UART0 has auto hardware flow function */
1326 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1327 priv->mcr |= UART_MCR_AFE;
1329 priv->mcr &= ~UART_MCR_AFE;
1331 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1333 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1335 uart_port_lock_irqsave(port, &flags);
1337 uart_update_timeout(port, termios->c_cflag, baud);
1338 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1342 pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
1343 /* Don't rewrite B0 */
1344 if (tty_termios_baud_rate(termios))
1345 tty_termios_encode_baud_rate(termios, baud, baud);
1348 uart_port_unlock_irqrestore(port, flags);
1351 static const char *pch_uart_type(struct uart_port *port)
1353 return KBUILD_MODNAME;
1356 static void pch_uart_release_port(struct uart_port *port)
1358 struct eg20t_port *priv;
1360 priv = container_of(port, struct eg20t_port, port);
1361 pci_iounmap(priv->pdev, priv->membase);
1362 pci_release_regions(priv->pdev);
1365 static int pch_uart_request_port(struct uart_port *port)
1367 struct eg20t_port *priv;
1369 void __iomem *membase;
1371 priv = container_of(port, struct eg20t_port, port);
1372 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1376 membase = pci_iomap(priv->pdev, 1, 0);
1378 pci_release_regions(priv->pdev);
1381 priv->membase = port->membase = membase;
1386 static void pch_uart_config_port(struct uart_port *port, int type)
1388 struct eg20t_port *priv;
1390 priv = container_of(port, struct eg20t_port, port);
1391 if (type & UART_CONFIG_TYPE) {
1392 port->type = priv->port_type;
1393 pch_uart_request_port(port);
1397 static int pch_uart_verify_port(struct uart_port *port,
1398 struct serial_struct *serinfo)
1400 struct eg20t_port *priv;
1402 priv = container_of(port, struct eg20t_port, port);
1403 if (serinfo->flags & UPF_LOW_LATENCY) {
1404 dev_info(priv->port.dev,
1405 "PCH UART : Use PIO Mode (without DMA)\n");
1407 serinfo->flags &= ~UPF_LOW_LATENCY;
1409 #ifndef CONFIG_PCH_DMA
1410 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1414 if (!priv->use_dma) {
1415 pch_request_dma(port);
1419 dev_info(priv->port.dev, "PCH UART: %s\n",
1421 "Use DMA Mode" : "No DMA");
1427 #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_PCH_UART_CONSOLE)
1429 * Wait for transmitter & holding register to empty
1431 static void wait_for_xmitr(struct eg20t_port *up, int bits)
1433 unsigned int status, tmout = 10000;
1435 /* Wait up to 10ms for the character(s) to be sent. */
1437 status = ioread8(up->membase + UART_LSR);
1439 if ((status & bits) == bits)
1446 /* Wait up to 1s for flow control if necessary */
1447 if (up->port.flags & UPF_CONS_FLOW) {
1449 for (tmout = 1000000; tmout; tmout--) {
1450 unsigned int msr = ioread8(up->membase + UART_MSR);
1451 if (msr & UART_MSR_CTS)
1454 touch_nmi_watchdog();
1458 #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_PCH_UART_CONSOLE */
1460 #ifdef CONFIG_CONSOLE_POLL
1462 * Console polling routines for communicate via uart while
1463 * in an interrupt or debug context.
1465 static int pch_uart_get_poll_char(struct uart_port *port)
1467 struct eg20t_port *priv =
1468 container_of(port, struct eg20t_port, port);
1469 u8 lsr = ioread8(priv->membase + UART_LSR);
1471 if (!(lsr & UART_LSR_DR))
1472 return NO_POLL_CHAR;
1474 return ioread8(priv->membase + PCH_UART_RBR);
1478 static void pch_uart_put_poll_char(struct uart_port *port,
1482 struct eg20t_port *priv =
1483 container_of(port, struct eg20t_port, port);
1486 * First save the IER then disable the interrupts
1488 ier = ioread8(priv->membase + UART_IER);
1489 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1491 wait_for_xmitr(priv, UART_LSR_THRE);
1493 * Send the character out.
1495 iowrite8(c, priv->membase + PCH_UART_THR);
1498 * Finally, wait for transmitter to become empty
1499 * and restore the IER
1501 wait_for_xmitr(priv, UART_LSR_BOTH_EMPTY);
1502 iowrite8(ier, priv->membase + UART_IER);
1504 #endif /* CONFIG_CONSOLE_POLL */
1506 static const struct uart_ops pch_uart_ops = {
1507 .tx_empty = pch_uart_tx_empty,
1508 .set_mctrl = pch_uart_set_mctrl,
1509 .get_mctrl = pch_uart_get_mctrl,
1510 .stop_tx = pch_uart_stop_tx,
1511 .start_tx = pch_uart_start_tx,
1512 .stop_rx = pch_uart_stop_rx,
1513 .enable_ms = pch_uart_enable_ms,
1514 .break_ctl = pch_uart_break_ctl,
1515 .startup = pch_uart_startup,
1516 .shutdown = pch_uart_shutdown,
1517 .set_termios = pch_uart_set_termios,
1518 /* .pm = pch_uart_pm, Not supported yet */
1519 .type = pch_uart_type,
1520 .release_port = pch_uart_release_port,
1521 .request_port = pch_uart_request_port,
1522 .config_port = pch_uart_config_port,
1523 .verify_port = pch_uart_verify_port,
1524 #ifdef CONFIG_CONSOLE_POLL
1525 .poll_get_char = pch_uart_get_poll_char,
1526 .poll_put_char = pch_uart_put_poll_char,
1530 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1532 static void pch_console_putchar(struct uart_port *port, unsigned char ch)
1534 struct eg20t_port *priv =
1535 container_of(port, struct eg20t_port, port);
1537 wait_for_xmitr(priv, UART_LSR_THRE);
1538 iowrite8(ch, priv->membase + PCH_UART_THR);
1542 * Print a string to the serial port trying not to disturb
1543 * any possible real use of the port...
1545 * The console_lock must be held when we get here.
1548 pch_console_write(struct console *co, const char *s, unsigned int count)
1550 struct eg20t_port *priv;
1551 unsigned long flags;
1555 priv = pch_uart_ports[co->index];
1557 touch_nmi_watchdog();
1559 if (oops_in_progress)
1560 locked = uart_port_trylock_irqsave(&priv->port, &flags);
1562 uart_port_lock_irqsave(&priv->port, &flags);
1565 * First save the IER then disable the interrupts
1567 ier = ioread8(priv->membase + UART_IER);
1569 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1571 uart_console_write(&priv->port, s, count, pch_console_putchar);
1574 * Finally, wait for transmitter to become empty
1575 * and restore the IER
1577 wait_for_xmitr(priv, UART_LSR_BOTH_EMPTY);
1578 iowrite8(ier, priv->membase + UART_IER);
1581 uart_port_unlock_irqrestore(&priv->port, flags);
1584 static int __init pch_console_setup(struct console *co, char *options)
1586 struct uart_port *port;
1587 int baud = default_baud;
1593 * Check whether an invalid uart number has been specified, and
1594 * if so, search for the first available port that does have
1597 if (co->index >= PCH_UART_NR)
1599 port = &pch_uart_ports[co->index]->port;
1601 if (!port || (!port->iobase && !port->membase))
1604 port->uartclk = pch_uart_get_uartclk();
1607 uart_parse_options(options, &baud, &parity, &bits, &flow);
1609 return uart_set_options(port, co, baud, parity, bits, flow);
1612 static struct uart_driver pch_uart_driver;
1614 static struct console pch_console = {
1615 .name = PCH_UART_DRIVER_DEVICE,
1616 .write = pch_console_write,
1617 .device = uart_console_device,
1618 .setup = pch_console_setup,
1619 .flags = CON_PRINTBUFFER | CON_ANYTIME,
1621 .data = &pch_uart_driver,
1624 #define PCH_CONSOLE (&pch_console)
1626 #define PCH_CONSOLE NULL
1627 #endif /* CONFIG_SERIAL_PCH_UART_CONSOLE */
1629 static struct uart_driver pch_uart_driver = {
1630 .owner = THIS_MODULE,
1631 .driver_name = KBUILD_MODNAME,
1632 .dev_name = PCH_UART_DRIVER_DEVICE,
1636 .cons = PCH_CONSOLE,
1639 static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
1640 const struct pci_device_id *id)
1642 struct eg20t_port *priv;
1644 unsigned int iobase;
1645 unsigned int mapbase;
1646 unsigned char *rxbuf;
1649 struct pch_uart_driver_data *board;
1652 board = &drv_dat[id->driver_data];
1653 port_type = board->port_type;
1655 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1657 goto init_port_alloc_err;
1659 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
1661 goto init_port_free_txbuf;
1663 switch (port_type) {
1664 case PORT_PCH_8LINE:
1665 fifosize = 256; /* EG20T/ML7213: UART0 */
1667 case PORT_PCH_2LINE:
1668 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
1671 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1672 goto init_port_hal_free;
1675 pci_enable_msi(pdev);
1676 pci_set_master(pdev);
1678 iobase = pci_resource_start(pdev, 0);
1679 mapbase = pci_resource_start(pdev, 1);
1680 priv->mapbase = mapbase;
1681 priv->iobase = iobase;
1684 priv->rxbuf.buf = rxbuf;
1685 priv->rxbuf.size = PAGE_SIZE;
1687 priv->fifo_size = fifosize;
1688 priv->uartclk = pch_uart_get_uartclk();
1689 priv->port_type = port_type;
1690 priv->port.dev = &pdev->dev;
1691 priv->port.iobase = iobase;
1692 priv->port.membase = NULL;
1693 priv->port.mapbase = mapbase;
1694 priv->port.irq = pdev->irq;
1695 priv->port.iotype = UPIO_PORT;
1696 priv->port.ops = &pch_uart_ops;
1697 priv->port.flags = UPF_BOOT_AUTOCONF;
1698 priv->port.fifosize = fifosize;
1699 priv->port.line = board->line_no;
1700 priv->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_PCH_UART_CONSOLE);
1701 priv->trigger = PCH_UART_HAL_TRIGGER_M;
1703 snprintf(priv->irq_name, IRQ_NAME_SIZE,
1704 KBUILD_MODNAME ":" PCH_UART_DRIVER_DEVICE "%d",
1707 pci_set_drvdata(pdev, priv);
1708 priv->trigger_level = 1;
1711 if (pdev->dev.of_node)
1712 of_property_read_u32(pdev->dev.of_node, "clock-frequency"
1715 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1716 pch_uart_ports[board->line_no] = priv;
1718 ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1720 goto init_port_hal_free;
1722 snprintf(name, sizeof(name), "uart%d_regs", priv->port.line);
1723 debugfs_create_file(name, S_IFREG | S_IRUGO, NULL, priv,
1729 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1730 pch_uart_ports[board->line_no] = NULL;
1732 free_page((unsigned long)rxbuf);
1733 init_port_free_txbuf:
1735 init_port_alloc_err:
1740 static void pch_uart_exit_port(struct eg20t_port *priv)
1744 snprintf(name, sizeof(name), "uart%d_regs", priv->port.line);
1745 debugfs_lookup_and_remove(name, NULL);
1746 uart_remove_one_port(&pch_uart_driver, &priv->port);
1747 free_page((unsigned long)priv->rxbuf.buf);
1750 static void pch_uart_pci_remove(struct pci_dev *pdev)
1752 struct eg20t_port *priv = pci_get_drvdata(pdev);
1754 pci_disable_msi(pdev);
1756 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1757 pch_uart_ports[priv->port.line] = NULL;
1759 pch_uart_exit_port(priv);
1760 pci_disable_device(pdev);
1765 static int __maybe_unused pch_uart_pci_suspend(struct device *dev)
1767 struct eg20t_port *priv = dev_get_drvdata(dev);
1769 uart_suspend_port(&pch_uart_driver, &priv->port);
1774 static int __maybe_unused pch_uart_pci_resume(struct device *dev)
1776 struct eg20t_port *priv = dev_get_drvdata(dev);
1778 uart_resume_port(&pch_uart_driver, &priv->port);
1783 static const struct pci_device_id pch_uart_pci_id[] = {
1784 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
1785 .driver_data = pch_et20t_uart0},
1786 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
1787 .driver_data = pch_et20t_uart1},
1788 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
1789 .driver_data = pch_et20t_uart2},
1790 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
1791 .driver_data = pch_et20t_uart3},
1792 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
1793 .driver_data = pch_ml7213_uart0},
1794 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
1795 .driver_data = pch_ml7213_uart1},
1796 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
1797 .driver_data = pch_ml7213_uart2},
1798 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1799 .driver_data = pch_ml7223_uart0},
1800 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1801 .driver_data = pch_ml7223_uart1},
1802 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1803 .driver_data = pch_ml7831_uart0},
1804 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1805 .driver_data = pch_ml7831_uart1},
1809 static int pch_uart_pci_probe(struct pci_dev *pdev,
1810 const struct pci_device_id *id)
1813 struct eg20t_port *priv;
1815 ret = pci_enable_device(pdev);
1819 priv = pch_uart_init_port(pdev, id);
1822 goto probe_disable_device;
1824 pci_set_drvdata(pdev, priv);
1828 probe_disable_device:
1829 pci_disable_msi(pdev);
1830 pci_disable_device(pdev);
1835 static SIMPLE_DEV_PM_OPS(pch_uart_pci_pm_ops,
1836 pch_uart_pci_suspend,
1837 pch_uart_pci_resume);
1839 static struct pci_driver pch_uart_pci_driver = {
1841 .id_table = pch_uart_pci_id,
1842 .probe = pch_uart_pci_probe,
1843 .remove = pch_uart_pci_remove,
1844 .driver.pm = &pch_uart_pci_pm_ops,
1847 static int __init pch_uart_module_init(void)
1851 /* register as UART driver */
1852 ret = uart_register_driver(&pch_uart_driver);
1856 /* register as PCI driver */
1857 ret = pci_register_driver(&pch_uart_pci_driver);
1859 uart_unregister_driver(&pch_uart_driver);
1863 module_init(pch_uart_module_init);
1865 static void __exit pch_uart_module_exit(void)
1867 pci_unregister_driver(&pch_uart_pci_driver);
1868 uart_unregister_driver(&pch_uart_driver);
1870 module_exit(pch_uart_module_exit);
1872 MODULE_LICENSE("GPL v2");
1873 MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
1874 MODULE_DEVICE_TABLE(pci, pch_uart_pci_id);
1876 module_param(default_baud, uint, S_IRUGO);
1877 MODULE_PARM_DESC(default_baud,
1878 "Default BAUD for initial driver state and console (default 9600)");
1879 module_param(user_uartclk, uint, S_IRUGO);
1880 MODULE_PARM_DESC(user_uartclk,
1881 "Override UART default or board specific UART clock");