1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2011-2015, 2017, 2020, The Linux Foundation. All rights reserved.
6 #include <linux/bitops.h>
7 #include <linux/delay.h>
9 #include <linux/iio/consumer.h>
10 #include <linux/interrupt.h>
11 #include <linux/module.h>
13 #include <linux/platform_device.h>
14 #include <linux/regmap.h>
15 #include <linux/thermal.h>
17 #include "../thermal_hwmon.h"
19 #define QPNP_TM_REG_DIG_MAJOR 0x01
20 #define QPNP_TM_REG_TYPE 0x04
21 #define QPNP_TM_REG_SUBTYPE 0x05
22 #define QPNP_TM_REG_STATUS 0x08
23 #define QPNP_TM_REG_SHUTDOWN_CTRL1 0x40
24 #define QPNP_TM_REG_ALARM_CTRL 0x46
26 #define QPNP_TM_TYPE 0x09
27 #define QPNP_TM_SUBTYPE_GEN1 0x08
28 #define QPNP_TM_SUBTYPE_GEN2 0x09
30 #define STATUS_GEN1_STAGE_MASK GENMASK(1, 0)
31 #define STATUS_GEN2_STATE_MASK GENMASK(6, 4)
32 #define STATUS_GEN2_STATE_SHIFT 4
34 #define SHUTDOWN_CTRL1_OVERRIDE_S2 BIT(6)
35 #define SHUTDOWN_CTRL1_THRESHOLD_MASK GENMASK(1, 0)
37 #define SHUTDOWN_CTRL1_RATE_25HZ BIT(3)
39 #define ALARM_CTRL_FORCE_ENABLE BIT(7)
41 #define THRESH_COUNT 4
44 /* Over-temperature trip point values in mC */
45 static const long temp_map_gen1[THRESH_COUNT][STAGE_COUNT] = {
46 { 105000, 125000, 145000 },
47 { 110000, 130000, 150000 },
48 { 115000, 135000, 155000 },
49 { 120000, 140000, 160000 },
52 static const long temp_map_gen2_v1[THRESH_COUNT][STAGE_COUNT] = {
53 { 90000, 110000, 140000 },
54 { 95000, 115000, 145000 },
55 { 100000, 120000, 150000 },
56 { 105000, 125000, 155000 },
59 #define TEMP_THRESH_STEP 5000 /* Threshold step: 5 C */
64 #define TEMP_STAGE_HYSTERESIS 2000
66 /* Temperature in Milli Celsius reported during stage 0 if no ADC is present */
67 #define DEFAULT_TEMP 37000
72 struct thermal_zone_device *tz_dev;
78 /* protects .thresh, .stage and chip registers */
82 struct iio_channel *adc;
83 const long (*temp_map)[THRESH_COUNT][STAGE_COUNT];
86 /* This array maps from GEN2 alarm state to GEN1 alarm stage */
87 static const unsigned int alarm_state_map[8] = {0, 1, 1, 2, 2, 3, 3, 3};
89 static int qpnp_tm_read(struct qpnp_tm_chip *chip, u16 addr, u8 *data)
94 ret = regmap_read(chip->map, chip->base + addr, &val);
102 static int qpnp_tm_write(struct qpnp_tm_chip *chip, u16 addr, u8 data)
104 return regmap_write(chip->map, chip->base + addr, data);
108 * qpnp_tm_decode_temp() - return temperature in mC corresponding to the
109 * specified over-temperature stage
110 * @chip: Pointer to the qpnp_tm chip
111 * @stage: Over-temperature stage
113 * Return: temperature in mC
115 static long qpnp_tm_decode_temp(struct qpnp_tm_chip *chip, unsigned int stage)
117 if (!chip->temp_map || chip->thresh >= THRESH_COUNT || stage == 0 ||
121 return (*chip->temp_map)[chip->thresh][stage - 1];
125 * qpnp_tm_get_temp_stage() - return over-temperature stage
126 * @chip: Pointer to the qpnp_tm chip
128 * Return: stage (GEN1) or state (GEN2) on success, or errno on failure.
130 static int qpnp_tm_get_temp_stage(struct qpnp_tm_chip *chip)
135 ret = qpnp_tm_read(chip, QPNP_TM_REG_STATUS, ®);
139 if (chip->subtype == QPNP_TM_SUBTYPE_GEN1)
140 ret = reg & STATUS_GEN1_STAGE_MASK;
142 ret = (reg & STATUS_GEN2_STATE_MASK) >> STATUS_GEN2_STATE_SHIFT;
148 * This function updates the internal temp value based on the
149 * current thermal stage and threshold as well as the previous stage
151 static int qpnp_tm_update_temp_no_adc(struct qpnp_tm_chip *chip)
153 unsigned int stage, stage_new, stage_old;
156 WARN_ON(!mutex_is_locked(&chip->lock));
158 ret = qpnp_tm_get_temp_stage(chip);
163 if (chip->subtype == QPNP_TM_SUBTYPE_GEN1) {
165 stage_old = chip->stage;
167 stage_new = alarm_state_map[stage];
168 stage_old = alarm_state_map[chip->stage];
171 if (stage_new > stage_old) {
172 /* increasing stage, use lower bound */
173 chip->temp = qpnp_tm_decode_temp(chip, stage_new)
174 + TEMP_STAGE_HYSTERESIS;
175 } else if (stage_new < stage_old) {
176 /* decreasing stage, use upper bound */
177 chip->temp = qpnp_tm_decode_temp(chip, stage_new + 1)
178 - TEMP_STAGE_HYSTERESIS;
186 static int qpnp_tm_get_temp(struct thermal_zone_device *tz, int *temp)
188 struct qpnp_tm_chip *chip = thermal_zone_device_priv(tz);
189 int ret, mili_celsius;
194 if (!chip->initialized) {
195 *temp = DEFAULT_TEMP;
200 mutex_lock(&chip->lock);
201 ret = qpnp_tm_update_temp_no_adc(chip);
202 mutex_unlock(&chip->lock);
206 ret = iio_read_channel_processed(chip->adc, &mili_celsius);
210 chip->temp = mili_celsius;
218 static int qpnp_tm_update_critical_trip_temp(struct qpnp_tm_chip *chip,
221 long stage2_threshold_min = (*chip->temp_map)[THRESH_MIN][1];
222 long stage2_threshold_max = (*chip->temp_map)[THRESH_MAX][1];
223 bool disable_s2_shutdown = false;
226 WARN_ON(!mutex_is_locked(&chip->lock));
229 * Default: S2 and S3 shutdown enabled, thresholds at
230 * lowest threshold set, monitoring at 25Hz
232 reg = SHUTDOWN_CTRL1_RATE_25HZ;
234 if (temp == THERMAL_TEMP_INVALID ||
235 temp < stage2_threshold_min) {
236 chip->thresh = THRESH_MIN;
240 if (temp <= stage2_threshold_max) {
241 chip->thresh = THRESH_MAX -
242 ((stage2_threshold_max - temp) /
244 disable_s2_shutdown = true;
246 chip->thresh = THRESH_MAX;
249 disable_s2_shutdown = true;
252 "No ADC is configured and critical temperature %d mC is above the maximum stage 2 threshold of %ld mC! Configuring stage 2 shutdown at %ld mC.\n",
253 temp, stage2_threshold_max, stage2_threshold_max);
258 if (disable_s2_shutdown)
259 reg |= SHUTDOWN_CTRL1_OVERRIDE_S2;
261 return qpnp_tm_write(chip, QPNP_TM_REG_SHUTDOWN_CTRL1, reg);
264 static int qpnp_tm_set_trip_temp(struct thermal_zone_device *tz,
265 const struct thermal_trip *trip, int temp)
267 struct qpnp_tm_chip *chip = thermal_zone_device_priv(tz);
270 if (trip->type != THERMAL_TRIP_CRITICAL)
273 mutex_lock(&chip->lock);
274 ret = qpnp_tm_update_critical_trip_temp(chip, temp);
275 mutex_unlock(&chip->lock);
280 static const struct thermal_zone_device_ops qpnp_tm_sensor_ops = {
281 .get_temp = qpnp_tm_get_temp,
282 .set_trip_temp = qpnp_tm_set_trip_temp,
285 static irqreturn_t qpnp_tm_isr(int irq, void *data)
287 struct qpnp_tm_chip *chip = data;
289 thermal_zone_device_update(chip->tz_dev, THERMAL_EVENT_UNSPECIFIED);
294 static int qpnp_tm_get_critical_trip_temp(struct qpnp_tm_chip *chip)
296 struct thermal_trip trip;
299 for (i = 0; i < thermal_zone_get_num_trips(chip->tz_dev); i++) {
301 ret = thermal_zone_get_trip(chip->tz_dev, i, &trip);
305 if (trip.type == THERMAL_TRIP_CRITICAL)
306 return trip.temperature;
309 return THERMAL_TEMP_INVALID;
313 * This function initializes the internal temp value based on only the
314 * current thermal stage and threshold. Setup threshold control and
315 * disable shutdown override.
317 static int qpnp_tm_init(struct qpnp_tm_chip *chip)
324 mutex_lock(&chip->lock);
326 ret = qpnp_tm_read(chip, QPNP_TM_REG_SHUTDOWN_CTRL1, ®);
330 chip->thresh = reg & SHUTDOWN_CTRL1_THRESHOLD_MASK;
331 chip->temp = DEFAULT_TEMP;
333 ret = qpnp_tm_get_temp_stage(chip);
338 stage = chip->subtype == QPNP_TM_SUBTYPE_GEN1
339 ? chip->stage : alarm_state_map[chip->stage];
342 chip->temp = qpnp_tm_decode_temp(chip, stage);
344 mutex_unlock(&chip->lock);
346 crit_temp = qpnp_tm_get_critical_trip_temp(chip);
348 mutex_lock(&chip->lock);
350 ret = qpnp_tm_update_critical_trip_temp(chip, crit_temp);
354 /* Enable the thermal alarm PMIC module in always-on mode. */
355 reg = ALARM_CTRL_FORCE_ENABLE;
356 ret = qpnp_tm_write(chip, QPNP_TM_REG_ALARM_CTRL, reg);
358 chip->initialized = true;
361 mutex_unlock(&chip->lock);
365 static int qpnp_tm_probe(struct platform_device *pdev)
367 struct qpnp_tm_chip *chip;
368 struct device_node *node;
369 u8 type, subtype, dig_major;
373 node = pdev->dev.of_node;
375 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
379 dev_set_drvdata(&pdev->dev, chip);
380 chip->dev = &pdev->dev;
382 mutex_init(&chip->lock);
384 chip->map = dev_get_regmap(pdev->dev.parent, NULL);
388 ret = of_property_read_u32(node, "reg", &res);
392 irq = platform_get_irq(pdev, 0);
396 /* ADC based measurements are optional */
397 chip->adc = devm_iio_channel_get(&pdev->dev, "thermal");
398 if (IS_ERR(chip->adc)) {
399 ret = PTR_ERR(chip->adc);
401 if (ret == -EPROBE_DEFER)
407 ret = qpnp_tm_read(chip, QPNP_TM_REG_TYPE, &type);
409 return dev_err_probe(&pdev->dev, ret,
410 "could not read type\n");
412 ret = qpnp_tm_read(chip, QPNP_TM_REG_SUBTYPE, &subtype);
414 return dev_err_probe(&pdev->dev, ret,
415 "could not read subtype\n");
417 ret = qpnp_tm_read(chip, QPNP_TM_REG_DIG_MAJOR, &dig_major);
419 return dev_err_probe(&pdev->dev, ret,
420 "could not read dig_major\n");
422 if (type != QPNP_TM_TYPE || (subtype != QPNP_TM_SUBTYPE_GEN1
423 && subtype != QPNP_TM_SUBTYPE_GEN2)) {
424 dev_err(&pdev->dev, "invalid type 0x%02x or subtype 0x%02x\n",
429 chip->subtype = subtype;
430 if (subtype == QPNP_TM_SUBTYPE_GEN2 && dig_major >= 1)
431 chip->temp_map = &temp_map_gen2_v1;
433 chip->temp_map = &temp_map_gen1;
436 * Register the sensor before initializing the hardware to be able to
437 * read the trip points. get_temp() returns the default temperature
438 * before the hardware initialization is completed.
440 chip->tz_dev = devm_thermal_of_zone_register(
441 &pdev->dev, 0, chip, &qpnp_tm_sensor_ops);
442 if (IS_ERR(chip->tz_dev))
443 return dev_err_probe(&pdev->dev, PTR_ERR(chip->tz_dev),
444 "failed to register sensor\n");
446 ret = qpnp_tm_init(chip);
448 return dev_err_probe(&pdev->dev, ret, "init failed\n");
450 devm_thermal_add_hwmon_sysfs(&pdev->dev, chip->tz_dev);
452 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL, qpnp_tm_isr,
453 IRQF_ONESHOT, node->name, chip);
457 thermal_zone_device_update(chip->tz_dev, THERMAL_EVENT_UNSPECIFIED);
462 static const struct of_device_id qpnp_tm_match_table[] = {
463 { .compatible = "qcom,spmi-temp-alarm" },
466 MODULE_DEVICE_TABLE(of, qpnp_tm_match_table);
468 static struct platform_driver qpnp_tm_driver = {
470 .name = "spmi-temp-alarm",
471 .of_match_table = qpnp_tm_match_table,
473 .probe = qpnp_tm_probe,
475 module_platform_driver(qpnp_tm_driver);
477 MODULE_ALIAS("platform:spmi-temp-alarm");
478 MODULE_DESCRIPTION("QPNP PMIC Temperature Alarm driver");
479 MODULE_LICENSE("GPL v2");