2 * Copyright 2014-2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 #include <linux/dma-buf.h>
23 #include <linux/list.h>
24 #include <linux/pagemap.h>
25 #include <linux/sched/mm.h>
26 #include <linux/sched/task.h>
28 #include "amdgpu_object.h"
29 #include "amdgpu_gem.h"
30 #include "amdgpu_vm.h"
31 #include "amdgpu_amdkfd.h"
32 #include "amdgpu_dma_buf.h"
33 #include <uapi/linux/kfd_ioctl.h>
34 #include "amdgpu_xgmi.h"
36 /* Userptr restore delay, just long enough to allow consecutive VM
37 * changes to accumulate
39 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
41 /* Impose limit on how much memory KFD can use */
43 uint64_t max_system_mem_limit;
44 uint64_t max_ttm_mem_limit;
45 int64_t system_mem_used;
47 spinlock_t mem_limit_lock;
50 /* Struct used for amdgpu_amdkfd_bo_validate */
51 struct amdgpu_vm_parser {
56 static const char * const domain_bit_to_string[] = {
65 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
67 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
70 static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
72 return (struct amdgpu_device *)kgd;
75 static bool check_if_add_bo_to_vm(struct amdgpu_vm *avm,
78 struct kfd_bo_va_list *entry;
80 list_for_each_entry(entry, &mem->bo_va_list, bo_list)
81 if (entry->bo_va->base.vm == avm)
87 /* Set memory usage limits. Current, limits are
88 * System (TTM + userptr) memory - 15/16th System RAM
89 * TTM memory - 3/8th System RAM
91 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
97 mem = si.freeram - si.freehigh;
100 spin_lock_init(&kfd_mem_limit.mem_limit_lock);
101 kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
102 kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
103 pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
104 (kfd_mem_limit.max_system_mem_limit >> 20),
105 (kfd_mem_limit.max_ttm_mem_limit >> 20));
108 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
110 kfd_mem_limit.system_mem_used += size;
113 /* Estimate page table size needed to represent a given memory size
115 * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
116 * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
117 * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
118 * for 2MB pages for TLB efficiency. However, small allocations and
119 * fragmented system memory still need some 4KB pages. We choose a
120 * compromise that should work in most cases without reserving too
121 * much memory for page tables unnecessarily (factor 16K, >> 14).
123 #define ESTIMATE_PT_SIZE(mem_size) ((mem_size) >> 14)
125 static size_t amdgpu_amdkfd_acc_size(uint64_t size)
128 size *= sizeof(dma_addr_t) + sizeof(void *);
130 return __roundup_pow_of_two(sizeof(struct amdgpu_bo)) +
131 __roundup_pow_of_two(sizeof(struct ttm_tt)) +
135 static int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
136 uint64_t size, u32 domain, bool sg)
138 uint64_t reserved_for_pt =
139 ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
140 size_t acc_size, system_mem_needed, ttm_mem_needed, vram_needed;
143 acc_size = amdgpu_amdkfd_acc_size(size);
146 if (domain == AMDGPU_GEM_DOMAIN_GTT) {
148 system_mem_needed = acc_size + size;
149 ttm_mem_needed = acc_size + size;
150 } else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
152 system_mem_needed = acc_size + size;
153 ttm_mem_needed = acc_size;
156 system_mem_needed = acc_size;
157 ttm_mem_needed = acc_size;
158 if (domain == AMDGPU_GEM_DOMAIN_VRAM)
162 spin_lock(&kfd_mem_limit.mem_limit_lock);
164 if (kfd_mem_limit.system_mem_used + system_mem_needed >
165 kfd_mem_limit.max_system_mem_limit)
166 pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
168 if ((kfd_mem_limit.system_mem_used + system_mem_needed >
169 kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
170 (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
171 kfd_mem_limit.max_ttm_mem_limit) ||
172 (adev->kfd.vram_used + vram_needed >
173 adev->gmc.real_vram_size - reserved_for_pt)) {
176 kfd_mem_limit.system_mem_used += system_mem_needed;
177 kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
178 adev->kfd.vram_used += vram_needed;
181 spin_unlock(&kfd_mem_limit.mem_limit_lock);
185 static void unreserve_mem_limit(struct amdgpu_device *adev,
186 uint64_t size, u32 domain, bool sg)
190 acc_size = amdgpu_amdkfd_acc_size(size);
192 spin_lock(&kfd_mem_limit.mem_limit_lock);
193 if (domain == AMDGPU_GEM_DOMAIN_GTT) {
194 kfd_mem_limit.system_mem_used -= (acc_size + size);
195 kfd_mem_limit.ttm_mem_used -= (acc_size + size);
196 } else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
197 kfd_mem_limit.system_mem_used -= (acc_size + size);
198 kfd_mem_limit.ttm_mem_used -= acc_size;
200 kfd_mem_limit.system_mem_used -= acc_size;
201 kfd_mem_limit.ttm_mem_used -= acc_size;
202 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
203 adev->kfd.vram_used -= size;
204 WARN_ONCE(adev->kfd.vram_used < 0,
205 "kfd VRAM memory accounting unbalanced");
208 WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
209 "kfd system memory accounting unbalanced");
210 WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
211 "kfd TTM memory accounting unbalanced");
213 spin_unlock(&kfd_mem_limit.mem_limit_lock);
216 void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo)
218 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
219 u32 domain = bo->preferred_domains;
220 bool sg = (bo->preferred_domains == AMDGPU_GEM_DOMAIN_CPU);
222 if (bo->flags & AMDGPU_AMDKFD_CREATE_USERPTR_BO) {
223 domain = AMDGPU_GEM_DOMAIN_CPU;
227 unreserve_mem_limit(adev, amdgpu_bo_size(bo), domain, sg);
231 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
232 * reservation object.
234 * @bo: [IN] Remove eviction fence(s) from this BO
235 * @ef: [IN] This eviction fence is removed if it
236 * is present in the shared list.
238 * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
240 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
241 struct amdgpu_amdkfd_fence *ef)
243 struct dma_resv *resv = bo->tbo.base.resv;
244 struct dma_resv_list *old, *new;
245 unsigned int i, j, k;
250 old = dma_resv_get_list(resv);
254 new = kmalloc(struct_size(new, shared, old->shared_max), GFP_KERNEL);
258 /* Go through all the shared fences in the resevation object and sort
259 * the interesting ones to the end of the list.
261 for (i = 0, j = old->shared_count, k = 0; i < old->shared_count; ++i) {
264 f = rcu_dereference_protected(old->shared[i],
265 dma_resv_held(resv));
267 if (f->context == ef->base.context)
268 RCU_INIT_POINTER(new->shared[--j], f);
270 RCU_INIT_POINTER(new->shared[k++], f);
272 new->shared_max = old->shared_max;
273 new->shared_count = k;
275 /* Install the new fence list, seqcount provides the barriers */
276 write_seqcount_begin(&resv->seq);
277 RCU_INIT_POINTER(resv->fence, new);
278 write_seqcount_end(&resv->seq);
280 /* Drop the references to the removed fences or move them to ef_list */
281 for (i = j, k = 0; i < old->shared_count; ++i) {
284 f = rcu_dereference_protected(new->shared[i],
285 dma_resv_held(resv));
293 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
295 struct amdgpu_bo *root = bo;
296 struct amdgpu_vm_bo_base *vm_bo;
297 struct amdgpu_vm *vm;
298 struct amdkfd_process_info *info;
299 struct amdgpu_amdkfd_fence *ef;
302 /* we can always get vm_bo from root PD bo.*/
314 info = vm->process_info;
315 if (!info || !info->eviction_fence)
318 ef = container_of(dma_fence_get(&info->eviction_fence->base),
319 struct amdgpu_amdkfd_fence, base);
321 BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
322 ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
323 dma_resv_unlock(bo->tbo.base.resv);
325 dma_fence_put(&ef->base);
329 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
332 struct ttm_operation_ctx ctx = { false, false };
335 if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
336 "Called with userptr BO"))
339 amdgpu_bo_placement_from_domain(bo, domain);
341 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
345 amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
351 static int amdgpu_amdkfd_validate(void *param, struct amdgpu_bo *bo)
353 struct amdgpu_vm_parser *p = param;
355 return amdgpu_amdkfd_bo_validate(bo, p->domain, p->wait);
358 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
360 * Page directories are not updated here because huge page handling
361 * during page table updates can invalidate page directory entries
362 * again. Page directories are only updated after updating page
365 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
367 struct amdgpu_bo *pd = vm->root.base.bo;
368 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
369 struct amdgpu_vm_parser param;
372 param.domain = AMDGPU_GEM_DOMAIN_VRAM;
375 ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate,
378 pr_err("failed to validate PT BOs\n");
382 ret = amdgpu_amdkfd_validate(¶m, pd);
384 pr_err("failed to validate PD\n");
388 vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
390 if (vm->use_cpu_for_update) {
391 ret = amdgpu_bo_kmap(pd, NULL);
393 pr_err("failed to kmap PD, ret=%d\n", ret);
401 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
403 struct amdgpu_bo *pd = vm->root.base.bo;
404 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
407 ret = amdgpu_vm_update_pdes(adev, vm, false);
411 return amdgpu_sync_fence(sync, vm->last_update);
414 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
416 struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
417 bool coherent = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT;
418 bool uncached = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED;
419 uint32_t mapping_flags;
423 mapping_flags = AMDGPU_VM_PAGE_READABLE;
424 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
425 mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
426 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
427 mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
429 switch (adev->asic_type) {
431 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
433 mapping_flags |= coherent ?
434 AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
436 mapping_flags |= AMDGPU_VM_MTYPE_UC;
438 mapping_flags |= coherent ?
439 AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
443 if (coherent && uncached) {
444 if (adev->gmc.xgmi.connected_to_cpu ||
445 !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM))
447 mapping_flags |= AMDGPU_VM_MTYPE_UC;
448 } else if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
449 if (bo_adev == adev) {
450 mapping_flags |= coherent ?
451 AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
452 if (adev->gmc.xgmi.connected_to_cpu)
455 mapping_flags |= AMDGPU_VM_MTYPE_UC;
456 if (amdgpu_xgmi_same_hive(adev, bo_adev))
461 mapping_flags |= coherent ?
462 AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
466 mapping_flags |= coherent ?
467 AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
470 pte_flags = amdgpu_gem_va_map_flags(adev, mapping_flags);
471 pte_flags |= snoop ? AMDGPU_PTE_SNOOPED : 0;
476 /* add_bo_to_vm - Add a BO to a VM
478 * Everything that needs to bo done only once when a BO is first added
479 * to a VM. It can later be mapped and unmapped many times without
480 * repeating these steps.
482 * 1. Allocate and initialize BO VA entry data structure
483 * 2. Add BO to the VM
484 * 3. Determine ASIC-specific PTE flags
485 * 4. Alloc page tables and directories if needed
486 * 4a. Validate new page tables and directories
488 static int add_bo_to_vm(struct amdgpu_device *adev, struct kgd_mem *mem,
489 struct amdgpu_vm *vm, bool is_aql,
490 struct kfd_bo_va_list **p_bo_va_entry)
493 struct kfd_bo_va_list *bo_va_entry;
494 struct amdgpu_bo *bo = mem->bo;
495 uint64_t va = mem->va;
496 struct list_head *list_bo_va = &mem->bo_va_list;
497 unsigned long bo_size = bo->tbo.base.size;
500 pr_err("Invalid VA when adding BO to VM\n");
507 bo_va_entry = kzalloc(sizeof(*bo_va_entry), GFP_KERNEL);
511 pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
514 /* Add BO to VM internal data structures*/
515 bo_va_entry->bo_va = amdgpu_vm_bo_add(adev, vm, bo);
516 if (!bo_va_entry->bo_va) {
518 pr_err("Failed to add BO object to VM. ret == %d\n",
523 bo_va_entry->va = va;
524 bo_va_entry->pte_flags = get_pte_flags(adev, mem);
525 bo_va_entry->kgd_dev = (void *)adev;
526 list_add(&bo_va_entry->bo_list, list_bo_va);
529 *p_bo_va_entry = bo_va_entry;
531 /* Allocate validate page tables if needed */
532 ret = vm_validate_pt_pd_bos(vm);
534 pr_err("validate_pt_pd_bos() failed\n");
541 amdgpu_vm_bo_rmv(adev, bo_va_entry->bo_va);
542 list_del(&bo_va_entry->bo_list);
548 static void remove_bo_from_vm(struct amdgpu_device *adev,
549 struct kfd_bo_va_list *entry, unsigned long size)
551 pr_debug("\t remove VA 0x%llx - 0x%llx in entry %p\n",
553 entry->va + size, entry);
554 amdgpu_vm_bo_rmv(adev, entry->bo_va);
555 list_del(&entry->bo_list);
559 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
560 struct amdkfd_process_info *process_info,
563 struct ttm_validate_buffer *entry = &mem->validate_list;
564 struct amdgpu_bo *bo = mem->bo;
566 INIT_LIST_HEAD(&entry->head);
567 entry->num_shared = 1;
568 entry->bo = &bo->tbo;
569 mutex_lock(&process_info->lock);
571 list_add_tail(&entry->head, &process_info->userptr_valid_list);
573 list_add_tail(&entry->head, &process_info->kfd_bo_list);
574 mutex_unlock(&process_info->lock);
577 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
578 struct amdkfd_process_info *process_info)
580 struct ttm_validate_buffer *bo_list_entry;
582 bo_list_entry = &mem->validate_list;
583 mutex_lock(&process_info->lock);
584 list_del(&bo_list_entry->head);
585 mutex_unlock(&process_info->lock);
588 /* Initializes user pages. It registers the MMU notifier and validates
589 * the userptr BO in the GTT domain.
591 * The BO must already be on the userptr_valid_list. Otherwise an
592 * eviction and restore may happen that leaves the new BO unmapped
593 * with the user mode queues running.
595 * Takes the process_info->lock to protect against concurrent restore
598 * Returns 0 for success, negative errno for errors.
600 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr)
602 struct amdkfd_process_info *process_info = mem->process_info;
603 struct amdgpu_bo *bo = mem->bo;
604 struct ttm_operation_ctx ctx = { true, false };
607 mutex_lock(&process_info->lock);
609 ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
611 pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
615 ret = amdgpu_mn_register(bo, user_addr);
617 pr_err("%s: Failed to register MMU notifier: %d\n",
622 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
624 pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
628 ret = amdgpu_bo_reserve(bo, true);
630 pr_err("%s: Failed to reserve BO\n", __func__);
633 amdgpu_bo_placement_from_domain(bo, mem->domain);
634 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
636 pr_err("%s: failed to validate BO\n", __func__);
637 amdgpu_bo_unreserve(bo);
640 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
643 amdgpu_mn_unregister(bo);
645 mutex_unlock(&process_info->lock);
649 /* Reserving a BO and its page table BOs must happen atomically to
650 * avoid deadlocks. Some operations update multiple VMs at once. Track
651 * all the reservation info in a context structure. Optionally a sync
652 * object can track VM updates.
654 struct bo_vm_reservation_context {
655 struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
656 unsigned int n_vms; /* Number of VMs reserved */
657 struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries */
658 struct ww_acquire_ctx ticket; /* Reservation ticket */
659 struct list_head list, duplicates; /* BO lists */
660 struct amdgpu_sync *sync; /* Pointer to sync object */
661 bool reserved; /* Whether BOs are reserved */
665 BO_VM_NOT_MAPPED = 0, /* Match VMs where a BO is not mapped */
666 BO_VM_MAPPED, /* Match VMs where a BO is mapped */
667 BO_VM_ALL, /* Match all VMs a BO was added to */
671 * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
672 * @mem: KFD BO structure.
673 * @vm: the VM to reserve.
674 * @ctx: the struct that will be used in unreserve_bo_and_vms().
676 static int reserve_bo_and_vm(struct kgd_mem *mem,
677 struct amdgpu_vm *vm,
678 struct bo_vm_reservation_context *ctx)
680 struct amdgpu_bo *bo = mem->bo;
685 ctx->reserved = false;
687 ctx->sync = &mem->sync;
689 INIT_LIST_HEAD(&ctx->list);
690 INIT_LIST_HEAD(&ctx->duplicates);
692 ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
696 ctx->kfd_bo.priority = 0;
697 ctx->kfd_bo.tv.bo = &bo->tbo;
698 ctx->kfd_bo.tv.num_shared = 1;
699 list_add(&ctx->kfd_bo.tv.head, &ctx->list);
701 amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
703 ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
704 false, &ctx->duplicates);
706 pr_err("Failed to reserve buffers in ttm.\n");
712 ctx->reserved = true;
717 * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
718 * @mem: KFD BO structure.
719 * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
720 * is used. Otherwise, a single VM associated with the BO.
721 * @map_type: the mapping status that will be used to filter the VMs.
722 * @ctx: the struct that will be used in unreserve_bo_and_vms().
724 * Returns 0 for success, negative for failure.
726 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
727 struct amdgpu_vm *vm, enum bo_vm_match map_type,
728 struct bo_vm_reservation_context *ctx)
730 struct amdgpu_bo *bo = mem->bo;
731 struct kfd_bo_va_list *entry;
735 ctx->reserved = false;
738 ctx->sync = &mem->sync;
740 INIT_LIST_HEAD(&ctx->list);
741 INIT_LIST_HEAD(&ctx->duplicates);
743 list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
744 if ((vm && vm != entry->bo_va->base.vm) ||
745 (entry->is_mapped != map_type
746 && map_type != BO_VM_ALL))
752 if (ctx->n_vms != 0) {
753 ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
759 ctx->kfd_bo.priority = 0;
760 ctx->kfd_bo.tv.bo = &bo->tbo;
761 ctx->kfd_bo.tv.num_shared = 1;
762 list_add(&ctx->kfd_bo.tv.head, &ctx->list);
765 list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
766 if ((vm && vm != entry->bo_va->base.vm) ||
767 (entry->is_mapped != map_type
768 && map_type != BO_VM_ALL))
771 amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
776 ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
777 false, &ctx->duplicates);
779 pr_err("Failed to reserve buffers in ttm.\n");
785 ctx->reserved = true;
790 * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
791 * @ctx: Reservation context to unreserve
792 * @wait: Optionally wait for a sync object representing pending VM updates
793 * @intr: Whether the wait is interruptible
795 * Also frees any resources allocated in
796 * reserve_bo_and_(cond_)vm(s). Returns the status from
799 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
800 bool wait, bool intr)
805 ret = amdgpu_sync_wait(ctx->sync, intr);
808 ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
813 ctx->reserved = false;
819 static int unmap_bo_from_gpuvm(struct amdgpu_device *adev,
820 struct kfd_bo_va_list *entry,
821 struct amdgpu_sync *sync)
823 struct amdgpu_bo_va *bo_va = entry->bo_va;
824 struct amdgpu_vm *vm = bo_va->base.vm;
826 amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
828 amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
830 amdgpu_sync_fence(sync, bo_va->last_pt_update);
835 static int update_gpuvm_pte(struct amdgpu_device *adev,
836 struct kfd_bo_va_list *entry,
837 struct amdgpu_sync *sync)
840 struct amdgpu_bo_va *bo_va = entry->bo_va;
842 /* Update the page tables */
843 ret = amdgpu_vm_bo_update(adev, bo_va, false);
845 pr_err("amdgpu_vm_bo_update failed\n");
849 return amdgpu_sync_fence(sync, bo_va->last_pt_update);
852 static int map_bo_to_gpuvm(struct amdgpu_device *adev,
853 struct kfd_bo_va_list *entry, struct amdgpu_sync *sync,
858 /* Set virtual address for the allocation */
859 ret = amdgpu_vm_bo_map(adev, entry->bo_va, entry->va, 0,
860 amdgpu_bo_size(entry->bo_va->base.bo),
863 pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
871 ret = update_gpuvm_pte(adev, entry, sync);
873 pr_err("update_gpuvm_pte() failed\n");
874 goto update_gpuvm_pte_failed;
879 update_gpuvm_pte_failed:
880 unmap_bo_from_gpuvm(adev, entry, sync);
884 static struct sg_table *create_doorbell_sg(uint64_t addr, uint32_t size)
886 struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
890 if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
894 sg->sgl->dma_address = addr;
895 sg->sgl->length = size;
896 #ifdef CONFIG_NEED_SG_DMA_LENGTH
897 sg->sgl->dma_length = size;
902 static int process_validate_vms(struct amdkfd_process_info *process_info)
904 struct amdgpu_vm *peer_vm;
907 list_for_each_entry(peer_vm, &process_info->vm_list_head,
909 ret = vm_validate_pt_pd_bos(peer_vm);
917 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
918 struct amdgpu_sync *sync)
920 struct amdgpu_vm *peer_vm;
923 list_for_each_entry(peer_vm, &process_info->vm_list_head,
925 struct amdgpu_bo *pd = peer_vm->root.base.bo;
927 ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
928 AMDGPU_SYNC_NE_OWNER,
929 AMDGPU_FENCE_OWNER_KFD);
937 static int process_update_pds(struct amdkfd_process_info *process_info,
938 struct amdgpu_sync *sync)
940 struct amdgpu_vm *peer_vm;
943 list_for_each_entry(peer_vm, &process_info->vm_list_head,
945 ret = vm_update_pds(peer_vm, sync);
953 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
954 struct dma_fence **ef)
956 struct amdkfd_process_info *info = NULL;
959 if (!*process_info) {
960 info = kzalloc(sizeof(*info), GFP_KERNEL);
964 mutex_init(&info->lock);
965 INIT_LIST_HEAD(&info->vm_list_head);
966 INIT_LIST_HEAD(&info->kfd_bo_list);
967 INIT_LIST_HEAD(&info->userptr_valid_list);
968 INIT_LIST_HEAD(&info->userptr_inval_list);
970 info->eviction_fence =
971 amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
974 if (!info->eviction_fence) {
975 pr_err("Failed to create eviction fence\n");
977 goto create_evict_fence_fail;
980 info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
981 atomic_set(&info->evicted_bos, 0);
982 INIT_DELAYED_WORK(&info->restore_userptr_work,
983 amdgpu_amdkfd_restore_userptr_worker);
985 *process_info = info;
986 *ef = dma_fence_get(&info->eviction_fence->base);
989 vm->process_info = *process_info;
991 /* Validate page directory and attach eviction fence */
992 ret = amdgpu_bo_reserve(vm->root.base.bo, true);
994 goto reserve_pd_fail;
995 ret = vm_validate_pt_pd_bos(vm);
997 pr_err("validate_pt_pd_bos() failed\n");
998 goto validate_pd_fail;
1000 ret = amdgpu_bo_sync_wait(vm->root.base.bo,
1001 AMDGPU_FENCE_OWNER_KFD, false);
1004 ret = dma_resv_reserve_shared(vm->root.base.bo->tbo.base.resv, 1);
1006 goto reserve_shared_fail;
1007 amdgpu_bo_fence(vm->root.base.bo,
1008 &vm->process_info->eviction_fence->base, true);
1009 amdgpu_bo_unreserve(vm->root.base.bo);
1011 /* Update process info */
1012 mutex_lock(&vm->process_info->lock);
1013 list_add_tail(&vm->vm_list_node,
1014 &(vm->process_info->vm_list_head));
1015 vm->process_info->n_vms++;
1016 mutex_unlock(&vm->process_info->lock);
1020 reserve_shared_fail:
1023 amdgpu_bo_unreserve(vm->root.base.bo);
1025 vm->process_info = NULL;
1027 /* Two fence references: one in info and one in *ef */
1028 dma_fence_put(&info->eviction_fence->base);
1031 *process_info = NULL;
1033 create_evict_fence_fail:
1034 mutex_destroy(&info->lock);
1040 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct kgd_dev *kgd,
1041 struct file *filp, u32 pasid,
1042 void **process_info,
1043 struct dma_fence **ef)
1045 struct amdgpu_device *adev = get_amdgpu_device(kgd);
1046 struct amdgpu_fpriv *drv_priv;
1047 struct amdgpu_vm *avm;
1050 ret = amdgpu_file_to_fpriv(filp, &drv_priv);
1053 avm = &drv_priv->vm;
1055 /* Already a compute VM? */
1056 if (avm->process_info)
1059 /* Convert VM into a compute VM */
1060 ret = amdgpu_vm_make_compute(adev, avm, pasid);
1064 /* Initialize KFD part of the VM and process info */
1065 ret = init_kfd_vm(avm, process_info, ef);
1069 amdgpu_vm_set_task_info(avm);
1074 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1075 struct amdgpu_vm *vm)
1077 struct amdkfd_process_info *process_info = vm->process_info;
1078 struct amdgpu_bo *pd = vm->root.base.bo;
1083 /* Release eviction fence from PD */
1084 amdgpu_bo_reserve(pd, false);
1085 amdgpu_bo_fence(pd, NULL, false);
1086 amdgpu_bo_unreserve(pd);
1088 /* Update process info */
1089 mutex_lock(&process_info->lock);
1090 process_info->n_vms--;
1091 list_del(&vm->vm_list_node);
1092 mutex_unlock(&process_info->lock);
1094 vm->process_info = NULL;
1096 /* Release per-process resources when last compute VM is destroyed */
1097 if (!process_info->n_vms) {
1098 WARN_ON(!list_empty(&process_info->kfd_bo_list));
1099 WARN_ON(!list_empty(&process_info->userptr_valid_list));
1100 WARN_ON(!list_empty(&process_info->userptr_inval_list));
1102 dma_fence_put(&process_info->eviction_fence->base);
1103 cancel_delayed_work_sync(&process_info->restore_userptr_work);
1104 put_pid(process_info->pid);
1105 mutex_destroy(&process_info->lock);
1106 kfree(process_info);
1110 void amdgpu_amdkfd_gpuvm_release_process_vm(struct kgd_dev *kgd, void *drm_priv)
1112 struct amdgpu_device *adev = get_amdgpu_device(kgd);
1113 struct amdgpu_vm *avm;
1115 if (WARN_ON(!kgd || !drm_priv))
1118 avm = drm_priv_to_vm(drm_priv);
1120 pr_debug("Releasing process vm %p\n", avm);
1122 /* The original pasid of amdgpu vm has already been
1123 * released during making a amdgpu vm to a compute vm
1124 * The current pasid is managed by kfd and will be
1125 * released on kfd process destroy. Set amdgpu pasid
1126 * to 0 to avoid duplicate release.
1128 amdgpu_vm_release_compute(adev, avm);
1131 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1133 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1134 struct amdgpu_bo *pd = avm->root.base.bo;
1135 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1137 if (adev->asic_type < CHIP_VEGA10)
1138 return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1139 return avm->pd_phys_addr;
1142 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1143 struct kgd_dev *kgd, uint64_t va, uint64_t size,
1144 void *drm_priv, struct kgd_mem **mem,
1145 uint64_t *offset, uint32_t flags)
1147 struct amdgpu_device *adev = get_amdgpu_device(kgd);
1148 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1149 enum ttm_bo_type bo_type = ttm_bo_type_device;
1150 struct sg_table *sg = NULL;
1151 uint64_t user_addr = 0;
1152 struct amdgpu_bo *bo;
1153 struct drm_gem_object *gobj;
1154 u32 domain, alloc_domain;
1159 * Check on which domain to allocate BO
1161 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1162 domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1163 alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1164 alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1165 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED :
1166 AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
1167 } else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1168 domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1170 } else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1171 domain = AMDGPU_GEM_DOMAIN_GTT;
1172 alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1174 if (!offset || !*offset)
1176 user_addr = untagged_addr(*offset);
1177 } else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1178 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1179 domain = AMDGPU_GEM_DOMAIN_GTT;
1180 alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1181 bo_type = ttm_bo_type_sg;
1183 if (size > UINT_MAX)
1185 sg = create_doorbell_sg(*offset, size);
1192 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1197 INIT_LIST_HEAD(&(*mem)->bo_va_list);
1198 mutex_init(&(*mem)->lock);
1199 (*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1201 /* Workaround for AQL queue wraparound bug. Map the same
1202 * memory twice. That means we only actually allocate half
1205 if ((*mem)->aql_queue)
1208 (*mem)->alloc_flags = flags;
1210 amdgpu_sync_create(&(*mem)->sync);
1212 ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, alloc_domain, !!sg);
1214 pr_debug("Insufficient memory\n");
1215 goto err_reserve_limit;
1218 pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1219 va, size, domain_string(alloc_domain));
1221 ret = amdgpu_gem_object_create(adev, size, 1, alloc_domain, alloc_flags,
1222 bo_type, NULL, &gobj);
1224 pr_debug("Failed to create BO on domain %s. ret %d\n",
1225 domain_string(alloc_domain), ret);
1228 ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1230 pr_debug("Failed to allow vma node access. ret %d\n", ret);
1231 goto err_node_allow;
1233 bo = gem_to_amdgpu_bo(gobj);
1234 if (bo_type == ttm_bo_type_sg) {
1236 bo->tbo.ttm->sg = sg;
1241 bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1244 (*mem)->domain = domain;
1245 (*mem)->mapped_to_gpu_memory = 0;
1246 (*mem)->process_info = avm->process_info;
1247 add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1250 ret = init_user_pages(*mem, user_addr);
1252 goto allocate_init_user_pages_failed;
1256 *offset = amdgpu_bo_mmap_offset(bo);
1260 allocate_init_user_pages_failed:
1261 remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1262 drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1264 amdgpu_bo_unref(&bo);
1265 /* Don't unreserve system mem limit twice */
1266 goto err_reserve_limit;
1268 unreserve_mem_limit(adev, size, alloc_domain, !!sg);
1270 mutex_destroy(&(*mem)->lock);
1280 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1281 struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv,
1284 struct amdkfd_process_info *process_info = mem->process_info;
1285 unsigned long bo_size = mem->bo->tbo.base.size;
1286 struct kfd_bo_va_list *entry, *tmp;
1287 struct bo_vm_reservation_context ctx;
1288 struct ttm_validate_buffer *bo_list_entry;
1289 unsigned int mapped_to_gpu_memory;
1291 bool is_imported = false;
1293 mutex_lock(&mem->lock);
1294 mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1295 is_imported = mem->is_imported;
1296 mutex_unlock(&mem->lock);
1297 /* lock is not needed after this, since mem is unused and will
1301 if (mapped_to_gpu_memory > 0) {
1302 pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1307 /* Make sure restore workers don't access the BO any more */
1308 bo_list_entry = &mem->validate_list;
1309 mutex_lock(&process_info->lock);
1310 list_del(&bo_list_entry->head);
1311 mutex_unlock(&process_info->lock);
1313 /* No more MMU notifiers */
1314 amdgpu_mn_unregister(mem->bo);
1316 ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1320 /* The eviction fence should be removed by the last unmap.
1321 * TODO: Log an error condition if the bo still has the eviction fence
1324 amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1325 process_info->eviction_fence);
1326 pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1327 mem->va + bo_size * (1 + mem->aql_queue));
1329 /* Remove from VM internal data structures */
1330 list_for_each_entry_safe(entry, tmp, &mem->bo_va_list, bo_list)
1331 remove_bo_from_vm((struct amdgpu_device *)entry->kgd_dev,
1334 ret = unreserve_bo_and_vms(&ctx, false, false);
1336 /* Free the sync object */
1337 amdgpu_sync_free(&mem->sync);
1339 /* If the SG is not NULL, it's one we created for a doorbell or mmio
1340 * remap BO. We need to free it.
1342 if (mem->bo->tbo.sg) {
1343 sg_free_table(mem->bo->tbo.sg);
1344 kfree(mem->bo->tbo.sg);
1347 /* Update the size of the BO being freed if it was allocated from
1348 * VRAM and is not imported.
1351 if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
1359 drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1360 drm_gem_object_put(&mem->bo->tbo.base);
1361 mutex_destroy(&mem->lock);
1367 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1368 struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv)
1370 struct amdgpu_device *adev = get_amdgpu_device(kgd);
1371 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1373 struct amdgpu_bo *bo;
1375 struct kfd_bo_va_list *entry;
1376 struct bo_vm_reservation_context ctx;
1377 struct kfd_bo_va_list *bo_va_entry = NULL;
1378 struct kfd_bo_va_list *bo_va_entry_aql = NULL;
1379 unsigned long bo_size;
1380 bool is_invalid_userptr = false;
1384 pr_err("Invalid BO when mapping memory to GPU\n");
1388 /* Make sure restore is not running concurrently. Since we
1389 * don't map invalid userptr BOs, we rely on the next restore
1390 * worker to do the mapping
1392 mutex_lock(&mem->process_info->lock);
1394 /* Lock mmap-sem. If we find an invalid userptr BO, we can be
1395 * sure that the MMU notifier is no longer running
1396 * concurrently and the queues are actually stopped
1398 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1399 mmap_write_lock(current->mm);
1400 is_invalid_userptr = atomic_read(&mem->invalid);
1401 mmap_write_unlock(current->mm);
1404 mutex_lock(&mem->lock);
1406 domain = mem->domain;
1407 bo_size = bo->tbo.base.size;
1409 pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1411 mem->va + bo_size * (1 + mem->aql_queue),
1412 avm, domain_string(domain));
1414 ret = reserve_bo_and_vm(mem, avm, &ctx);
1418 /* Userptr can be marked as "not invalid", but not actually be
1419 * validated yet (still in the system domain). In that case
1420 * the queues are still stopped and we can leave mapping for
1421 * the next restore worker
1423 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1424 bo->tbo.mem.mem_type == TTM_PL_SYSTEM)
1425 is_invalid_userptr = true;
1427 if (check_if_add_bo_to_vm(avm, mem)) {
1428 ret = add_bo_to_vm(adev, mem, avm, false,
1431 goto add_bo_to_vm_failed;
1432 if (mem->aql_queue) {
1433 ret = add_bo_to_vm(adev, mem, avm,
1434 true, &bo_va_entry_aql);
1436 goto add_bo_to_vm_failed_aql;
1439 ret = vm_validate_pt_pd_bos(avm);
1441 goto add_bo_to_vm_failed;
1444 if (mem->mapped_to_gpu_memory == 0 &&
1445 !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1446 /* Validate BO only once. The eviction fence gets added to BO
1447 * the first time it is mapped. Validate will wait for all
1448 * background evictions to complete.
1450 ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1452 pr_debug("Validate failed\n");
1453 goto map_bo_to_gpuvm_failed;
1457 list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
1458 if (entry->bo_va->base.vm == avm && !entry->is_mapped) {
1459 pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1460 entry->va, entry->va + bo_size,
1463 ret = map_bo_to_gpuvm(adev, entry, ctx.sync,
1464 is_invalid_userptr);
1466 pr_err("Failed to map bo to gpuvm\n");
1467 goto map_bo_to_gpuvm_failed;
1470 ret = vm_update_pds(avm, ctx.sync);
1472 pr_err("Failed to update page directories\n");
1473 goto map_bo_to_gpuvm_failed;
1476 entry->is_mapped = true;
1477 mem->mapped_to_gpu_memory++;
1478 pr_debug("\t INC mapping count %d\n",
1479 mem->mapped_to_gpu_memory);
1483 if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1485 &avm->process_info->eviction_fence->base,
1487 ret = unreserve_bo_and_vms(&ctx, false, false);
1491 map_bo_to_gpuvm_failed:
1492 if (bo_va_entry_aql)
1493 remove_bo_from_vm(adev, bo_va_entry_aql, bo_size);
1494 add_bo_to_vm_failed_aql:
1496 remove_bo_from_vm(adev, bo_va_entry, bo_size);
1497 add_bo_to_vm_failed:
1498 unreserve_bo_and_vms(&ctx, false, false);
1500 mutex_unlock(&mem->process_info->lock);
1501 mutex_unlock(&mem->lock);
1505 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
1506 struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv)
1508 struct amdgpu_device *adev = get_amdgpu_device(kgd);
1509 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1510 struct amdkfd_process_info *process_info = avm->process_info;
1511 unsigned long bo_size = mem->bo->tbo.base.size;
1512 struct kfd_bo_va_list *entry;
1513 struct bo_vm_reservation_context ctx;
1516 mutex_lock(&mem->lock);
1518 ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
1521 /* If no VMs were reserved, it means the BO wasn't actually mapped */
1522 if (ctx.n_vms == 0) {
1527 ret = vm_validate_pt_pd_bos(avm);
1531 pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
1533 mem->va + bo_size * (1 + mem->aql_queue),
1536 list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
1537 if (entry->bo_va->base.vm == avm && entry->is_mapped) {
1538 pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
1540 entry->va + bo_size,
1543 ret = unmap_bo_from_gpuvm(adev, entry, ctx.sync);
1545 entry->is_mapped = false;
1547 pr_err("failed to unmap VA 0x%llx\n",
1552 mem->mapped_to_gpu_memory--;
1553 pr_debug("\t DEC mapping count %d\n",
1554 mem->mapped_to_gpu_memory);
1558 /* If BO is unmapped from all VMs, unfence it. It can be evicted if
1561 if (mem->mapped_to_gpu_memory == 0 &&
1562 !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
1563 !mem->bo->tbo.pin_count)
1564 amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1565 process_info->eviction_fence);
1568 unreserve_bo_and_vms(&ctx, false, false);
1570 mutex_unlock(&mem->lock);
1574 int amdgpu_amdkfd_gpuvm_sync_memory(
1575 struct kgd_dev *kgd, struct kgd_mem *mem, bool intr)
1577 struct amdgpu_sync sync;
1580 amdgpu_sync_create(&sync);
1582 mutex_lock(&mem->lock);
1583 amdgpu_sync_clone(&mem->sync, &sync);
1584 mutex_unlock(&mem->lock);
1586 ret = amdgpu_sync_wait(&sync, intr);
1587 amdgpu_sync_free(&sync);
1591 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_dev *kgd,
1592 struct kgd_mem *mem, void **kptr, uint64_t *size)
1595 struct amdgpu_bo *bo = mem->bo;
1597 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1598 pr_err("userptr can't be mapped to kernel\n");
1602 /* delete kgd_mem from kfd_bo_list to avoid re-validating
1603 * this BO in BO's restoring after eviction.
1605 mutex_lock(&mem->process_info->lock);
1607 ret = amdgpu_bo_reserve(bo, true);
1609 pr_err("Failed to reserve bo. ret %d\n", ret);
1610 goto bo_reserve_failed;
1613 ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
1615 pr_err("Failed to pin bo. ret %d\n", ret);
1619 ret = amdgpu_bo_kmap(bo, kptr);
1621 pr_err("Failed to map bo to kernel. ret %d\n", ret);
1625 amdgpu_amdkfd_remove_eviction_fence(
1626 bo, mem->process_info->eviction_fence);
1627 list_del_init(&mem->validate_list.head);
1630 *size = amdgpu_bo_size(bo);
1632 amdgpu_bo_unreserve(bo);
1634 mutex_unlock(&mem->process_info->lock);
1638 amdgpu_bo_unpin(bo);
1640 amdgpu_bo_unreserve(bo);
1642 mutex_unlock(&mem->process_info->lock);
1647 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct kgd_dev *kgd,
1648 struct kfd_vm_fault_info *mem)
1650 struct amdgpu_device *adev;
1652 adev = (struct amdgpu_device *)kgd;
1653 if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
1654 *mem = *adev->gmc.vm_fault_info;
1656 atomic_set(&adev->gmc.vm_fault_info_updated, 0);
1661 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct kgd_dev *kgd,
1662 struct dma_buf *dma_buf,
1663 uint64_t va, void *drm_priv,
1664 struct kgd_mem **mem, uint64_t *size,
1665 uint64_t *mmap_offset)
1667 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
1668 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1669 struct drm_gem_object *obj;
1670 struct amdgpu_bo *bo;
1673 if (dma_buf->ops != &amdgpu_dmabuf_ops)
1674 /* Can't handle non-graphics buffers */
1677 obj = dma_buf->priv;
1678 if (drm_to_adev(obj->dev) != adev)
1679 /* Can't handle buffers from other devices */
1682 bo = gem_to_amdgpu_bo(obj);
1683 if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
1684 AMDGPU_GEM_DOMAIN_GTT)))
1685 /* Only VRAM and GTT BOs are supported */
1688 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1692 ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
1699 *size = amdgpu_bo_size(bo);
1702 *mmap_offset = amdgpu_bo_mmap_offset(bo);
1704 INIT_LIST_HEAD(&(*mem)->bo_va_list);
1705 mutex_init(&(*mem)->lock);
1707 (*mem)->alloc_flags =
1708 ((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1709 KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
1710 | KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
1711 | KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
1713 drm_gem_object_get(&bo->tbo.base);
1716 (*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1717 AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
1718 (*mem)->mapped_to_gpu_memory = 0;
1719 (*mem)->process_info = avm->process_info;
1720 add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
1721 amdgpu_sync_create(&(*mem)->sync);
1722 (*mem)->is_imported = true;
1727 /* Evict a userptr BO by stopping the queues if necessary
1729 * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
1730 * cannot do any memory allocations, and cannot take any locks that
1731 * are held elsewhere while allocating memory. Therefore this is as
1732 * simple as possible, using atomic counters.
1734 * It doesn't do anything to the BO itself. The real work happens in
1735 * restore, where we get updated page addresses. This function only
1736 * ensures that GPU access to the BO is stopped.
1738 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
1739 struct mm_struct *mm)
1741 struct amdkfd_process_info *process_info = mem->process_info;
1745 atomic_inc(&mem->invalid);
1746 evicted_bos = atomic_inc_return(&process_info->evicted_bos);
1747 if (evicted_bos == 1) {
1748 /* First eviction, stop the queues */
1749 r = kgd2kfd_quiesce_mm(mm);
1751 pr_err("Failed to quiesce KFD\n");
1752 schedule_delayed_work(&process_info->restore_userptr_work,
1753 msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
1759 /* Update invalid userptr BOs
1761 * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
1762 * userptr_inval_list and updates user pages for all BOs that have
1763 * been invalidated since their last update.
1765 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
1766 struct mm_struct *mm)
1768 struct kgd_mem *mem, *tmp_mem;
1769 struct amdgpu_bo *bo;
1770 struct ttm_operation_ctx ctx = { false, false };
1773 /* Move all invalidated BOs to the userptr_inval_list and
1774 * release their user pages by migration to the CPU domain
1776 list_for_each_entry_safe(mem, tmp_mem,
1777 &process_info->userptr_valid_list,
1778 validate_list.head) {
1779 if (!atomic_read(&mem->invalid))
1780 continue; /* BO is still valid */
1784 if (amdgpu_bo_reserve(bo, true))
1786 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
1787 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1788 amdgpu_bo_unreserve(bo);
1790 pr_err("%s: Failed to invalidate userptr BO\n",
1795 list_move_tail(&mem->validate_list.head,
1796 &process_info->userptr_inval_list);
1799 if (list_empty(&process_info->userptr_inval_list))
1800 return 0; /* All evicted userptr BOs were freed */
1802 /* Go through userptr_inval_list and update any invalid user_pages */
1803 list_for_each_entry(mem, &process_info->userptr_inval_list,
1804 validate_list.head) {
1805 invalid = atomic_read(&mem->invalid);
1807 /* BO hasn't been invalidated since the last
1808 * revalidation attempt. Keep its BO list.
1814 /* Get updated user pages */
1815 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
1817 pr_debug("%s: Failed to get user pages: %d\n",
1820 /* Return error -EBUSY or -ENOMEM, retry restore */
1825 * FIXME: Cannot ignore the return code, must hold
1828 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1830 /* Mark the BO as valid unless it was invalidated
1831 * again concurrently.
1833 if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
1840 /* Validate invalid userptr BOs
1842 * Validates BOs on the userptr_inval_list, and moves them back to the
1843 * userptr_valid_list. Also updates GPUVM page tables with new page
1844 * addresses and waits for the page table updates to complete.
1846 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
1848 struct amdgpu_bo_list_entry *pd_bo_list_entries;
1849 struct list_head resv_list, duplicates;
1850 struct ww_acquire_ctx ticket;
1851 struct amdgpu_sync sync;
1853 struct amdgpu_vm *peer_vm;
1854 struct kgd_mem *mem, *tmp_mem;
1855 struct amdgpu_bo *bo;
1856 struct ttm_operation_ctx ctx = { false, false };
1859 pd_bo_list_entries = kcalloc(process_info->n_vms,
1860 sizeof(struct amdgpu_bo_list_entry),
1862 if (!pd_bo_list_entries) {
1863 pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
1868 INIT_LIST_HEAD(&resv_list);
1869 INIT_LIST_HEAD(&duplicates);
1871 /* Get all the page directory BOs that need to be reserved */
1873 list_for_each_entry(peer_vm, &process_info->vm_list_head,
1875 amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
1876 &pd_bo_list_entries[i++]);
1877 /* Add the userptr_inval_list entries to resv_list */
1878 list_for_each_entry(mem, &process_info->userptr_inval_list,
1879 validate_list.head) {
1880 list_add_tail(&mem->resv_list.head, &resv_list);
1881 mem->resv_list.bo = mem->validate_list.bo;
1882 mem->resv_list.num_shared = mem->validate_list.num_shared;
1885 /* Reserve all BOs and page tables for validation */
1886 ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
1887 WARN(!list_empty(&duplicates), "Duplicates should be empty");
1891 amdgpu_sync_create(&sync);
1893 ret = process_validate_vms(process_info);
1897 /* Validate BOs and update GPUVM page tables */
1898 list_for_each_entry_safe(mem, tmp_mem,
1899 &process_info->userptr_inval_list,
1900 validate_list.head) {
1901 struct kfd_bo_va_list *bo_va_entry;
1905 /* Validate the BO if we got user pages */
1906 if (bo->tbo.ttm->pages[0]) {
1907 amdgpu_bo_placement_from_domain(bo, mem->domain);
1908 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1910 pr_err("%s: failed to validate BO\n", __func__);
1915 list_move_tail(&mem->validate_list.head,
1916 &process_info->userptr_valid_list);
1918 /* Update mapping. If the BO was not validated
1919 * (because we couldn't get user pages), this will
1920 * clear the page table entries, which will result in
1921 * VM faults if the GPU tries to access the invalid
1924 list_for_each_entry(bo_va_entry, &mem->bo_va_list, bo_list) {
1925 if (!bo_va_entry->is_mapped)
1928 ret = update_gpuvm_pte((struct amdgpu_device *)
1929 bo_va_entry->kgd_dev,
1930 bo_va_entry, &sync);
1932 pr_err("%s: update PTE failed\n", __func__);
1933 /* make sure this gets validated again */
1934 atomic_inc(&mem->invalid);
1940 /* Update page directories */
1941 ret = process_update_pds(process_info, &sync);
1944 ttm_eu_backoff_reservation(&ticket, &resv_list);
1945 amdgpu_sync_wait(&sync, false);
1946 amdgpu_sync_free(&sync);
1948 kfree(pd_bo_list_entries);
1954 /* Worker callback to restore evicted userptr BOs
1956 * Tries to update and validate all userptr BOs. If successful and no
1957 * concurrent evictions happened, the queues are restarted. Otherwise,
1958 * reschedule for another attempt later.
1960 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
1962 struct delayed_work *dwork = to_delayed_work(work);
1963 struct amdkfd_process_info *process_info =
1964 container_of(dwork, struct amdkfd_process_info,
1965 restore_userptr_work);
1966 struct task_struct *usertask;
1967 struct mm_struct *mm;
1970 evicted_bos = atomic_read(&process_info->evicted_bos);
1974 /* Reference task and mm in case of concurrent process termination */
1975 usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
1978 mm = get_task_mm(usertask);
1980 put_task_struct(usertask);
1984 mutex_lock(&process_info->lock);
1986 if (update_invalid_user_pages(process_info, mm))
1988 /* userptr_inval_list can be empty if all evicted userptr BOs
1989 * have been freed. In that case there is nothing to validate
1990 * and we can just restart the queues.
1992 if (!list_empty(&process_info->userptr_inval_list)) {
1993 if (atomic_read(&process_info->evicted_bos) != evicted_bos)
1994 goto unlock_out; /* Concurrent eviction, try again */
1996 if (validate_invalid_user_pages(process_info))
1999 /* Final check for concurrent evicton and atomic update. If
2000 * another eviction happens after successful update, it will
2001 * be a first eviction that calls quiesce_mm. The eviction
2002 * reference counting inside KFD will handle this case.
2004 if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
2008 if (kgd2kfd_resume_mm(mm)) {
2009 pr_err("%s: Failed to resume KFD\n", __func__);
2010 /* No recovery from this failure. Probably the CP is
2011 * hanging. No point trying again.
2016 mutex_unlock(&process_info->lock);
2018 put_task_struct(usertask);
2020 /* If validation failed, reschedule another attempt */
2022 schedule_delayed_work(&process_info->restore_userptr_work,
2023 msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2026 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2027 * KFD process identified by process_info
2029 * @process_info: amdkfd_process_info of the KFD process
2031 * After memory eviction, restore thread calls this function. The function
2032 * should be called when the Process is still valid. BO restore involves -
2034 * 1. Release old eviction fence and create new one
2035 * 2. Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2036 * 3 Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2037 * BOs that need to be reserved.
2038 * 4. Reserve all the BOs
2039 * 5. Validate of PD and PT BOs.
2040 * 6. Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2041 * 7. Add fence to all PD and PT BOs.
2042 * 8. Unreserve all BOs
2044 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2046 struct amdgpu_bo_list_entry *pd_bo_list;
2047 struct amdkfd_process_info *process_info = info;
2048 struct amdgpu_vm *peer_vm;
2049 struct kgd_mem *mem;
2050 struct bo_vm_reservation_context ctx;
2051 struct amdgpu_amdkfd_fence *new_fence;
2053 struct list_head duplicate_save;
2054 struct amdgpu_sync sync_obj;
2055 unsigned long failed_size = 0;
2056 unsigned long total_size = 0;
2058 INIT_LIST_HEAD(&duplicate_save);
2059 INIT_LIST_HEAD(&ctx.list);
2060 INIT_LIST_HEAD(&ctx.duplicates);
2062 pd_bo_list = kcalloc(process_info->n_vms,
2063 sizeof(struct amdgpu_bo_list_entry),
2069 mutex_lock(&process_info->lock);
2070 list_for_each_entry(peer_vm, &process_info->vm_list_head,
2072 amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2074 /* Reserve all BOs and page tables/directory. Add all BOs from
2075 * kfd_bo_list to ctx.list
2077 list_for_each_entry(mem, &process_info->kfd_bo_list,
2078 validate_list.head) {
2080 list_add_tail(&mem->resv_list.head, &ctx.list);
2081 mem->resv_list.bo = mem->validate_list.bo;
2082 mem->resv_list.num_shared = mem->validate_list.num_shared;
2085 ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2086 false, &duplicate_save);
2088 pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2089 goto ttm_reserve_fail;
2092 amdgpu_sync_create(&sync_obj);
2094 /* Validate PDs and PTs */
2095 ret = process_validate_vms(process_info);
2097 goto validate_map_fail;
2099 ret = process_sync_pds_resv(process_info, &sync_obj);
2101 pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2102 goto validate_map_fail;
2105 /* Validate BOs and map them to GPUVM (update VM page tables). */
2106 list_for_each_entry(mem, &process_info->kfd_bo_list,
2107 validate_list.head) {
2109 struct amdgpu_bo *bo = mem->bo;
2110 uint32_t domain = mem->domain;
2111 struct kfd_bo_va_list *bo_va_entry;
2113 total_size += amdgpu_bo_size(bo);
2115 ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2117 pr_debug("Memory eviction: Validate BOs failed\n");
2118 failed_size += amdgpu_bo_size(bo);
2119 ret = amdgpu_amdkfd_bo_validate(bo,
2120 AMDGPU_GEM_DOMAIN_GTT, false);
2122 pr_debug("Memory eviction: Try again\n");
2123 goto validate_map_fail;
2126 ret = amdgpu_sync_fence(&sync_obj, bo->tbo.moving);
2128 pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2129 goto validate_map_fail;
2131 list_for_each_entry(bo_va_entry, &mem->bo_va_list,
2133 ret = update_gpuvm_pte((struct amdgpu_device *)
2134 bo_va_entry->kgd_dev,
2138 pr_debug("Memory eviction: update PTE failed. Try again\n");
2139 goto validate_map_fail;
2145 pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2147 /* Update page directories */
2148 ret = process_update_pds(process_info, &sync_obj);
2150 pr_debug("Memory eviction: update PDs failed. Try again\n");
2151 goto validate_map_fail;
2154 /* Wait for validate and PT updates to finish */
2155 amdgpu_sync_wait(&sync_obj, false);
2157 /* Release old eviction fence and create new one, because fence only
2158 * goes from unsignaled to signaled, fence cannot be reused.
2159 * Use context and mm from the old fence.
2161 new_fence = amdgpu_amdkfd_fence_create(
2162 process_info->eviction_fence->base.context,
2163 process_info->eviction_fence->mm,
2166 pr_err("Failed to create eviction fence\n");
2168 goto validate_map_fail;
2170 dma_fence_put(&process_info->eviction_fence->base);
2171 process_info->eviction_fence = new_fence;
2172 *ef = dma_fence_get(&new_fence->base);
2174 /* Attach new eviction fence to all BOs */
2175 list_for_each_entry(mem, &process_info->kfd_bo_list,
2177 amdgpu_bo_fence(mem->bo,
2178 &process_info->eviction_fence->base, true);
2180 /* Attach eviction fence to PD / PT BOs */
2181 list_for_each_entry(peer_vm, &process_info->vm_list_head,
2183 struct amdgpu_bo *bo = peer_vm->root.base.bo;
2185 amdgpu_bo_fence(bo, &process_info->eviction_fence->base, true);
2189 ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2190 amdgpu_sync_free(&sync_obj);
2192 mutex_unlock(&process_info->lock);
2197 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2199 struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2200 struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2206 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2210 mutex_init(&(*mem)->lock);
2211 INIT_LIST_HEAD(&(*mem)->bo_va_list);
2212 (*mem)->bo = amdgpu_bo_ref(gws_bo);
2213 (*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2214 (*mem)->process_info = process_info;
2215 add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2216 amdgpu_sync_create(&(*mem)->sync);
2219 /* Validate gws bo the first time it is added to process */
2220 mutex_lock(&(*mem)->process_info->lock);
2221 ret = amdgpu_bo_reserve(gws_bo, false);
2222 if (unlikely(ret)) {
2223 pr_err("Reserve gws bo failed %d\n", ret);
2224 goto bo_reservation_failure;
2227 ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2229 pr_err("GWS BO validate failed %d\n", ret);
2230 goto bo_validation_failure;
2232 /* GWS resource is shared b/t amdgpu and amdkfd
2233 * Add process eviction fence to bo so they can
2236 ret = dma_resv_reserve_shared(gws_bo->tbo.base.resv, 1);
2238 goto reserve_shared_fail;
2239 amdgpu_bo_fence(gws_bo, &process_info->eviction_fence->base, true);
2240 amdgpu_bo_unreserve(gws_bo);
2241 mutex_unlock(&(*mem)->process_info->lock);
2245 reserve_shared_fail:
2246 bo_validation_failure:
2247 amdgpu_bo_unreserve(gws_bo);
2248 bo_reservation_failure:
2249 mutex_unlock(&(*mem)->process_info->lock);
2250 amdgpu_sync_free(&(*mem)->sync);
2251 remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2252 amdgpu_bo_unref(&gws_bo);
2253 mutex_destroy(&(*mem)->lock);
2259 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2262 struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2263 struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2264 struct amdgpu_bo *gws_bo = kgd_mem->bo;
2266 /* Remove BO from process's validate list so restore worker won't touch
2269 remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2271 ret = amdgpu_bo_reserve(gws_bo, false);
2272 if (unlikely(ret)) {
2273 pr_err("Reserve gws bo failed %d\n", ret);
2274 //TODO add BO back to validate_list?
2277 amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2278 process_info->eviction_fence);
2279 amdgpu_bo_unreserve(gws_bo);
2280 amdgpu_sync_free(&kgd_mem->sync);
2281 amdgpu_bo_unref(&gws_bo);
2282 mutex_destroy(&kgd_mem->lock);
2287 /* Returns GPU-specific tiling mode information */
2288 int amdgpu_amdkfd_get_tile_config(struct kgd_dev *kgd,
2289 struct tile_config *config)
2291 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
2293 config->gb_addr_config = adev->gfx.config.gb_addr_config;
2294 config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2295 config->num_tile_configs =
2296 ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2297 config->macro_tile_config_ptr =
2298 adev->gfx.config.macrotile_mode_array;
2299 config->num_macro_tile_configs =
2300 ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2302 /* Those values are not set from GFX9 onwards */
2303 config->num_banks = adev->gfx.config.num_banks;
2304 config->num_ranks = adev->gfx.config.num_ranks;