]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gpuvm.c
drm/amdgpu: Add Aldebaran virtualization support
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_amdkfd_gpuvm.c
1 /*
2  * Copyright 2014-2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  */
22 #include <linux/dma-buf.h>
23 #include <linux/list.h>
24 #include <linux/pagemap.h>
25 #include <linux/sched/mm.h>
26 #include <linux/sched/task.h>
27
28 #include "amdgpu_object.h"
29 #include "amdgpu_gem.h"
30 #include "amdgpu_vm.h"
31 #include "amdgpu_amdkfd.h"
32 #include "amdgpu_dma_buf.h"
33 #include <uapi/linux/kfd_ioctl.h>
34 #include "amdgpu_xgmi.h"
35
36 /* Userptr restore delay, just long enough to allow consecutive VM
37  * changes to accumulate
38  */
39 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
40
41 /* Impose limit on how much memory KFD can use */
42 static struct {
43         uint64_t max_system_mem_limit;
44         uint64_t max_ttm_mem_limit;
45         int64_t system_mem_used;
46         int64_t ttm_mem_used;
47         spinlock_t mem_limit_lock;
48 } kfd_mem_limit;
49
50 /* Struct used for amdgpu_amdkfd_bo_validate */
51 struct amdgpu_vm_parser {
52         uint32_t        domain;
53         bool            wait;
54 };
55
56 static const char * const domain_bit_to_string[] = {
57                 "CPU",
58                 "GTT",
59                 "VRAM",
60                 "GDS",
61                 "GWS",
62                 "OA"
63 };
64
65 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
66
67 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
68
69
70 static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
71 {
72         return (struct amdgpu_device *)kgd;
73 }
74
75 static bool check_if_add_bo_to_vm(struct amdgpu_vm *avm,
76                 struct kgd_mem *mem)
77 {
78         struct kfd_bo_va_list *entry;
79
80         list_for_each_entry(entry, &mem->bo_va_list, bo_list)
81                 if (entry->bo_va->base.vm == avm)
82                         return false;
83
84         return true;
85 }
86
87 /* Set memory usage limits. Current, limits are
88  *  System (TTM + userptr) memory - 15/16th System RAM
89  *  TTM memory - 3/8th System RAM
90  */
91 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
92 {
93         struct sysinfo si;
94         uint64_t mem;
95
96         si_meminfo(&si);
97         mem = si.freeram - si.freehigh;
98         mem *= si.mem_unit;
99
100         spin_lock_init(&kfd_mem_limit.mem_limit_lock);
101         kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
102         kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
103         pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
104                 (kfd_mem_limit.max_system_mem_limit >> 20),
105                 (kfd_mem_limit.max_ttm_mem_limit >> 20));
106 }
107
108 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
109 {
110         kfd_mem_limit.system_mem_used += size;
111 }
112
113 /* Estimate page table size needed to represent a given memory size
114  *
115  * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
116  * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
117  * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
118  * for 2MB pages for TLB efficiency. However, small allocations and
119  * fragmented system memory still need some 4KB pages. We choose a
120  * compromise that should work in most cases without reserving too
121  * much memory for page tables unnecessarily (factor 16K, >> 14).
122  */
123 #define ESTIMATE_PT_SIZE(mem_size) ((mem_size) >> 14)
124
125 static size_t amdgpu_amdkfd_acc_size(uint64_t size)
126 {
127         size >>= PAGE_SHIFT;
128         size *= sizeof(dma_addr_t) + sizeof(void *);
129
130         return __roundup_pow_of_two(sizeof(struct amdgpu_bo)) +
131                 __roundup_pow_of_two(sizeof(struct ttm_tt)) +
132                 PAGE_ALIGN(size);
133 }
134
135 static int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
136                 uint64_t size, u32 domain, bool sg)
137 {
138         uint64_t reserved_for_pt =
139                 ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
140         size_t acc_size, system_mem_needed, ttm_mem_needed, vram_needed;
141         int ret = 0;
142
143         acc_size = amdgpu_amdkfd_acc_size(size);
144
145         vram_needed = 0;
146         if (domain == AMDGPU_GEM_DOMAIN_GTT) {
147                 /* TTM GTT memory */
148                 system_mem_needed = acc_size + size;
149                 ttm_mem_needed = acc_size + size;
150         } else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
151                 /* Userptr */
152                 system_mem_needed = acc_size + size;
153                 ttm_mem_needed = acc_size;
154         } else {
155                 /* VRAM and SG */
156                 system_mem_needed = acc_size;
157                 ttm_mem_needed = acc_size;
158                 if (domain == AMDGPU_GEM_DOMAIN_VRAM)
159                         vram_needed = size;
160         }
161
162         spin_lock(&kfd_mem_limit.mem_limit_lock);
163
164         if (kfd_mem_limit.system_mem_used + system_mem_needed >
165             kfd_mem_limit.max_system_mem_limit)
166                 pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
167
168         if ((kfd_mem_limit.system_mem_used + system_mem_needed >
169              kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
170             (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
171              kfd_mem_limit.max_ttm_mem_limit) ||
172             (adev->kfd.vram_used + vram_needed >
173              adev->gmc.real_vram_size - reserved_for_pt)) {
174                 ret = -ENOMEM;
175         } else {
176                 kfd_mem_limit.system_mem_used += system_mem_needed;
177                 kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
178                 adev->kfd.vram_used += vram_needed;
179         }
180
181         spin_unlock(&kfd_mem_limit.mem_limit_lock);
182         return ret;
183 }
184
185 static void unreserve_mem_limit(struct amdgpu_device *adev,
186                 uint64_t size, u32 domain, bool sg)
187 {
188         size_t acc_size;
189
190         acc_size = amdgpu_amdkfd_acc_size(size);
191
192         spin_lock(&kfd_mem_limit.mem_limit_lock);
193         if (domain == AMDGPU_GEM_DOMAIN_GTT) {
194                 kfd_mem_limit.system_mem_used -= (acc_size + size);
195                 kfd_mem_limit.ttm_mem_used -= (acc_size + size);
196         } else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
197                 kfd_mem_limit.system_mem_used -= (acc_size + size);
198                 kfd_mem_limit.ttm_mem_used -= acc_size;
199         } else {
200                 kfd_mem_limit.system_mem_used -= acc_size;
201                 kfd_mem_limit.ttm_mem_used -= acc_size;
202                 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
203                         adev->kfd.vram_used -= size;
204                         WARN_ONCE(adev->kfd.vram_used < 0,
205                                   "kfd VRAM memory accounting unbalanced");
206                 }
207         }
208         WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
209                   "kfd system memory accounting unbalanced");
210         WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
211                   "kfd TTM memory accounting unbalanced");
212
213         spin_unlock(&kfd_mem_limit.mem_limit_lock);
214 }
215
216 void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo)
217 {
218         struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
219         u32 domain = bo->preferred_domains;
220         bool sg = (bo->preferred_domains == AMDGPU_GEM_DOMAIN_CPU);
221
222         if (bo->flags & AMDGPU_AMDKFD_CREATE_USERPTR_BO) {
223                 domain = AMDGPU_GEM_DOMAIN_CPU;
224                 sg = false;
225         }
226
227         unreserve_mem_limit(adev, amdgpu_bo_size(bo), domain, sg);
228 }
229
230
231 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
232  *  reservation object.
233  *
234  * @bo: [IN] Remove eviction fence(s) from this BO
235  * @ef: [IN] This eviction fence is removed if it
236  *  is present in the shared list.
237  *
238  * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
239  */
240 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
241                                         struct amdgpu_amdkfd_fence *ef)
242 {
243         struct dma_resv *resv = bo->tbo.base.resv;
244         struct dma_resv_list *old, *new;
245         unsigned int i, j, k;
246
247         if (!ef)
248                 return -EINVAL;
249
250         old = dma_resv_get_list(resv);
251         if (!old)
252                 return 0;
253
254         new = kmalloc(struct_size(new, shared, old->shared_max), GFP_KERNEL);
255         if (!new)
256                 return -ENOMEM;
257
258         /* Go through all the shared fences in the resevation object and sort
259          * the interesting ones to the end of the list.
260          */
261         for (i = 0, j = old->shared_count, k = 0; i < old->shared_count; ++i) {
262                 struct dma_fence *f;
263
264                 f = rcu_dereference_protected(old->shared[i],
265                                               dma_resv_held(resv));
266
267                 if (f->context == ef->base.context)
268                         RCU_INIT_POINTER(new->shared[--j], f);
269                 else
270                         RCU_INIT_POINTER(new->shared[k++], f);
271         }
272         new->shared_max = old->shared_max;
273         new->shared_count = k;
274
275         /* Install the new fence list, seqcount provides the barriers */
276         write_seqcount_begin(&resv->seq);
277         RCU_INIT_POINTER(resv->fence, new);
278         write_seqcount_end(&resv->seq);
279
280         /* Drop the references to the removed fences or move them to ef_list */
281         for (i = j, k = 0; i < old->shared_count; ++i) {
282                 struct dma_fence *f;
283
284                 f = rcu_dereference_protected(new->shared[i],
285                                               dma_resv_held(resv));
286                 dma_fence_put(f);
287         }
288         kfree_rcu(old, rcu);
289
290         return 0;
291 }
292
293 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
294 {
295         struct amdgpu_bo *root = bo;
296         struct amdgpu_vm_bo_base *vm_bo;
297         struct amdgpu_vm *vm;
298         struct amdkfd_process_info *info;
299         struct amdgpu_amdkfd_fence *ef;
300         int ret;
301
302         /* we can always get vm_bo from root PD bo.*/
303         while (root->parent)
304                 root = root->parent;
305
306         vm_bo = root->vm_bo;
307         if (!vm_bo)
308                 return 0;
309
310         vm = vm_bo->vm;
311         if (!vm)
312                 return 0;
313
314         info = vm->process_info;
315         if (!info || !info->eviction_fence)
316                 return 0;
317
318         ef = container_of(dma_fence_get(&info->eviction_fence->base),
319                         struct amdgpu_amdkfd_fence, base);
320
321         BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
322         ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
323         dma_resv_unlock(bo->tbo.base.resv);
324
325         dma_fence_put(&ef->base);
326         return ret;
327 }
328
329 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
330                                      bool wait)
331 {
332         struct ttm_operation_ctx ctx = { false, false };
333         int ret;
334
335         if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
336                  "Called with userptr BO"))
337                 return -EINVAL;
338
339         amdgpu_bo_placement_from_domain(bo, domain);
340
341         ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
342         if (ret)
343                 goto validate_fail;
344         if (wait)
345                 amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
346
347 validate_fail:
348         return ret;
349 }
350
351 static int amdgpu_amdkfd_validate(void *param, struct amdgpu_bo *bo)
352 {
353         struct amdgpu_vm_parser *p = param;
354
355         return amdgpu_amdkfd_bo_validate(bo, p->domain, p->wait);
356 }
357
358 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
359  *
360  * Page directories are not updated here because huge page handling
361  * during page table updates can invalidate page directory entries
362  * again. Page directories are only updated after updating page
363  * tables.
364  */
365 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
366 {
367         struct amdgpu_bo *pd = vm->root.base.bo;
368         struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
369         struct amdgpu_vm_parser param;
370         int ret;
371
372         param.domain = AMDGPU_GEM_DOMAIN_VRAM;
373         param.wait = false;
374
375         ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate,
376                                         &param);
377         if (ret) {
378                 pr_err("failed to validate PT BOs\n");
379                 return ret;
380         }
381
382         ret = amdgpu_amdkfd_validate(&param, pd);
383         if (ret) {
384                 pr_err("failed to validate PD\n");
385                 return ret;
386         }
387
388         vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
389
390         if (vm->use_cpu_for_update) {
391                 ret = amdgpu_bo_kmap(pd, NULL);
392                 if (ret) {
393                         pr_err("failed to kmap PD, ret=%d\n", ret);
394                         return ret;
395                 }
396         }
397
398         return 0;
399 }
400
401 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
402 {
403         struct amdgpu_bo *pd = vm->root.base.bo;
404         struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
405         int ret;
406
407         ret = amdgpu_vm_update_pdes(adev, vm, false);
408         if (ret)
409                 return ret;
410
411         return amdgpu_sync_fence(sync, vm->last_update);
412 }
413
414 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
415 {
416         struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
417         bool coherent = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT;
418         bool uncached = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED;
419         uint32_t mapping_flags;
420         uint64_t pte_flags;
421         bool snoop = false;
422
423         mapping_flags = AMDGPU_VM_PAGE_READABLE;
424         if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
425                 mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
426         if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
427                 mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
428
429         switch (adev->asic_type) {
430         case CHIP_ARCTURUS:
431                 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
432                         if (bo_adev == adev)
433                                 mapping_flags |= coherent ?
434                                         AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
435                         else
436                                 mapping_flags |= AMDGPU_VM_MTYPE_UC;
437                 } else {
438                         mapping_flags |= coherent ?
439                                 AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
440                 }
441                 break;
442         case CHIP_ALDEBARAN:
443                 if (coherent && uncached) {
444                         if (adev->gmc.xgmi.connected_to_cpu ||
445                                 !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM))
446                                 snoop = true;
447                         mapping_flags |= AMDGPU_VM_MTYPE_UC;
448                 } else if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
449                         if (bo_adev == adev) {
450                                 mapping_flags |= coherent ?
451                                         AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
452                                 if (adev->gmc.xgmi.connected_to_cpu)
453                                         snoop = true;
454                         } else {
455                                 mapping_flags |= AMDGPU_VM_MTYPE_UC;
456                                 if (amdgpu_xgmi_same_hive(adev, bo_adev))
457                                         snoop = true;
458                         }
459                 } else {
460                         snoop = true;
461                         mapping_flags |= coherent ?
462                                 AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
463                 }
464                 break;
465         default:
466                 mapping_flags |= coherent ?
467                         AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
468         }
469
470         pte_flags = amdgpu_gem_va_map_flags(adev, mapping_flags);
471         pte_flags |= snoop ? AMDGPU_PTE_SNOOPED : 0;
472
473         return pte_flags;
474 }
475
476 /* add_bo_to_vm - Add a BO to a VM
477  *
478  * Everything that needs to bo done only once when a BO is first added
479  * to a VM. It can later be mapped and unmapped many times without
480  * repeating these steps.
481  *
482  * 1. Allocate and initialize BO VA entry data structure
483  * 2. Add BO to the VM
484  * 3. Determine ASIC-specific PTE flags
485  * 4. Alloc page tables and directories if needed
486  * 4a.  Validate new page tables and directories
487  */
488 static int add_bo_to_vm(struct amdgpu_device *adev, struct kgd_mem *mem,
489                 struct amdgpu_vm *vm, bool is_aql,
490                 struct kfd_bo_va_list **p_bo_va_entry)
491 {
492         int ret;
493         struct kfd_bo_va_list *bo_va_entry;
494         struct amdgpu_bo *bo = mem->bo;
495         uint64_t va = mem->va;
496         struct list_head *list_bo_va = &mem->bo_va_list;
497         unsigned long bo_size = bo->tbo.base.size;
498
499         if (!va) {
500                 pr_err("Invalid VA when adding BO to VM\n");
501                 return -EINVAL;
502         }
503
504         if (is_aql)
505                 va += bo_size;
506
507         bo_va_entry = kzalloc(sizeof(*bo_va_entry), GFP_KERNEL);
508         if (!bo_va_entry)
509                 return -ENOMEM;
510
511         pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
512                         va + bo_size, vm);
513
514         /* Add BO to VM internal data structures*/
515         bo_va_entry->bo_va = amdgpu_vm_bo_add(adev, vm, bo);
516         if (!bo_va_entry->bo_va) {
517                 ret = -EINVAL;
518                 pr_err("Failed to add BO object to VM. ret == %d\n",
519                                 ret);
520                 goto err_vmadd;
521         }
522
523         bo_va_entry->va = va;
524         bo_va_entry->pte_flags = get_pte_flags(adev, mem);
525         bo_va_entry->kgd_dev = (void *)adev;
526         list_add(&bo_va_entry->bo_list, list_bo_va);
527
528         if (p_bo_va_entry)
529                 *p_bo_va_entry = bo_va_entry;
530
531         /* Allocate validate page tables if needed */
532         ret = vm_validate_pt_pd_bos(vm);
533         if (ret) {
534                 pr_err("validate_pt_pd_bos() failed\n");
535                 goto err_alloc_pts;
536         }
537
538         return 0;
539
540 err_alloc_pts:
541         amdgpu_vm_bo_rmv(adev, bo_va_entry->bo_va);
542         list_del(&bo_va_entry->bo_list);
543 err_vmadd:
544         kfree(bo_va_entry);
545         return ret;
546 }
547
548 static void remove_bo_from_vm(struct amdgpu_device *adev,
549                 struct kfd_bo_va_list *entry, unsigned long size)
550 {
551         pr_debug("\t remove VA 0x%llx - 0x%llx in entry %p\n",
552                         entry->va,
553                         entry->va + size, entry);
554         amdgpu_vm_bo_rmv(adev, entry->bo_va);
555         list_del(&entry->bo_list);
556         kfree(entry);
557 }
558
559 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
560                                 struct amdkfd_process_info *process_info,
561                                 bool userptr)
562 {
563         struct ttm_validate_buffer *entry = &mem->validate_list;
564         struct amdgpu_bo *bo = mem->bo;
565
566         INIT_LIST_HEAD(&entry->head);
567         entry->num_shared = 1;
568         entry->bo = &bo->tbo;
569         mutex_lock(&process_info->lock);
570         if (userptr)
571                 list_add_tail(&entry->head, &process_info->userptr_valid_list);
572         else
573                 list_add_tail(&entry->head, &process_info->kfd_bo_list);
574         mutex_unlock(&process_info->lock);
575 }
576
577 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
578                 struct amdkfd_process_info *process_info)
579 {
580         struct ttm_validate_buffer *bo_list_entry;
581
582         bo_list_entry = &mem->validate_list;
583         mutex_lock(&process_info->lock);
584         list_del(&bo_list_entry->head);
585         mutex_unlock(&process_info->lock);
586 }
587
588 /* Initializes user pages. It registers the MMU notifier and validates
589  * the userptr BO in the GTT domain.
590  *
591  * The BO must already be on the userptr_valid_list. Otherwise an
592  * eviction and restore may happen that leaves the new BO unmapped
593  * with the user mode queues running.
594  *
595  * Takes the process_info->lock to protect against concurrent restore
596  * workers.
597  *
598  * Returns 0 for success, negative errno for errors.
599  */
600 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr)
601 {
602         struct amdkfd_process_info *process_info = mem->process_info;
603         struct amdgpu_bo *bo = mem->bo;
604         struct ttm_operation_ctx ctx = { true, false };
605         int ret = 0;
606
607         mutex_lock(&process_info->lock);
608
609         ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
610         if (ret) {
611                 pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
612                 goto out;
613         }
614
615         ret = amdgpu_mn_register(bo, user_addr);
616         if (ret) {
617                 pr_err("%s: Failed to register MMU notifier: %d\n",
618                        __func__, ret);
619                 goto out;
620         }
621
622         ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
623         if (ret) {
624                 pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
625                 goto unregister_out;
626         }
627
628         ret = amdgpu_bo_reserve(bo, true);
629         if (ret) {
630                 pr_err("%s: Failed to reserve BO\n", __func__);
631                 goto release_out;
632         }
633         amdgpu_bo_placement_from_domain(bo, mem->domain);
634         ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
635         if (ret)
636                 pr_err("%s: failed to validate BO\n", __func__);
637         amdgpu_bo_unreserve(bo);
638
639 release_out:
640         amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
641 unregister_out:
642         if (ret)
643                 amdgpu_mn_unregister(bo);
644 out:
645         mutex_unlock(&process_info->lock);
646         return ret;
647 }
648
649 /* Reserving a BO and its page table BOs must happen atomically to
650  * avoid deadlocks. Some operations update multiple VMs at once. Track
651  * all the reservation info in a context structure. Optionally a sync
652  * object can track VM updates.
653  */
654 struct bo_vm_reservation_context {
655         struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
656         unsigned int n_vms;                 /* Number of VMs reserved       */
657         struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries  */
658         struct ww_acquire_ctx ticket;       /* Reservation ticket           */
659         struct list_head list, duplicates;  /* BO lists                     */
660         struct amdgpu_sync *sync;           /* Pointer to sync object       */
661         bool reserved;                      /* Whether BOs are reserved     */
662 };
663
664 enum bo_vm_match {
665         BO_VM_NOT_MAPPED = 0,   /* Match VMs where a BO is not mapped */
666         BO_VM_MAPPED,           /* Match VMs where a BO is mapped     */
667         BO_VM_ALL,              /* Match all VMs a BO was added to    */
668 };
669
670 /**
671  * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
672  * @mem: KFD BO structure.
673  * @vm: the VM to reserve.
674  * @ctx: the struct that will be used in unreserve_bo_and_vms().
675  */
676 static int reserve_bo_and_vm(struct kgd_mem *mem,
677                               struct amdgpu_vm *vm,
678                               struct bo_vm_reservation_context *ctx)
679 {
680         struct amdgpu_bo *bo = mem->bo;
681         int ret;
682
683         WARN_ON(!vm);
684
685         ctx->reserved = false;
686         ctx->n_vms = 1;
687         ctx->sync = &mem->sync;
688
689         INIT_LIST_HEAD(&ctx->list);
690         INIT_LIST_HEAD(&ctx->duplicates);
691
692         ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
693         if (!ctx->vm_pd)
694                 return -ENOMEM;
695
696         ctx->kfd_bo.priority = 0;
697         ctx->kfd_bo.tv.bo = &bo->tbo;
698         ctx->kfd_bo.tv.num_shared = 1;
699         list_add(&ctx->kfd_bo.tv.head, &ctx->list);
700
701         amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
702
703         ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
704                                      false, &ctx->duplicates);
705         if (ret) {
706                 pr_err("Failed to reserve buffers in ttm.\n");
707                 kfree(ctx->vm_pd);
708                 ctx->vm_pd = NULL;
709                 return ret;
710         }
711
712         ctx->reserved = true;
713         return 0;
714 }
715
716 /**
717  * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
718  * @mem: KFD BO structure.
719  * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
720  * is used. Otherwise, a single VM associated with the BO.
721  * @map_type: the mapping status that will be used to filter the VMs.
722  * @ctx: the struct that will be used in unreserve_bo_and_vms().
723  *
724  * Returns 0 for success, negative for failure.
725  */
726 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
727                                 struct amdgpu_vm *vm, enum bo_vm_match map_type,
728                                 struct bo_vm_reservation_context *ctx)
729 {
730         struct amdgpu_bo *bo = mem->bo;
731         struct kfd_bo_va_list *entry;
732         unsigned int i;
733         int ret;
734
735         ctx->reserved = false;
736         ctx->n_vms = 0;
737         ctx->vm_pd = NULL;
738         ctx->sync = &mem->sync;
739
740         INIT_LIST_HEAD(&ctx->list);
741         INIT_LIST_HEAD(&ctx->duplicates);
742
743         list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
744                 if ((vm && vm != entry->bo_va->base.vm) ||
745                         (entry->is_mapped != map_type
746                         && map_type != BO_VM_ALL))
747                         continue;
748
749                 ctx->n_vms++;
750         }
751
752         if (ctx->n_vms != 0) {
753                 ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
754                                      GFP_KERNEL);
755                 if (!ctx->vm_pd)
756                         return -ENOMEM;
757         }
758
759         ctx->kfd_bo.priority = 0;
760         ctx->kfd_bo.tv.bo = &bo->tbo;
761         ctx->kfd_bo.tv.num_shared = 1;
762         list_add(&ctx->kfd_bo.tv.head, &ctx->list);
763
764         i = 0;
765         list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
766                 if ((vm && vm != entry->bo_va->base.vm) ||
767                         (entry->is_mapped != map_type
768                         && map_type != BO_VM_ALL))
769                         continue;
770
771                 amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
772                                 &ctx->vm_pd[i]);
773                 i++;
774         }
775
776         ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
777                                      false, &ctx->duplicates);
778         if (ret) {
779                 pr_err("Failed to reserve buffers in ttm.\n");
780                 kfree(ctx->vm_pd);
781                 ctx->vm_pd = NULL;
782                 return ret;
783         }
784
785         ctx->reserved = true;
786         return 0;
787 }
788
789 /**
790  * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
791  * @ctx: Reservation context to unreserve
792  * @wait: Optionally wait for a sync object representing pending VM updates
793  * @intr: Whether the wait is interruptible
794  *
795  * Also frees any resources allocated in
796  * reserve_bo_and_(cond_)vm(s). Returns the status from
797  * amdgpu_sync_wait.
798  */
799 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
800                                  bool wait, bool intr)
801 {
802         int ret = 0;
803
804         if (wait)
805                 ret = amdgpu_sync_wait(ctx->sync, intr);
806
807         if (ctx->reserved)
808                 ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
809         kfree(ctx->vm_pd);
810
811         ctx->sync = NULL;
812
813         ctx->reserved = false;
814         ctx->vm_pd = NULL;
815
816         return ret;
817 }
818
819 static int unmap_bo_from_gpuvm(struct amdgpu_device *adev,
820                                 struct kfd_bo_va_list *entry,
821                                 struct amdgpu_sync *sync)
822 {
823         struct amdgpu_bo_va *bo_va = entry->bo_va;
824         struct amdgpu_vm *vm = bo_va->base.vm;
825
826         amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
827
828         amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
829
830         amdgpu_sync_fence(sync, bo_va->last_pt_update);
831
832         return 0;
833 }
834
835 static int update_gpuvm_pte(struct amdgpu_device *adev,
836                 struct kfd_bo_va_list *entry,
837                 struct amdgpu_sync *sync)
838 {
839         int ret;
840         struct amdgpu_bo_va *bo_va = entry->bo_va;
841
842         /* Update the page tables  */
843         ret = amdgpu_vm_bo_update(adev, bo_va, false);
844         if (ret) {
845                 pr_err("amdgpu_vm_bo_update failed\n");
846                 return ret;
847         }
848
849         return amdgpu_sync_fence(sync, bo_va->last_pt_update);
850 }
851
852 static int map_bo_to_gpuvm(struct amdgpu_device *adev,
853                 struct kfd_bo_va_list *entry, struct amdgpu_sync *sync,
854                 bool no_update_pte)
855 {
856         int ret;
857
858         /* Set virtual address for the allocation */
859         ret = amdgpu_vm_bo_map(adev, entry->bo_va, entry->va, 0,
860                                amdgpu_bo_size(entry->bo_va->base.bo),
861                                entry->pte_flags);
862         if (ret) {
863                 pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
864                                 entry->va, ret);
865                 return ret;
866         }
867
868         if (no_update_pte)
869                 return 0;
870
871         ret = update_gpuvm_pte(adev, entry, sync);
872         if (ret) {
873                 pr_err("update_gpuvm_pte() failed\n");
874                 goto update_gpuvm_pte_failed;
875         }
876
877         return 0;
878
879 update_gpuvm_pte_failed:
880         unmap_bo_from_gpuvm(adev, entry, sync);
881         return ret;
882 }
883
884 static struct sg_table *create_doorbell_sg(uint64_t addr, uint32_t size)
885 {
886         struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
887
888         if (!sg)
889                 return NULL;
890         if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
891                 kfree(sg);
892                 return NULL;
893         }
894         sg->sgl->dma_address = addr;
895         sg->sgl->length = size;
896 #ifdef CONFIG_NEED_SG_DMA_LENGTH
897         sg->sgl->dma_length = size;
898 #endif
899         return sg;
900 }
901
902 static int process_validate_vms(struct amdkfd_process_info *process_info)
903 {
904         struct amdgpu_vm *peer_vm;
905         int ret;
906
907         list_for_each_entry(peer_vm, &process_info->vm_list_head,
908                             vm_list_node) {
909                 ret = vm_validate_pt_pd_bos(peer_vm);
910                 if (ret)
911                         return ret;
912         }
913
914         return 0;
915 }
916
917 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
918                                  struct amdgpu_sync *sync)
919 {
920         struct amdgpu_vm *peer_vm;
921         int ret;
922
923         list_for_each_entry(peer_vm, &process_info->vm_list_head,
924                             vm_list_node) {
925                 struct amdgpu_bo *pd = peer_vm->root.base.bo;
926
927                 ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
928                                        AMDGPU_SYNC_NE_OWNER,
929                                        AMDGPU_FENCE_OWNER_KFD);
930                 if (ret)
931                         return ret;
932         }
933
934         return 0;
935 }
936
937 static int process_update_pds(struct amdkfd_process_info *process_info,
938                               struct amdgpu_sync *sync)
939 {
940         struct amdgpu_vm *peer_vm;
941         int ret;
942
943         list_for_each_entry(peer_vm, &process_info->vm_list_head,
944                             vm_list_node) {
945                 ret = vm_update_pds(peer_vm, sync);
946                 if (ret)
947                         return ret;
948         }
949
950         return 0;
951 }
952
953 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
954                        struct dma_fence **ef)
955 {
956         struct amdkfd_process_info *info = NULL;
957         int ret;
958
959         if (!*process_info) {
960                 info = kzalloc(sizeof(*info), GFP_KERNEL);
961                 if (!info)
962                         return -ENOMEM;
963
964                 mutex_init(&info->lock);
965                 INIT_LIST_HEAD(&info->vm_list_head);
966                 INIT_LIST_HEAD(&info->kfd_bo_list);
967                 INIT_LIST_HEAD(&info->userptr_valid_list);
968                 INIT_LIST_HEAD(&info->userptr_inval_list);
969
970                 info->eviction_fence =
971                         amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
972                                                    current->mm,
973                                                    NULL);
974                 if (!info->eviction_fence) {
975                         pr_err("Failed to create eviction fence\n");
976                         ret = -ENOMEM;
977                         goto create_evict_fence_fail;
978                 }
979
980                 info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
981                 atomic_set(&info->evicted_bos, 0);
982                 INIT_DELAYED_WORK(&info->restore_userptr_work,
983                                   amdgpu_amdkfd_restore_userptr_worker);
984
985                 *process_info = info;
986                 *ef = dma_fence_get(&info->eviction_fence->base);
987         }
988
989         vm->process_info = *process_info;
990
991         /* Validate page directory and attach eviction fence */
992         ret = amdgpu_bo_reserve(vm->root.base.bo, true);
993         if (ret)
994                 goto reserve_pd_fail;
995         ret = vm_validate_pt_pd_bos(vm);
996         if (ret) {
997                 pr_err("validate_pt_pd_bos() failed\n");
998                 goto validate_pd_fail;
999         }
1000         ret = amdgpu_bo_sync_wait(vm->root.base.bo,
1001                                   AMDGPU_FENCE_OWNER_KFD, false);
1002         if (ret)
1003                 goto wait_pd_fail;
1004         ret = dma_resv_reserve_shared(vm->root.base.bo->tbo.base.resv, 1);
1005         if (ret)
1006                 goto reserve_shared_fail;
1007         amdgpu_bo_fence(vm->root.base.bo,
1008                         &vm->process_info->eviction_fence->base, true);
1009         amdgpu_bo_unreserve(vm->root.base.bo);
1010
1011         /* Update process info */
1012         mutex_lock(&vm->process_info->lock);
1013         list_add_tail(&vm->vm_list_node,
1014                         &(vm->process_info->vm_list_head));
1015         vm->process_info->n_vms++;
1016         mutex_unlock(&vm->process_info->lock);
1017
1018         return 0;
1019
1020 reserve_shared_fail:
1021 wait_pd_fail:
1022 validate_pd_fail:
1023         amdgpu_bo_unreserve(vm->root.base.bo);
1024 reserve_pd_fail:
1025         vm->process_info = NULL;
1026         if (info) {
1027                 /* Two fence references: one in info and one in *ef */
1028                 dma_fence_put(&info->eviction_fence->base);
1029                 dma_fence_put(*ef);
1030                 *ef = NULL;
1031                 *process_info = NULL;
1032                 put_pid(info->pid);
1033 create_evict_fence_fail:
1034                 mutex_destroy(&info->lock);
1035                 kfree(info);
1036         }
1037         return ret;
1038 }
1039
1040 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct kgd_dev *kgd,
1041                                            struct file *filp, u32 pasid,
1042                                            void **process_info,
1043                                            struct dma_fence **ef)
1044 {
1045         struct amdgpu_device *adev = get_amdgpu_device(kgd);
1046         struct amdgpu_fpriv *drv_priv;
1047         struct amdgpu_vm *avm;
1048         int ret;
1049
1050         ret = amdgpu_file_to_fpriv(filp, &drv_priv);
1051         if (ret)
1052                 return ret;
1053         avm = &drv_priv->vm;
1054
1055         /* Already a compute VM? */
1056         if (avm->process_info)
1057                 return -EINVAL;
1058
1059         /* Convert VM into a compute VM */
1060         ret = amdgpu_vm_make_compute(adev, avm, pasid);
1061         if (ret)
1062                 return ret;
1063
1064         /* Initialize KFD part of the VM and process info */
1065         ret = init_kfd_vm(avm, process_info, ef);
1066         if (ret)
1067                 return ret;
1068
1069         amdgpu_vm_set_task_info(avm);
1070
1071         return 0;
1072 }
1073
1074 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1075                                     struct amdgpu_vm *vm)
1076 {
1077         struct amdkfd_process_info *process_info = vm->process_info;
1078         struct amdgpu_bo *pd = vm->root.base.bo;
1079
1080         if (!process_info)
1081                 return;
1082
1083         /* Release eviction fence from PD */
1084         amdgpu_bo_reserve(pd, false);
1085         amdgpu_bo_fence(pd, NULL, false);
1086         amdgpu_bo_unreserve(pd);
1087
1088         /* Update process info */
1089         mutex_lock(&process_info->lock);
1090         process_info->n_vms--;
1091         list_del(&vm->vm_list_node);
1092         mutex_unlock(&process_info->lock);
1093
1094         vm->process_info = NULL;
1095
1096         /* Release per-process resources when last compute VM is destroyed */
1097         if (!process_info->n_vms) {
1098                 WARN_ON(!list_empty(&process_info->kfd_bo_list));
1099                 WARN_ON(!list_empty(&process_info->userptr_valid_list));
1100                 WARN_ON(!list_empty(&process_info->userptr_inval_list));
1101
1102                 dma_fence_put(&process_info->eviction_fence->base);
1103                 cancel_delayed_work_sync(&process_info->restore_userptr_work);
1104                 put_pid(process_info->pid);
1105                 mutex_destroy(&process_info->lock);
1106                 kfree(process_info);
1107         }
1108 }
1109
1110 void amdgpu_amdkfd_gpuvm_release_process_vm(struct kgd_dev *kgd, void *drm_priv)
1111 {
1112         struct amdgpu_device *adev = get_amdgpu_device(kgd);
1113         struct amdgpu_vm *avm;
1114
1115         if (WARN_ON(!kgd || !drm_priv))
1116                 return;
1117
1118         avm = drm_priv_to_vm(drm_priv);
1119
1120         pr_debug("Releasing process vm %p\n", avm);
1121
1122         /* The original pasid of amdgpu vm has already been
1123          * released during making a amdgpu vm to a compute vm
1124          * The current pasid is managed by kfd and will be
1125          * released on kfd process destroy. Set amdgpu pasid
1126          * to 0 to avoid duplicate release.
1127          */
1128         amdgpu_vm_release_compute(adev, avm);
1129 }
1130
1131 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1132 {
1133         struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1134         struct amdgpu_bo *pd = avm->root.base.bo;
1135         struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1136
1137         if (adev->asic_type < CHIP_VEGA10)
1138                 return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1139         return avm->pd_phys_addr;
1140 }
1141
1142 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1143                 struct kgd_dev *kgd, uint64_t va, uint64_t size,
1144                 void *drm_priv, struct kgd_mem **mem,
1145                 uint64_t *offset, uint32_t flags)
1146 {
1147         struct amdgpu_device *adev = get_amdgpu_device(kgd);
1148         struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1149         enum ttm_bo_type bo_type = ttm_bo_type_device;
1150         struct sg_table *sg = NULL;
1151         uint64_t user_addr = 0;
1152         struct amdgpu_bo *bo;
1153         struct drm_gem_object *gobj;
1154         u32 domain, alloc_domain;
1155         u64 alloc_flags;
1156         int ret;
1157
1158         /*
1159          * Check on which domain to allocate BO
1160          */
1161         if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1162                 domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1163                 alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1164                 alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1165                         AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED :
1166                         AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
1167         } else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1168                 domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1169                 alloc_flags = 0;
1170         } else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1171                 domain = AMDGPU_GEM_DOMAIN_GTT;
1172                 alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1173                 alloc_flags = 0;
1174                 if (!offset || !*offset)
1175                         return -EINVAL;
1176                 user_addr = untagged_addr(*offset);
1177         } else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1178                         KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1179                 domain = AMDGPU_GEM_DOMAIN_GTT;
1180                 alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1181                 bo_type = ttm_bo_type_sg;
1182                 alloc_flags = 0;
1183                 if (size > UINT_MAX)
1184                         return -EINVAL;
1185                 sg = create_doorbell_sg(*offset, size);
1186                 if (!sg)
1187                         return -ENOMEM;
1188         } else {
1189                 return -EINVAL;
1190         }
1191
1192         *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1193         if (!*mem) {
1194                 ret = -ENOMEM;
1195                 goto err;
1196         }
1197         INIT_LIST_HEAD(&(*mem)->bo_va_list);
1198         mutex_init(&(*mem)->lock);
1199         (*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1200
1201         /* Workaround for AQL queue wraparound bug. Map the same
1202          * memory twice. That means we only actually allocate half
1203          * the memory.
1204          */
1205         if ((*mem)->aql_queue)
1206                 size = size >> 1;
1207
1208         (*mem)->alloc_flags = flags;
1209
1210         amdgpu_sync_create(&(*mem)->sync);
1211
1212         ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, alloc_domain, !!sg);
1213         if (ret) {
1214                 pr_debug("Insufficient memory\n");
1215                 goto err_reserve_limit;
1216         }
1217
1218         pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1219                         va, size, domain_string(alloc_domain));
1220
1221         ret = amdgpu_gem_object_create(adev, size, 1, alloc_domain, alloc_flags,
1222                                        bo_type, NULL, &gobj);
1223         if (ret) {
1224                 pr_debug("Failed to create BO on domain %s. ret %d\n",
1225                          domain_string(alloc_domain), ret);
1226                 goto err_bo_create;
1227         }
1228         ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1229         if (ret) {
1230                 pr_debug("Failed to allow vma node access. ret %d\n", ret);
1231                 goto err_node_allow;
1232         }
1233         bo = gem_to_amdgpu_bo(gobj);
1234         if (bo_type == ttm_bo_type_sg) {
1235                 bo->tbo.sg = sg;
1236                 bo->tbo.ttm->sg = sg;
1237         }
1238         bo->kfd_bo = *mem;
1239         (*mem)->bo = bo;
1240         if (user_addr)
1241                 bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1242
1243         (*mem)->va = va;
1244         (*mem)->domain = domain;
1245         (*mem)->mapped_to_gpu_memory = 0;
1246         (*mem)->process_info = avm->process_info;
1247         add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1248
1249         if (user_addr) {
1250                 ret = init_user_pages(*mem, user_addr);
1251                 if (ret)
1252                         goto allocate_init_user_pages_failed;
1253         }
1254
1255         if (offset)
1256                 *offset = amdgpu_bo_mmap_offset(bo);
1257
1258         return 0;
1259
1260 allocate_init_user_pages_failed:
1261         remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1262         drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1263 err_node_allow:
1264         amdgpu_bo_unref(&bo);
1265         /* Don't unreserve system mem limit twice */
1266         goto err_reserve_limit;
1267 err_bo_create:
1268         unreserve_mem_limit(adev, size, alloc_domain, !!sg);
1269 err_reserve_limit:
1270         mutex_destroy(&(*mem)->lock);
1271         kfree(*mem);
1272 err:
1273         if (sg) {
1274                 sg_free_table(sg);
1275                 kfree(sg);
1276         }
1277         return ret;
1278 }
1279
1280 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1281                 struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv,
1282                 uint64_t *size)
1283 {
1284         struct amdkfd_process_info *process_info = mem->process_info;
1285         unsigned long bo_size = mem->bo->tbo.base.size;
1286         struct kfd_bo_va_list *entry, *tmp;
1287         struct bo_vm_reservation_context ctx;
1288         struct ttm_validate_buffer *bo_list_entry;
1289         unsigned int mapped_to_gpu_memory;
1290         int ret;
1291         bool is_imported = false;
1292
1293         mutex_lock(&mem->lock);
1294         mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1295         is_imported = mem->is_imported;
1296         mutex_unlock(&mem->lock);
1297         /* lock is not needed after this, since mem is unused and will
1298          * be freed anyway
1299          */
1300
1301         if (mapped_to_gpu_memory > 0) {
1302                 pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1303                                 mem->va, bo_size);
1304                 return -EBUSY;
1305         }
1306
1307         /* Make sure restore workers don't access the BO any more */
1308         bo_list_entry = &mem->validate_list;
1309         mutex_lock(&process_info->lock);
1310         list_del(&bo_list_entry->head);
1311         mutex_unlock(&process_info->lock);
1312
1313         /* No more MMU notifiers */
1314         amdgpu_mn_unregister(mem->bo);
1315
1316         ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1317         if (unlikely(ret))
1318                 return ret;
1319
1320         /* The eviction fence should be removed by the last unmap.
1321          * TODO: Log an error condition if the bo still has the eviction fence
1322          * attached
1323          */
1324         amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1325                                         process_info->eviction_fence);
1326         pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1327                 mem->va + bo_size * (1 + mem->aql_queue));
1328
1329         /* Remove from VM internal data structures */
1330         list_for_each_entry_safe(entry, tmp, &mem->bo_va_list, bo_list)
1331                 remove_bo_from_vm((struct amdgpu_device *)entry->kgd_dev,
1332                                 entry, bo_size);
1333
1334         ret = unreserve_bo_and_vms(&ctx, false, false);
1335
1336         /* Free the sync object */
1337         amdgpu_sync_free(&mem->sync);
1338
1339         /* If the SG is not NULL, it's one we created for a doorbell or mmio
1340          * remap BO. We need to free it.
1341          */
1342         if (mem->bo->tbo.sg) {
1343                 sg_free_table(mem->bo->tbo.sg);
1344                 kfree(mem->bo->tbo.sg);
1345         }
1346
1347         /* Update the size of the BO being freed if it was allocated from
1348          * VRAM and is not imported.
1349          */
1350         if (size) {
1351                 if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
1352                     (!is_imported))
1353                         *size = bo_size;
1354                 else
1355                         *size = 0;
1356         }
1357
1358         /* Free the BO*/
1359         drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1360         drm_gem_object_put(&mem->bo->tbo.base);
1361         mutex_destroy(&mem->lock);
1362         kfree(mem);
1363
1364         return ret;
1365 }
1366
1367 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1368                 struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv)
1369 {
1370         struct amdgpu_device *adev = get_amdgpu_device(kgd);
1371         struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1372         int ret;
1373         struct amdgpu_bo *bo;
1374         uint32_t domain;
1375         struct kfd_bo_va_list *entry;
1376         struct bo_vm_reservation_context ctx;
1377         struct kfd_bo_va_list *bo_va_entry = NULL;
1378         struct kfd_bo_va_list *bo_va_entry_aql = NULL;
1379         unsigned long bo_size;
1380         bool is_invalid_userptr = false;
1381
1382         bo = mem->bo;
1383         if (!bo) {
1384                 pr_err("Invalid BO when mapping memory to GPU\n");
1385                 return -EINVAL;
1386         }
1387
1388         /* Make sure restore is not running concurrently. Since we
1389          * don't map invalid userptr BOs, we rely on the next restore
1390          * worker to do the mapping
1391          */
1392         mutex_lock(&mem->process_info->lock);
1393
1394         /* Lock mmap-sem. If we find an invalid userptr BO, we can be
1395          * sure that the MMU notifier is no longer running
1396          * concurrently and the queues are actually stopped
1397          */
1398         if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1399                 mmap_write_lock(current->mm);
1400                 is_invalid_userptr = atomic_read(&mem->invalid);
1401                 mmap_write_unlock(current->mm);
1402         }
1403
1404         mutex_lock(&mem->lock);
1405
1406         domain = mem->domain;
1407         bo_size = bo->tbo.base.size;
1408
1409         pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1410                         mem->va,
1411                         mem->va + bo_size * (1 + mem->aql_queue),
1412                         avm, domain_string(domain));
1413
1414         ret = reserve_bo_and_vm(mem, avm, &ctx);
1415         if (unlikely(ret))
1416                 goto out;
1417
1418         /* Userptr can be marked as "not invalid", but not actually be
1419          * validated yet (still in the system domain). In that case
1420          * the queues are still stopped and we can leave mapping for
1421          * the next restore worker
1422          */
1423         if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1424             bo->tbo.mem.mem_type == TTM_PL_SYSTEM)
1425                 is_invalid_userptr = true;
1426
1427         if (check_if_add_bo_to_vm(avm, mem)) {
1428                 ret = add_bo_to_vm(adev, mem, avm, false,
1429                                 &bo_va_entry);
1430                 if (ret)
1431                         goto add_bo_to_vm_failed;
1432                 if (mem->aql_queue) {
1433                         ret = add_bo_to_vm(adev, mem, avm,
1434                                         true, &bo_va_entry_aql);
1435                         if (ret)
1436                                 goto add_bo_to_vm_failed_aql;
1437                 }
1438         } else {
1439                 ret = vm_validate_pt_pd_bos(avm);
1440                 if (unlikely(ret))
1441                         goto add_bo_to_vm_failed;
1442         }
1443
1444         if (mem->mapped_to_gpu_memory == 0 &&
1445             !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1446                 /* Validate BO only once. The eviction fence gets added to BO
1447                  * the first time it is mapped. Validate will wait for all
1448                  * background evictions to complete.
1449                  */
1450                 ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1451                 if (ret) {
1452                         pr_debug("Validate failed\n");
1453                         goto map_bo_to_gpuvm_failed;
1454                 }
1455         }
1456
1457         list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
1458                 if (entry->bo_va->base.vm == avm && !entry->is_mapped) {
1459                         pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1460                                         entry->va, entry->va + bo_size,
1461                                         entry);
1462
1463                         ret = map_bo_to_gpuvm(adev, entry, ctx.sync,
1464                                               is_invalid_userptr);
1465                         if (ret) {
1466                                 pr_err("Failed to map bo to gpuvm\n");
1467                                 goto map_bo_to_gpuvm_failed;
1468                         }
1469
1470                         ret = vm_update_pds(avm, ctx.sync);
1471                         if (ret) {
1472                                 pr_err("Failed to update page directories\n");
1473                                 goto map_bo_to_gpuvm_failed;
1474                         }
1475
1476                         entry->is_mapped = true;
1477                         mem->mapped_to_gpu_memory++;
1478                         pr_debug("\t INC mapping count %d\n",
1479                                         mem->mapped_to_gpu_memory);
1480                 }
1481         }
1482
1483         if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1484                 amdgpu_bo_fence(bo,
1485                                 &avm->process_info->eviction_fence->base,
1486                                 true);
1487         ret = unreserve_bo_and_vms(&ctx, false, false);
1488
1489         goto out;
1490
1491 map_bo_to_gpuvm_failed:
1492         if (bo_va_entry_aql)
1493                 remove_bo_from_vm(adev, bo_va_entry_aql, bo_size);
1494 add_bo_to_vm_failed_aql:
1495         if (bo_va_entry)
1496                 remove_bo_from_vm(adev, bo_va_entry, bo_size);
1497 add_bo_to_vm_failed:
1498         unreserve_bo_and_vms(&ctx, false, false);
1499 out:
1500         mutex_unlock(&mem->process_info->lock);
1501         mutex_unlock(&mem->lock);
1502         return ret;
1503 }
1504
1505 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
1506                 struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv)
1507 {
1508         struct amdgpu_device *adev = get_amdgpu_device(kgd);
1509         struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1510         struct amdkfd_process_info *process_info = avm->process_info;
1511         unsigned long bo_size = mem->bo->tbo.base.size;
1512         struct kfd_bo_va_list *entry;
1513         struct bo_vm_reservation_context ctx;
1514         int ret;
1515
1516         mutex_lock(&mem->lock);
1517
1518         ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
1519         if (unlikely(ret))
1520                 goto out;
1521         /* If no VMs were reserved, it means the BO wasn't actually mapped */
1522         if (ctx.n_vms == 0) {
1523                 ret = -EINVAL;
1524                 goto unreserve_out;
1525         }
1526
1527         ret = vm_validate_pt_pd_bos(avm);
1528         if (unlikely(ret))
1529                 goto unreserve_out;
1530
1531         pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
1532                 mem->va,
1533                 mem->va + bo_size * (1 + mem->aql_queue),
1534                 avm);
1535
1536         list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
1537                 if (entry->bo_va->base.vm == avm && entry->is_mapped) {
1538                         pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
1539                                         entry->va,
1540                                         entry->va + bo_size,
1541                                         entry);
1542
1543                         ret = unmap_bo_from_gpuvm(adev, entry, ctx.sync);
1544                         if (ret == 0) {
1545                                 entry->is_mapped = false;
1546                         } else {
1547                                 pr_err("failed to unmap VA 0x%llx\n",
1548                                                 mem->va);
1549                                 goto unreserve_out;
1550                         }
1551
1552                         mem->mapped_to_gpu_memory--;
1553                         pr_debug("\t DEC mapping count %d\n",
1554                                         mem->mapped_to_gpu_memory);
1555                 }
1556         }
1557
1558         /* If BO is unmapped from all VMs, unfence it. It can be evicted if
1559          * required.
1560          */
1561         if (mem->mapped_to_gpu_memory == 0 &&
1562             !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
1563             !mem->bo->tbo.pin_count)
1564                 amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1565                                                 process_info->eviction_fence);
1566
1567 unreserve_out:
1568         unreserve_bo_and_vms(&ctx, false, false);
1569 out:
1570         mutex_unlock(&mem->lock);
1571         return ret;
1572 }
1573
1574 int amdgpu_amdkfd_gpuvm_sync_memory(
1575                 struct kgd_dev *kgd, struct kgd_mem *mem, bool intr)
1576 {
1577         struct amdgpu_sync sync;
1578         int ret;
1579
1580         amdgpu_sync_create(&sync);
1581
1582         mutex_lock(&mem->lock);
1583         amdgpu_sync_clone(&mem->sync, &sync);
1584         mutex_unlock(&mem->lock);
1585
1586         ret = amdgpu_sync_wait(&sync, intr);
1587         amdgpu_sync_free(&sync);
1588         return ret;
1589 }
1590
1591 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_dev *kgd,
1592                 struct kgd_mem *mem, void **kptr, uint64_t *size)
1593 {
1594         int ret;
1595         struct amdgpu_bo *bo = mem->bo;
1596
1597         if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1598                 pr_err("userptr can't be mapped to kernel\n");
1599                 return -EINVAL;
1600         }
1601
1602         /* delete kgd_mem from kfd_bo_list to avoid re-validating
1603          * this BO in BO's restoring after eviction.
1604          */
1605         mutex_lock(&mem->process_info->lock);
1606
1607         ret = amdgpu_bo_reserve(bo, true);
1608         if (ret) {
1609                 pr_err("Failed to reserve bo. ret %d\n", ret);
1610                 goto bo_reserve_failed;
1611         }
1612
1613         ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
1614         if (ret) {
1615                 pr_err("Failed to pin bo. ret %d\n", ret);
1616                 goto pin_failed;
1617         }
1618
1619         ret = amdgpu_bo_kmap(bo, kptr);
1620         if (ret) {
1621                 pr_err("Failed to map bo to kernel. ret %d\n", ret);
1622                 goto kmap_failed;
1623         }
1624
1625         amdgpu_amdkfd_remove_eviction_fence(
1626                 bo, mem->process_info->eviction_fence);
1627         list_del_init(&mem->validate_list.head);
1628
1629         if (size)
1630                 *size = amdgpu_bo_size(bo);
1631
1632         amdgpu_bo_unreserve(bo);
1633
1634         mutex_unlock(&mem->process_info->lock);
1635         return 0;
1636
1637 kmap_failed:
1638         amdgpu_bo_unpin(bo);
1639 pin_failed:
1640         amdgpu_bo_unreserve(bo);
1641 bo_reserve_failed:
1642         mutex_unlock(&mem->process_info->lock);
1643
1644         return ret;
1645 }
1646
1647 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct kgd_dev *kgd,
1648                                               struct kfd_vm_fault_info *mem)
1649 {
1650         struct amdgpu_device *adev;
1651
1652         adev = (struct amdgpu_device *)kgd;
1653         if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
1654                 *mem = *adev->gmc.vm_fault_info;
1655                 mb();
1656                 atomic_set(&adev->gmc.vm_fault_info_updated, 0);
1657         }
1658         return 0;
1659 }
1660
1661 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct kgd_dev *kgd,
1662                                       struct dma_buf *dma_buf,
1663                                       uint64_t va, void *drm_priv,
1664                                       struct kgd_mem **mem, uint64_t *size,
1665                                       uint64_t *mmap_offset)
1666 {
1667         struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
1668         struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1669         struct drm_gem_object *obj;
1670         struct amdgpu_bo *bo;
1671         int ret;
1672
1673         if (dma_buf->ops != &amdgpu_dmabuf_ops)
1674                 /* Can't handle non-graphics buffers */
1675                 return -EINVAL;
1676
1677         obj = dma_buf->priv;
1678         if (drm_to_adev(obj->dev) != adev)
1679                 /* Can't handle buffers from other devices */
1680                 return -EINVAL;
1681
1682         bo = gem_to_amdgpu_bo(obj);
1683         if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
1684                                     AMDGPU_GEM_DOMAIN_GTT)))
1685                 /* Only VRAM and GTT BOs are supported */
1686                 return -EINVAL;
1687
1688         *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1689         if (!*mem)
1690                 return -ENOMEM;
1691
1692         ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
1693         if (ret) {
1694                 kfree(mem);
1695                 return ret;
1696         }
1697
1698         if (size)
1699                 *size = amdgpu_bo_size(bo);
1700
1701         if (mmap_offset)
1702                 *mmap_offset = amdgpu_bo_mmap_offset(bo);
1703
1704         INIT_LIST_HEAD(&(*mem)->bo_va_list);
1705         mutex_init(&(*mem)->lock);
1706
1707         (*mem)->alloc_flags =
1708                 ((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1709                 KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
1710                 | KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
1711                 | KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
1712
1713         drm_gem_object_get(&bo->tbo.base);
1714         (*mem)->bo = bo;
1715         (*mem)->va = va;
1716         (*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1717                 AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
1718         (*mem)->mapped_to_gpu_memory = 0;
1719         (*mem)->process_info = avm->process_info;
1720         add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
1721         amdgpu_sync_create(&(*mem)->sync);
1722         (*mem)->is_imported = true;
1723
1724         return 0;
1725 }
1726
1727 /* Evict a userptr BO by stopping the queues if necessary
1728  *
1729  * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
1730  * cannot do any memory allocations, and cannot take any locks that
1731  * are held elsewhere while allocating memory. Therefore this is as
1732  * simple as possible, using atomic counters.
1733  *
1734  * It doesn't do anything to the BO itself. The real work happens in
1735  * restore, where we get updated page addresses. This function only
1736  * ensures that GPU access to the BO is stopped.
1737  */
1738 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
1739                                 struct mm_struct *mm)
1740 {
1741         struct amdkfd_process_info *process_info = mem->process_info;
1742         int evicted_bos;
1743         int r = 0;
1744
1745         atomic_inc(&mem->invalid);
1746         evicted_bos = atomic_inc_return(&process_info->evicted_bos);
1747         if (evicted_bos == 1) {
1748                 /* First eviction, stop the queues */
1749                 r = kgd2kfd_quiesce_mm(mm);
1750                 if (r)
1751                         pr_err("Failed to quiesce KFD\n");
1752                 schedule_delayed_work(&process_info->restore_userptr_work,
1753                         msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
1754         }
1755
1756         return r;
1757 }
1758
1759 /* Update invalid userptr BOs
1760  *
1761  * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
1762  * userptr_inval_list and updates user pages for all BOs that have
1763  * been invalidated since their last update.
1764  */
1765 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
1766                                      struct mm_struct *mm)
1767 {
1768         struct kgd_mem *mem, *tmp_mem;
1769         struct amdgpu_bo *bo;
1770         struct ttm_operation_ctx ctx = { false, false };
1771         int invalid, ret;
1772
1773         /* Move all invalidated BOs to the userptr_inval_list and
1774          * release their user pages by migration to the CPU domain
1775          */
1776         list_for_each_entry_safe(mem, tmp_mem,
1777                                  &process_info->userptr_valid_list,
1778                                  validate_list.head) {
1779                 if (!atomic_read(&mem->invalid))
1780                         continue; /* BO is still valid */
1781
1782                 bo = mem->bo;
1783
1784                 if (amdgpu_bo_reserve(bo, true))
1785                         return -EAGAIN;
1786                 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
1787                 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1788                 amdgpu_bo_unreserve(bo);
1789                 if (ret) {
1790                         pr_err("%s: Failed to invalidate userptr BO\n",
1791                                __func__);
1792                         return -EAGAIN;
1793                 }
1794
1795                 list_move_tail(&mem->validate_list.head,
1796                                &process_info->userptr_inval_list);
1797         }
1798
1799         if (list_empty(&process_info->userptr_inval_list))
1800                 return 0; /* All evicted userptr BOs were freed */
1801
1802         /* Go through userptr_inval_list and update any invalid user_pages */
1803         list_for_each_entry(mem, &process_info->userptr_inval_list,
1804                             validate_list.head) {
1805                 invalid = atomic_read(&mem->invalid);
1806                 if (!invalid)
1807                         /* BO hasn't been invalidated since the last
1808                          * revalidation attempt. Keep its BO list.
1809                          */
1810                         continue;
1811
1812                 bo = mem->bo;
1813
1814                 /* Get updated user pages */
1815                 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
1816                 if (ret) {
1817                         pr_debug("%s: Failed to get user pages: %d\n",
1818                                 __func__, ret);
1819
1820                         /* Return error -EBUSY or -ENOMEM, retry restore */
1821                         return ret;
1822                 }
1823
1824                 /*
1825                  * FIXME: Cannot ignore the return code, must hold
1826                  * notifier_lock
1827                  */
1828                 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1829
1830                 /* Mark the BO as valid unless it was invalidated
1831                  * again concurrently.
1832                  */
1833                 if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
1834                         return -EAGAIN;
1835         }
1836
1837         return 0;
1838 }
1839
1840 /* Validate invalid userptr BOs
1841  *
1842  * Validates BOs on the userptr_inval_list, and moves them back to the
1843  * userptr_valid_list. Also updates GPUVM page tables with new page
1844  * addresses and waits for the page table updates to complete.
1845  */
1846 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
1847 {
1848         struct amdgpu_bo_list_entry *pd_bo_list_entries;
1849         struct list_head resv_list, duplicates;
1850         struct ww_acquire_ctx ticket;
1851         struct amdgpu_sync sync;
1852
1853         struct amdgpu_vm *peer_vm;
1854         struct kgd_mem *mem, *tmp_mem;
1855         struct amdgpu_bo *bo;
1856         struct ttm_operation_ctx ctx = { false, false };
1857         int i, ret;
1858
1859         pd_bo_list_entries = kcalloc(process_info->n_vms,
1860                                      sizeof(struct amdgpu_bo_list_entry),
1861                                      GFP_KERNEL);
1862         if (!pd_bo_list_entries) {
1863                 pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
1864                 ret = -ENOMEM;
1865                 goto out_no_mem;
1866         }
1867
1868         INIT_LIST_HEAD(&resv_list);
1869         INIT_LIST_HEAD(&duplicates);
1870
1871         /* Get all the page directory BOs that need to be reserved */
1872         i = 0;
1873         list_for_each_entry(peer_vm, &process_info->vm_list_head,
1874                             vm_list_node)
1875                 amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
1876                                     &pd_bo_list_entries[i++]);
1877         /* Add the userptr_inval_list entries to resv_list */
1878         list_for_each_entry(mem, &process_info->userptr_inval_list,
1879                             validate_list.head) {
1880                 list_add_tail(&mem->resv_list.head, &resv_list);
1881                 mem->resv_list.bo = mem->validate_list.bo;
1882                 mem->resv_list.num_shared = mem->validate_list.num_shared;
1883         }
1884
1885         /* Reserve all BOs and page tables for validation */
1886         ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
1887         WARN(!list_empty(&duplicates), "Duplicates should be empty");
1888         if (ret)
1889                 goto out_free;
1890
1891         amdgpu_sync_create(&sync);
1892
1893         ret = process_validate_vms(process_info);
1894         if (ret)
1895                 goto unreserve_out;
1896
1897         /* Validate BOs and update GPUVM page tables */
1898         list_for_each_entry_safe(mem, tmp_mem,
1899                                  &process_info->userptr_inval_list,
1900                                  validate_list.head) {
1901                 struct kfd_bo_va_list *bo_va_entry;
1902
1903                 bo = mem->bo;
1904
1905                 /* Validate the BO if we got user pages */
1906                 if (bo->tbo.ttm->pages[0]) {
1907                         amdgpu_bo_placement_from_domain(bo, mem->domain);
1908                         ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1909                         if (ret) {
1910                                 pr_err("%s: failed to validate BO\n", __func__);
1911                                 goto unreserve_out;
1912                         }
1913                 }
1914
1915                 list_move_tail(&mem->validate_list.head,
1916                                &process_info->userptr_valid_list);
1917
1918                 /* Update mapping. If the BO was not validated
1919                  * (because we couldn't get user pages), this will
1920                  * clear the page table entries, which will result in
1921                  * VM faults if the GPU tries to access the invalid
1922                  * memory.
1923                  */
1924                 list_for_each_entry(bo_va_entry, &mem->bo_va_list, bo_list) {
1925                         if (!bo_va_entry->is_mapped)
1926                                 continue;
1927
1928                         ret = update_gpuvm_pte((struct amdgpu_device *)
1929                                                bo_va_entry->kgd_dev,
1930                                                bo_va_entry, &sync);
1931                         if (ret) {
1932                                 pr_err("%s: update PTE failed\n", __func__);
1933                                 /* make sure this gets validated again */
1934                                 atomic_inc(&mem->invalid);
1935                                 goto unreserve_out;
1936                         }
1937                 }
1938         }
1939
1940         /* Update page directories */
1941         ret = process_update_pds(process_info, &sync);
1942
1943 unreserve_out:
1944         ttm_eu_backoff_reservation(&ticket, &resv_list);
1945         amdgpu_sync_wait(&sync, false);
1946         amdgpu_sync_free(&sync);
1947 out_free:
1948         kfree(pd_bo_list_entries);
1949 out_no_mem:
1950
1951         return ret;
1952 }
1953
1954 /* Worker callback to restore evicted userptr BOs
1955  *
1956  * Tries to update and validate all userptr BOs. If successful and no
1957  * concurrent evictions happened, the queues are restarted. Otherwise,
1958  * reschedule for another attempt later.
1959  */
1960 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
1961 {
1962         struct delayed_work *dwork = to_delayed_work(work);
1963         struct amdkfd_process_info *process_info =
1964                 container_of(dwork, struct amdkfd_process_info,
1965                              restore_userptr_work);
1966         struct task_struct *usertask;
1967         struct mm_struct *mm;
1968         int evicted_bos;
1969
1970         evicted_bos = atomic_read(&process_info->evicted_bos);
1971         if (!evicted_bos)
1972                 return;
1973
1974         /* Reference task and mm in case of concurrent process termination */
1975         usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
1976         if (!usertask)
1977                 return;
1978         mm = get_task_mm(usertask);
1979         if (!mm) {
1980                 put_task_struct(usertask);
1981                 return;
1982         }
1983
1984         mutex_lock(&process_info->lock);
1985
1986         if (update_invalid_user_pages(process_info, mm))
1987                 goto unlock_out;
1988         /* userptr_inval_list can be empty if all evicted userptr BOs
1989          * have been freed. In that case there is nothing to validate
1990          * and we can just restart the queues.
1991          */
1992         if (!list_empty(&process_info->userptr_inval_list)) {
1993                 if (atomic_read(&process_info->evicted_bos) != evicted_bos)
1994                         goto unlock_out; /* Concurrent eviction, try again */
1995
1996                 if (validate_invalid_user_pages(process_info))
1997                         goto unlock_out;
1998         }
1999         /* Final check for concurrent evicton and atomic update. If
2000          * another eviction happens after successful update, it will
2001          * be a first eviction that calls quiesce_mm. The eviction
2002          * reference counting inside KFD will handle this case.
2003          */
2004         if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
2005             evicted_bos)
2006                 goto unlock_out;
2007         evicted_bos = 0;
2008         if (kgd2kfd_resume_mm(mm)) {
2009                 pr_err("%s: Failed to resume KFD\n", __func__);
2010                 /* No recovery from this failure. Probably the CP is
2011                  * hanging. No point trying again.
2012                  */
2013         }
2014
2015 unlock_out:
2016         mutex_unlock(&process_info->lock);
2017         mmput(mm);
2018         put_task_struct(usertask);
2019
2020         /* If validation failed, reschedule another attempt */
2021         if (evicted_bos)
2022                 schedule_delayed_work(&process_info->restore_userptr_work,
2023                         msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2024 }
2025
2026 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2027  *   KFD process identified by process_info
2028  *
2029  * @process_info: amdkfd_process_info of the KFD process
2030  *
2031  * After memory eviction, restore thread calls this function. The function
2032  * should be called when the Process is still valid. BO restore involves -
2033  *
2034  * 1.  Release old eviction fence and create new one
2035  * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2036  * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2037  *     BOs that need to be reserved.
2038  * 4.  Reserve all the BOs
2039  * 5.  Validate of PD and PT BOs.
2040  * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2041  * 7.  Add fence to all PD and PT BOs.
2042  * 8.  Unreserve all BOs
2043  */
2044 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2045 {
2046         struct amdgpu_bo_list_entry *pd_bo_list;
2047         struct amdkfd_process_info *process_info = info;
2048         struct amdgpu_vm *peer_vm;
2049         struct kgd_mem *mem;
2050         struct bo_vm_reservation_context ctx;
2051         struct amdgpu_amdkfd_fence *new_fence;
2052         int ret = 0, i;
2053         struct list_head duplicate_save;
2054         struct amdgpu_sync sync_obj;
2055         unsigned long failed_size = 0;
2056         unsigned long total_size = 0;
2057
2058         INIT_LIST_HEAD(&duplicate_save);
2059         INIT_LIST_HEAD(&ctx.list);
2060         INIT_LIST_HEAD(&ctx.duplicates);
2061
2062         pd_bo_list = kcalloc(process_info->n_vms,
2063                              sizeof(struct amdgpu_bo_list_entry),
2064                              GFP_KERNEL);
2065         if (!pd_bo_list)
2066                 return -ENOMEM;
2067
2068         i = 0;
2069         mutex_lock(&process_info->lock);
2070         list_for_each_entry(peer_vm, &process_info->vm_list_head,
2071                         vm_list_node)
2072                 amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2073
2074         /* Reserve all BOs and page tables/directory. Add all BOs from
2075          * kfd_bo_list to ctx.list
2076          */
2077         list_for_each_entry(mem, &process_info->kfd_bo_list,
2078                             validate_list.head) {
2079
2080                 list_add_tail(&mem->resv_list.head, &ctx.list);
2081                 mem->resv_list.bo = mem->validate_list.bo;
2082                 mem->resv_list.num_shared = mem->validate_list.num_shared;
2083         }
2084
2085         ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2086                                      false, &duplicate_save);
2087         if (ret) {
2088                 pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2089                 goto ttm_reserve_fail;
2090         }
2091
2092         amdgpu_sync_create(&sync_obj);
2093
2094         /* Validate PDs and PTs */
2095         ret = process_validate_vms(process_info);
2096         if (ret)
2097                 goto validate_map_fail;
2098
2099         ret = process_sync_pds_resv(process_info, &sync_obj);
2100         if (ret) {
2101                 pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2102                 goto validate_map_fail;
2103         }
2104
2105         /* Validate BOs and map them to GPUVM (update VM page tables). */
2106         list_for_each_entry(mem, &process_info->kfd_bo_list,
2107                             validate_list.head) {
2108
2109                 struct amdgpu_bo *bo = mem->bo;
2110                 uint32_t domain = mem->domain;
2111                 struct kfd_bo_va_list *bo_va_entry;
2112
2113                 total_size += amdgpu_bo_size(bo);
2114
2115                 ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2116                 if (ret) {
2117                         pr_debug("Memory eviction: Validate BOs failed\n");
2118                         failed_size += amdgpu_bo_size(bo);
2119                         ret = amdgpu_amdkfd_bo_validate(bo,
2120                                                 AMDGPU_GEM_DOMAIN_GTT, false);
2121                         if (ret) {
2122                                 pr_debug("Memory eviction: Try again\n");
2123                                 goto validate_map_fail;
2124                         }
2125                 }
2126                 ret = amdgpu_sync_fence(&sync_obj, bo->tbo.moving);
2127                 if (ret) {
2128                         pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2129                         goto validate_map_fail;
2130                 }
2131                 list_for_each_entry(bo_va_entry, &mem->bo_va_list,
2132                                     bo_list) {
2133                         ret = update_gpuvm_pte((struct amdgpu_device *)
2134                                               bo_va_entry->kgd_dev,
2135                                               bo_va_entry,
2136                                               &sync_obj);
2137                         if (ret) {
2138                                 pr_debug("Memory eviction: update PTE failed. Try again\n");
2139                                 goto validate_map_fail;
2140                         }
2141                 }
2142         }
2143
2144         if (failed_size)
2145                 pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2146
2147         /* Update page directories */
2148         ret = process_update_pds(process_info, &sync_obj);
2149         if (ret) {
2150                 pr_debug("Memory eviction: update PDs failed. Try again\n");
2151                 goto validate_map_fail;
2152         }
2153
2154         /* Wait for validate and PT updates to finish */
2155         amdgpu_sync_wait(&sync_obj, false);
2156
2157         /* Release old eviction fence and create new one, because fence only
2158          * goes from unsignaled to signaled, fence cannot be reused.
2159          * Use context and mm from the old fence.
2160          */
2161         new_fence = amdgpu_amdkfd_fence_create(
2162                                 process_info->eviction_fence->base.context,
2163                                 process_info->eviction_fence->mm,
2164                                 NULL);
2165         if (!new_fence) {
2166                 pr_err("Failed to create eviction fence\n");
2167                 ret = -ENOMEM;
2168                 goto validate_map_fail;
2169         }
2170         dma_fence_put(&process_info->eviction_fence->base);
2171         process_info->eviction_fence = new_fence;
2172         *ef = dma_fence_get(&new_fence->base);
2173
2174         /* Attach new eviction fence to all BOs */
2175         list_for_each_entry(mem, &process_info->kfd_bo_list,
2176                 validate_list.head)
2177                 amdgpu_bo_fence(mem->bo,
2178                         &process_info->eviction_fence->base, true);
2179
2180         /* Attach eviction fence to PD / PT BOs */
2181         list_for_each_entry(peer_vm, &process_info->vm_list_head,
2182                             vm_list_node) {
2183                 struct amdgpu_bo *bo = peer_vm->root.base.bo;
2184
2185                 amdgpu_bo_fence(bo, &process_info->eviction_fence->base, true);
2186         }
2187
2188 validate_map_fail:
2189         ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2190         amdgpu_sync_free(&sync_obj);
2191 ttm_reserve_fail:
2192         mutex_unlock(&process_info->lock);
2193         kfree(pd_bo_list);
2194         return ret;
2195 }
2196
2197 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2198 {
2199         struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2200         struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2201         int ret;
2202
2203         if (!info || !gws)
2204                 return -EINVAL;
2205
2206         *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2207         if (!*mem)
2208                 return -ENOMEM;
2209
2210         mutex_init(&(*mem)->lock);
2211         INIT_LIST_HEAD(&(*mem)->bo_va_list);
2212         (*mem)->bo = amdgpu_bo_ref(gws_bo);
2213         (*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2214         (*mem)->process_info = process_info;
2215         add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2216         amdgpu_sync_create(&(*mem)->sync);
2217
2218
2219         /* Validate gws bo the first time it is added to process */
2220         mutex_lock(&(*mem)->process_info->lock);
2221         ret = amdgpu_bo_reserve(gws_bo, false);
2222         if (unlikely(ret)) {
2223                 pr_err("Reserve gws bo failed %d\n", ret);
2224                 goto bo_reservation_failure;
2225         }
2226
2227         ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2228         if (ret) {
2229                 pr_err("GWS BO validate failed %d\n", ret);
2230                 goto bo_validation_failure;
2231         }
2232         /* GWS resource is shared b/t amdgpu and amdkfd
2233          * Add process eviction fence to bo so they can
2234          * evict each other.
2235          */
2236         ret = dma_resv_reserve_shared(gws_bo->tbo.base.resv, 1);
2237         if (ret)
2238                 goto reserve_shared_fail;
2239         amdgpu_bo_fence(gws_bo, &process_info->eviction_fence->base, true);
2240         amdgpu_bo_unreserve(gws_bo);
2241         mutex_unlock(&(*mem)->process_info->lock);
2242
2243         return ret;
2244
2245 reserve_shared_fail:
2246 bo_validation_failure:
2247         amdgpu_bo_unreserve(gws_bo);
2248 bo_reservation_failure:
2249         mutex_unlock(&(*mem)->process_info->lock);
2250         amdgpu_sync_free(&(*mem)->sync);
2251         remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2252         amdgpu_bo_unref(&gws_bo);
2253         mutex_destroy(&(*mem)->lock);
2254         kfree(*mem);
2255         *mem = NULL;
2256         return ret;
2257 }
2258
2259 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2260 {
2261         int ret;
2262         struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2263         struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2264         struct amdgpu_bo *gws_bo = kgd_mem->bo;
2265
2266         /* Remove BO from process's validate list so restore worker won't touch
2267          * it anymore
2268          */
2269         remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2270
2271         ret = amdgpu_bo_reserve(gws_bo, false);
2272         if (unlikely(ret)) {
2273                 pr_err("Reserve gws bo failed %d\n", ret);
2274                 //TODO add BO back to validate_list?
2275                 return ret;
2276         }
2277         amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2278                         process_info->eviction_fence);
2279         amdgpu_bo_unreserve(gws_bo);
2280         amdgpu_sync_free(&kgd_mem->sync);
2281         amdgpu_bo_unref(&gws_bo);
2282         mutex_destroy(&kgd_mem->lock);
2283         kfree(mem);
2284         return 0;
2285 }
2286
2287 /* Returns GPU-specific tiling mode information */
2288 int amdgpu_amdkfd_get_tile_config(struct kgd_dev *kgd,
2289                                 struct tile_config *config)
2290 {
2291         struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
2292
2293         config->gb_addr_config = adev->gfx.config.gb_addr_config;
2294         config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2295         config->num_tile_configs =
2296                         ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2297         config->macro_tile_config_ptr =
2298                         adev->gfx.config.macrotile_mode_array;
2299         config->num_macro_tile_configs =
2300                         ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2301
2302         /* Those values are not set from GFX9 onwards */
2303         config->num_banks = adev->gfx.config.num_banks;
2304         config->num_ranks = adev->gfx.config.num_ranks;
2305
2306         return 0;
2307 }
This page took 0.181239 seconds and 4 git commands to generate.