2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
32 #include <linux/list.h>
33 #include <linux/slab.h>
35 #include <drm/amdgpu_drm.h>
36 #include <drm/drm_cache.h>
38 #include "amdgpu_trace.h"
42 static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
43 struct ttm_mem_reg *mem)
45 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
54 static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
63 switch (new_mem->mem_type) {
65 atomic64_add(new_mem->size, &adev->gtt_usage);
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
76 switch (old_mem->mem_type) {
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
89 static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
91 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
96 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
98 drm_gem_object_release(&bo->gem_base);
99 amdgpu_bo_unref(&bo->parent);
100 if (!list_empty(&bo->shadow_list)) {
101 mutex_lock(&adev->shadow_list_lock);
102 list_del_init(&bo->shadow_list);
103 mutex_unlock(&adev->shadow_list_lock);
109 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
116 static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
118 struct ttm_place *places,
119 u32 domain, u64 flags)
123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
128 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
131 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
132 places[c].lpfn = visible_pfn;
134 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
136 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
137 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
141 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
144 places[c].flags = TTM_PL_FLAG_TT;
145 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
146 places[c].flags |= TTM_PL_FLAG_WC |
147 TTM_PL_FLAG_UNCACHED;
149 places[c].flags |= TTM_PL_FLAG_CACHED;
153 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
156 places[c].flags = TTM_PL_FLAG_SYSTEM;
157 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
158 places[c].flags |= TTM_PL_FLAG_WC |
159 TTM_PL_FLAG_UNCACHED;
161 places[c].flags |= TTM_PL_FLAG_CACHED;
165 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
168 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
172 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
175 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
179 if (domain & AMDGPU_GEM_DOMAIN_OA) {
182 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
189 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
193 placement->num_placement = c;
194 placement->placement = places;
196 placement->num_busy_placement = c;
197 placement->busy_placement = places;
200 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
202 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
208 static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
209 struct ttm_placement *placement)
211 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213 memcpy(bo->placements, placement->placement,
214 placement->num_placement * sizeof(struct ttm_place));
215 bo->placement.num_placement = placement->num_placement;
216 bo->placement.num_busy_placement = placement->num_busy_placement;
217 bo->placement.placement = bo->placements;
218 bo->placement.busy_placement = bo->placements;
222 * amdgpu_bo_create_kernel - create BO for kernel use
224 * @adev: amdgpu device object
225 * @size: size for the new BO
226 * @align: alignment for the new BO
227 * @domain: where to place it
228 * @bo_ptr: resulting BO
229 * @gpu_addr: GPU addr of the pinned BO
230 * @cpu_addr: optional CPU address mapping
232 * Allocates and pins a BO for kernel internal use.
234 * Returns 0 on success, negative error code otherwise.
236 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
237 unsigned long size, int align,
238 u32 domain, struct amdgpu_bo **bo_ptr,
239 u64 *gpu_addr, void **cpu_addr)
243 r = amdgpu_bo_create(adev, size, align, true, domain,
244 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
245 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
248 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
252 r = amdgpu_bo_reserve(*bo_ptr, false);
254 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
258 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
261 goto error_unreserve;
265 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
268 goto error_unreserve;
272 amdgpu_bo_unreserve(*bo_ptr);
277 amdgpu_bo_unreserve(*bo_ptr);
280 amdgpu_bo_unref(bo_ptr);
286 * amdgpu_bo_free_kernel - free BO for kernel use
288 * @bo: amdgpu BO to free
290 * unmaps and unpin a BO for kernel internal use.
292 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
298 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
300 amdgpu_bo_kunmap(*bo);
302 amdgpu_bo_unpin(*bo);
303 amdgpu_bo_unreserve(*bo);
314 int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
315 unsigned long size, int byte_align,
316 bool kernel, u32 domain, u64 flags,
318 struct ttm_placement *placement,
319 struct reservation_object *resv,
320 struct amdgpu_bo **bo_ptr)
322 struct amdgpu_bo *bo;
323 enum ttm_bo_type type;
324 unsigned long page_align;
325 u64 initial_bytes_moved;
329 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
330 size = ALIGN(size, PAGE_SIZE);
333 type = ttm_bo_type_kernel;
335 type = ttm_bo_type_sg;
337 type = ttm_bo_type_device;
341 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
342 sizeof(struct amdgpu_bo));
344 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
347 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
352 INIT_LIST_HEAD(&bo->shadow_list);
353 INIT_LIST_HEAD(&bo->va);
354 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
355 AMDGPU_GEM_DOMAIN_GTT |
356 AMDGPU_GEM_DOMAIN_CPU |
357 AMDGPU_GEM_DOMAIN_GDS |
358 AMDGPU_GEM_DOMAIN_GWS |
359 AMDGPU_GEM_DOMAIN_OA);
360 bo->allowed_domains = bo->prefered_domains;
361 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
362 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
367 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
368 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
370 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
371 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
372 /* Don't try to enable write-combining when it can't work, or things
374 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
377 #ifndef CONFIG_COMPILE_TEST
378 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
379 thanks to write-combining
382 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
383 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
384 "better performance thanks to write-combining\n");
385 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
387 /* For architectures that don't support WC memory,
388 * mask out the WC flag from the BO
390 if (!drm_arch_can_wc_memory())
391 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
394 amdgpu_fill_placement_to_bo(bo, placement);
395 /* Kernel allocation are uninterruptible */
397 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
398 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
399 &bo->placement, page_align, !kernel, NULL,
400 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
401 amdgpu_cs_report_moved_bytes(adev,
402 atomic64_read(&adev->num_bytes_moved) - initial_bytes_moved);
404 if (unlikely(r != 0))
408 bo->tbo.priority = 1;
410 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
411 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
412 struct dma_fence *fence;
414 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
418 amdgpu_bo_fence(bo, fence, false);
419 dma_fence_put(bo->tbo.moving);
420 bo->tbo.moving = dma_fence_get(fence);
421 dma_fence_put(fence);
424 amdgpu_bo_unreserve(bo);
427 trace_amdgpu_bo_create(bo);
433 ww_mutex_unlock(&bo->tbo.resv->lock);
434 amdgpu_bo_unref(&bo);
438 static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
439 unsigned long size, int byte_align,
440 struct amdgpu_bo *bo)
442 struct ttm_placement placement = {0};
443 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
449 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
450 memset(&placements, 0,
451 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
453 amdgpu_ttm_placement_init(adev, &placement,
454 placements, AMDGPU_GEM_DOMAIN_GTT,
455 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
457 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
458 AMDGPU_GEM_DOMAIN_GTT,
459 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
464 bo->shadow->parent = amdgpu_bo_ref(bo);
465 mutex_lock(&adev->shadow_list_lock);
466 list_add_tail(&bo->shadow_list, &adev->shadow_list);
467 mutex_unlock(&adev->shadow_list_lock);
473 int amdgpu_bo_create(struct amdgpu_device *adev,
474 unsigned long size, int byte_align,
475 bool kernel, u32 domain, u64 flags,
477 struct reservation_object *resv,
478 struct amdgpu_bo **bo_ptr)
480 struct ttm_placement placement = {0};
481 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
484 memset(&placements, 0,
485 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
487 amdgpu_ttm_placement_init(adev, &placement,
488 placements, domain, flags);
490 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
491 domain, flags, sg, &placement,
496 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
498 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
502 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
505 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
508 amdgpu_bo_unref(bo_ptr);
514 int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
515 struct amdgpu_ring *ring,
516 struct amdgpu_bo *bo,
517 struct reservation_object *resv,
518 struct dma_fence **fence,
522 struct amdgpu_bo *shadow = bo->shadow;
523 uint64_t bo_addr, shadow_addr;
529 bo_addr = amdgpu_bo_gpu_offset(bo);
530 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
532 r = reservation_object_reserve_shared(bo->tbo.resv);
536 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
537 amdgpu_bo_size(bo), resv, fence,
540 amdgpu_bo_fence(bo, *fence, true);
546 int amdgpu_bo_validate(struct amdgpu_bo *bo)
554 domain = bo->prefered_domains;
557 amdgpu_ttm_placement_from_domain(bo, domain);
558 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
559 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
560 domain = bo->allowed_domains;
567 int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
568 struct amdgpu_ring *ring,
569 struct amdgpu_bo *bo,
570 struct reservation_object *resv,
571 struct dma_fence **fence,
575 struct amdgpu_bo *shadow = bo->shadow;
576 uint64_t bo_addr, shadow_addr;
582 bo_addr = amdgpu_bo_gpu_offset(bo);
583 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
585 r = reservation_object_reserve_shared(bo->tbo.resv);
589 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
590 amdgpu_bo_size(bo), resv, fence,
593 amdgpu_bo_fence(bo, *fence, true);
599 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
604 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
614 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
615 MAX_SCHEDULE_TIMEOUT);
619 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
623 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
630 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
632 if (bo->kptr == NULL)
635 ttm_bo_kunmap(&bo->kmap);
638 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
643 ttm_bo_reference(&bo->tbo);
647 void amdgpu_bo_unref(struct amdgpu_bo **bo)
649 struct ttm_buffer_object *tbo;
660 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
661 u64 min_offset, u64 max_offset,
664 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
668 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
671 if (WARN_ON_ONCE(min_offset > max_offset))
674 /* A shared bo cannot be migrated to VRAM */
675 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
679 uint32_t mem_type = bo->tbo.mem.mem_type;
681 if (domain != amdgpu_mem_type_to_domain(mem_type))
686 *gpu_addr = amdgpu_bo_gpu_offset(bo);
688 if (max_offset != 0) {
689 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
690 WARN_ON_ONCE(max_offset <
691 (amdgpu_bo_gpu_offset(bo) - domain_start));
697 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
698 amdgpu_ttm_placement_from_domain(bo, domain);
699 for (i = 0; i < bo->placement.num_placement; i++) {
700 /* force to pin into visible video ram */
701 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
702 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
703 (!max_offset || max_offset >
704 adev->mc.visible_vram_size)) {
705 if (WARN_ON_ONCE(min_offset >
706 adev->mc.visible_vram_size))
708 fpfn = min_offset >> PAGE_SHIFT;
709 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
711 fpfn = min_offset >> PAGE_SHIFT;
712 lpfn = max_offset >> PAGE_SHIFT;
714 if (fpfn > bo->placements[i].fpfn)
715 bo->placements[i].fpfn = fpfn;
716 if (!bo->placements[i].lpfn ||
717 (lpfn && lpfn < bo->placements[i].lpfn))
718 bo->placements[i].lpfn = lpfn;
719 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
722 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
724 dev_err(adev->dev, "%p pin failed\n", bo);
727 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
729 dev_err(adev->dev, "%p bind failed\n", bo);
734 if (gpu_addr != NULL)
735 *gpu_addr = amdgpu_bo_gpu_offset(bo);
736 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
737 adev->vram_pin_size += amdgpu_bo_size(bo);
738 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
739 adev->invisible_pin_size += amdgpu_bo_size(bo);
740 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
741 adev->gart_pin_size += amdgpu_bo_size(bo);
748 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
750 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
753 int amdgpu_bo_unpin(struct amdgpu_bo *bo)
755 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
758 if (!bo->pin_count) {
759 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
765 for (i = 0; i < bo->placement.num_placement; i++) {
766 bo->placements[i].lpfn = 0;
767 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
769 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
771 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
775 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
776 adev->vram_pin_size -= amdgpu_bo_size(bo);
777 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
778 adev->invisible_pin_size -= amdgpu_bo_size(bo);
779 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
780 adev->gart_pin_size -= amdgpu_bo_size(bo);
787 int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
789 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
790 if (0 && (adev->flags & AMD_IS_APU)) {
791 /* Useless to evict on IGP chips */
794 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
797 static const char *amdgpu_vram_names[] = {
808 int amdgpu_bo_init(struct amdgpu_device *adev)
810 /* reserve PAT memory space to WC for VRAM */
811 arch_io_reserve_memtype_wc(adev->mc.aper_base,
814 /* Add an MTRR for the VRAM */
815 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
817 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
818 adev->mc.mc_vram_size >> 20,
819 (unsigned long long)adev->mc.aper_size >> 20);
820 DRM_INFO("RAM width %dbits %s\n",
821 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
822 return amdgpu_ttm_init(adev);
825 void amdgpu_bo_fini(struct amdgpu_device *adev)
827 amdgpu_ttm_fini(adev);
828 arch_phys_wc_del(adev->mc.vram_mtrr);
829 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
832 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
833 struct vm_area_struct *vma)
835 return ttm_fbdev_mmap(vma, &bo->tbo);
838 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
840 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
842 if (adev->family <= AMDGPU_FAMILY_CZ &&
843 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
846 bo->tiling_flags = tiling_flags;
850 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
852 lockdep_assert_held(&bo->tbo.resv->lock.base);
855 *tiling_flags = bo->tiling_flags;
858 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
859 uint32_t metadata_size, uint64_t flags)
863 if (!metadata_size) {
864 if (bo->metadata_size) {
867 bo->metadata_size = 0;
872 if (metadata == NULL)
875 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
880 bo->metadata_flags = flags;
881 bo->metadata = buffer;
882 bo->metadata_size = metadata_size;
887 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
888 size_t buffer_size, uint32_t *metadata_size,
891 if (!buffer && !metadata_size)
895 if (buffer_size < bo->metadata_size)
898 if (bo->metadata_size)
899 memcpy(buffer, bo->metadata, bo->metadata_size);
903 *metadata_size = bo->metadata_size;
905 *flags = bo->metadata_flags;
910 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
912 struct ttm_mem_reg *new_mem)
914 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
915 struct amdgpu_bo *abo;
916 struct ttm_mem_reg *old_mem = &bo->mem;
918 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
921 abo = container_of(bo, struct amdgpu_bo, tbo);
922 amdgpu_vm_bo_invalidate(adev, abo);
924 /* remember the eviction */
926 atomic64_inc(&adev->num_evictions);
928 /* update statistics */
932 /* move_notify is called before move happens */
933 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
935 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
938 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
940 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
941 struct amdgpu_bo *abo;
942 unsigned long offset, size, lpfn;
945 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
948 abo = container_of(bo, struct amdgpu_bo, tbo);
949 if (bo->mem.mem_type != TTM_PL_VRAM)
952 size = bo->mem.num_pages << PAGE_SHIFT;
953 offset = bo->mem.start << PAGE_SHIFT;
954 /* TODO: figure out how to map scattered VRAM to the CPU */
955 if ((offset + size) <= adev->mc.visible_vram_size)
958 /* Can't move a pinned BO to visible VRAM */
959 if (abo->pin_count > 0)
962 /* hurrah the memory is not visible ! */
963 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
964 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
965 for (i = 0; i < abo->placement.num_placement; i++) {
966 /* Force into visible VRAM */
967 if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
968 (!abo->placements[i].lpfn ||
969 abo->placements[i].lpfn > lpfn))
970 abo->placements[i].lpfn = lpfn;
972 r = ttm_bo_validate(bo, &abo->placement, false, false);
973 if (unlikely(r == -ENOMEM)) {
974 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
975 return ttm_bo_validate(bo, &abo->placement, false, false);
976 } else if (unlikely(r != 0)) {
980 offset = bo->mem.start << PAGE_SHIFT;
981 /* this should never happen */
982 if ((offset + size) > adev->mc.visible_vram_size)
989 * amdgpu_bo_fence - add fence to buffer object
991 * @bo: buffer object in question
992 * @fence: fence to add
993 * @shared: true if fence should be added shared
996 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
999 struct reservation_object *resv = bo->tbo.resv;
1002 reservation_object_add_shared_fence(resv, fence);
1004 reservation_object_add_excl_fence(resv, fence);
1008 * amdgpu_bo_gpu_offset - return GPU offset of bo
1009 * @bo: amdgpu object for which we query the offset
1011 * Returns current GPU offset of the object.
1013 * Note: object should either be pinned or reserved when calling this
1014 * function, it might be useful to add check for this for debugging.
1016 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1018 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1019 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1020 !amdgpu_ttm_is_bound(bo->tbo.ttm));
1021 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1023 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1024 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1025 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1027 return bo->tbo.offset;