2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
31 #include <linux/debugfs.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
48 #ifdef CONFIG_DRM_AMDGPU_CIK
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_vf_error.h"
58 #include "amdgpu_amdkfd.h"
60 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
61 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
63 #define AMDGPU_RESUME_MS 2000
65 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
66 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
67 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
69 static const char *amdgpu_asic_name[] = {
93 bool amdgpu_device_is_px(struct drm_device *dev)
95 struct amdgpu_device *adev = dev->dev_private;
97 if (adev->flags & AMD_IS_PX)
103 * MMIO register access helper functions.
105 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
110 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
111 BUG_ON(in_interrupt());
112 return amdgpu_virt_kiq_rreg(adev, reg);
115 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
116 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
120 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
121 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
122 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
123 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
125 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
129 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
132 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
134 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
135 adev->last_mm_index = v;
138 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
139 BUG_ON(in_interrupt());
140 return amdgpu_virt_kiq_wreg(adev, reg, v);
143 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
144 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
148 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
149 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
150 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
151 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
154 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
159 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
161 if ((reg * 4) < adev->rio_mem_size)
162 return ioread32(adev->rio_mem + (reg * 4));
164 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
165 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
169 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
171 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
172 adev->last_mm_index = v;
175 if ((reg * 4) < adev->rio_mem_size)
176 iowrite32(v, adev->rio_mem + (reg * 4));
178 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
179 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
182 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
188 * amdgpu_mm_rdoorbell - read a doorbell dword
190 * @adev: amdgpu_device pointer
191 * @index: doorbell index
193 * Returns the value in the doorbell aperture at the
194 * requested doorbell index (CIK).
196 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
198 if (index < adev->doorbell.num_doorbells) {
199 return readl(adev->doorbell.ptr + index);
201 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
207 * amdgpu_mm_wdoorbell - write a doorbell dword
209 * @adev: amdgpu_device pointer
210 * @index: doorbell index
213 * Writes @v to the doorbell aperture at the
214 * requested doorbell index (CIK).
216 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
218 if (index < adev->doorbell.num_doorbells) {
219 writel(v, adev->doorbell.ptr + index);
221 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
226 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
228 * @adev: amdgpu_device pointer
229 * @index: doorbell index
231 * Returns the value in the doorbell aperture at the
232 * requested doorbell index (VEGA10+).
234 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
236 if (index < adev->doorbell.num_doorbells) {
237 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
239 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
245 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
247 * @adev: amdgpu_device pointer
248 * @index: doorbell index
251 * Writes @v to the doorbell aperture at the
252 * requested doorbell index (VEGA10+).
254 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
256 if (index < adev->doorbell.num_doorbells) {
257 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
259 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
264 * amdgpu_invalid_rreg - dummy reg read function
266 * @adev: amdgpu device pointer
267 * @reg: offset of register
269 * Dummy register read function. Used for register blocks
270 * that certain asics don't have (all asics).
271 * Returns the value in the register.
273 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
275 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
281 * amdgpu_invalid_wreg - dummy reg write function
283 * @adev: amdgpu device pointer
284 * @reg: offset of register
285 * @v: value to write to the register
287 * Dummy register read function. Used for register blocks
288 * that certain asics don't have (all asics).
290 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
292 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
298 * amdgpu_block_invalid_rreg - dummy reg read function
300 * @adev: amdgpu device pointer
301 * @block: offset of instance
302 * @reg: offset of register
304 * Dummy register read function. Used for register blocks
305 * that certain asics don't have (all asics).
306 * Returns the value in the register.
308 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
309 uint32_t block, uint32_t reg)
311 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
318 * amdgpu_block_invalid_wreg - dummy reg write function
320 * @adev: amdgpu device pointer
321 * @block: offset of instance
322 * @reg: offset of register
323 * @v: value to write to the register
325 * Dummy register read function. Used for register blocks
326 * that certain asics don't have (all asics).
328 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
330 uint32_t reg, uint32_t v)
332 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
337 static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
339 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
340 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
341 &adev->vram_scratch.robj,
342 &adev->vram_scratch.gpu_addr,
343 (void **)&adev->vram_scratch.ptr);
346 static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
348 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
352 * amdgpu_program_register_sequence - program an array of registers.
354 * @adev: amdgpu_device pointer
355 * @registers: pointer to the register array
356 * @array_size: size of the register array
358 * Programs an array or registers with and and or masks.
359 * This is a helper for setting golden registers.
361 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
362 const u32 *registers,
363 const u32 array_size)
365 u32 tmp, reg, and_mask, or_mask;
371 for (i = 0; i < array_size; i +=3) {
372 reg = registers[i + 0];
373 and_mask = registers[i + 1];
374 or_mask = registers[i + 2];
376 if (and_mask == 0xffffffff) {
387 void amdgpu_pci_config_reset(struct amdgpu_device *adev)
389 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
393 * GPU doorbell aperture helpers function.
396 * amdgpu_doorbell_init - Init doorbell driver information.
398 * @adev: amdgpu_device pointer
400 * Init doorbell driver information (CIK)
401 * Returns 0 on success, error on failure.
403 static int amdgpu_doorbell_init(struct amdgpu_device *adev)
405 /* doorbell bar mapping */
406 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
407 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
409 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
410 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
411 if (adev->doorbell.num_doorbells == 0)
414 adev->doorbell.ptr = ioremap(adev->doorbell.base,
415 adev->doorbell.num_doorbells *
417 if (adev->doorbell.ptr == NULL)
424 * amdgpu_doorbell_fini - Tear down doorbell driver information.
426 * @adev: amdgpu_device pointer
428 * Tear down doorbell driver information (CIK)
430 static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
432 iounmap(adev->doorbell.ptr);
433 adev->doorbell.ptr = NULL;
437 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
440 * @adev: amdgpu_device pointer
441 * @aperture_base: output returning doorbell aperture base physical address
442 * @aperture_size: output returning doorbell aperture size in bytes
443 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
445 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
446 * takes doorbells required for its own rings and reports the setup to amdkfd.
447 * amdgpu reserved doorbells are at the start of the doorbell aperture.
449 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
450 phys_addr_t *aperture_base,
451 size_t *aperture_size,
452 size_t *start_offset)
455 * The first num_doorbells are used by amdgpu.
456 * amdkfd takes whatever's left in the aperture.
458 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
459 *aperture_base = adev->doorbell.base;
460 *aperture_size = adev->doorbell.size;
461 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
471 * Writeback is the method by which the GPU updates special pages in memory
472 * with the status of certain GPU events (fences, ring pointers,etc.).
476 * amdgpu_wb_fini - Disable Writeback and free memory
478 * @adev: amdgpu_device pointer
480 * Disables Writeback and frees the Writeback memory (all asics).
481 * Used at driver shutdown.
483 static void amdgpu_wb_fini(struct amdgpu_device *adev)
485 if (adev->wb.wb_obj) {
486 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
488 (void **)&adev->wb.wb);
489 adev->wb.wb_obj = NULL;
494 * amdgpu_wb_init- Init Writeback driver info and allocate memory
496 * @adev: amdgpu_device pointer
498 * Initializes writeback and allocates writeback memory (all asics).
499 * Used at driver startup.
500 * Returns 0 on success or an -error on failure.
502 static int amdgpu_wb_init(struct amdgpu_device *adev)
506 if (adev->wb.wb_obj == NULL) {
507 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
508 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
509 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
510 &adev->wb.wb_obj, &adev->wb.gpu_addr,
511 (void **)&adev->wb.wb);
513 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
517 adev->wb.num_wb = AMDGPU_MAX_WB;
518 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
520 /* clear wb memory */
521 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
528 * amdgpu_wb_get - Allocate a wb entry
530 * @adev: amdgpu_device pointer
533 * Allocate a wb slot for use by the driver (all asics).
534 * Returns 0 on success or -EINVAL on failure.
536 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
538 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
540 if (offset < adev->wb.num_wb) {
541 __set_bit(offset, adev->wb.used);
542 *wb = offset * 8; /* convert to dw offset */
550 * amdgpu_wb_free - Free a wb entry
552 * @adev: amdgpu_device pointer
555 * Free a wb slot allocated for use by the driver (all asics)
557 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
559 if (wb < adev->wb.num_wb)
560 __clear_bit(wb, adev->wb.used);
564 * amdgpu_vram_location - try to find VRAM location
565 * @adev: amdgpu device structure holding all necessary informations
566 * @mc: memory controller structure holding memory informations
567 * @base: base address at which to put VRAM
569 * Function will try to place VRAM at base address provided
570 * as parameter (which is so far either PCI aperture address or
571 * for IGP TOM base address).
573 * If there is not enough space to fit the unvisible VRAM in the 32bits
574 * address space then we limit the VRAM size to the aperture.
576 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
577 * this shouldn't be a problem as we are using the PCI aperture as a reference.
578 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
581 * Note: we use mc_vram_size as on some board we need to program the mc to
582 * cover the whole aperture even if VRAM size is inferior to aperture size
583 * Novell bug 204882 + along with lots of ubuntu ones
585 * Note: when limiting vram it's safe to overwritte real_vram_size because
586 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
587 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
590 * Note: IGP TOM addr should be the same as the aperture addr, we don't
591 * explicitly check for that though.
593 * FIXME: when reducing VRAM size align new size on power of 2.
595 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
597 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
599 mc->vram_start = base;
600 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
601 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
602 mc->real_vram_size = mc->aper_size;
603 mc->mc_vram_size = mc->aper_size;
605 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
606 if (limit && limit < mc->real_vram_size)
607 mc->real_vram_size = limit;
608 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
609 mc->mc_vram_size >> 20, mc->vram_start,
610 mc->vram_end, mc->real_vram_size >> 20);
614 * amdgpu_gart_location - try to find GTT location
615 * @adev: amdgpu device structure holding all necessary informations
616 * @mc: memory controller structure holding memory informations
618 * Function will place try to place GTT before or after VRAM.
620 * If GTT size is bigger than space left then we ajust GTT size.
621 * Thus function will never fails.
623 * FIXME: when reducing GTT size align new size on power of 2.
625 void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
627 u64 size_af, size_bf;
629 size_af = adev->mc.mc_mask - mc->vram_end;
630 size_bf = mc->vram_start;
631 if (size_bf > size_af) {
632 if (mc->gart_size > size_bf) {
633 dev_warn(adev->dev, "limiting GTT\n");
634 mc->gart_size = size_bf;
638 if (mc->gart_size > size_af) {
639 dev_warn(adev->dev, "limiting GTT\n");
640 mc->gart_size = size_af;
642 mc->gart_start = mc->vram_end + 1;
644 mc->gart_end = mc->gart_start + mc->gart_size - 1;
645 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
646 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
650 * GPU helpers function.
653 * amdgpu_need_post - check if the hw need post or not
655 * @adev: amdgpu_device pointer
657 * Check if the asic has been initialized (all asics) at driver startup
658 * or post is needed if hw reset is performed.
659 * Returns true if need or false if not.
661 bool amdgpu_need_post(struct amdgpu_device *adev)
665 if (adev->has_hw_reset) {
666 adev->has_hw_reset = false;
670 /* bios scratch used on CIK+ */
671 if (adev->asic_type >= CHIP_BONAIRE)
672 return amdgpu_atombios_scratch_need_asic_init(adev);
674 /* check MEM_SIZE for older asics */
675 reg = amdgpu_asic_get_config_memsize(adev);
677 if ((reg != 0) && (reg != 0xffffffff))
684 static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
686 if (amdgpu_sriov_vf(adev))
689 if (amdgpu_passthrough(adev)) {
690 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
691 * some old smc fw still need driver do vPost otherwise gpu hang, while
692 * those smc fw version above 22.15 doesn't have this flaw, so we force
693 * vpost executed for smc version below 22.15
695 if (adev->asic_type == CHIP_FIJI) {
698 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
699 /* force vPost if error occured */
703 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
704 if (fw_ver < 0x00160e00)
708 return amdgpu_need_post(adev);
712 * amdgpu_dummy_page_init - init dummy page used by the driver
714 * @adev: amdgpu_device pointer
716 * Allocate the dummy page used by the driver (all asics).
717 * This dummy page is used by the driver as a filler for gart entries
718 * when pages are taken out of the GART
719 * Returns 0 on sucess, -ENOMEM on failure.
721 int amdgpu_dummy_page_init(struct amdgpu_device *adev)
723 if (adev->dummy_page.page)
725 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
726 if (adev->dummy_page.page == NULL)
728 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
729 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
730 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
731 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
732 __free_page(adev->dummy_page.page);
733 adev->dummy_page.page = NULL;
740 * amdgpu_dummy_page_fini - free dummy page used by the driver
742 * @adev: amdgpu_device pointer
744 * Frees the dummy page used by the driver (all asics).
746 void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
748 if (adev->dummy_page.page == NULL)
750 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
751 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
752 __free_page(adev->dummy_page.page);
753 adev->dummy_page.page = NULL;
757 /* ATOM accessor methods */
759 * ATOM is an interpreted byte code stored in tables in the vbios. The
760 * driver registers callbacks to access registers and the interpreter
761 * in the driver parses the tables and executes then to program specific
762 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
763 * atombios.h, and atom.c
767 * cail_pll_read - read PLL register
769 * @info: atom card_info pointer
770 * @reg: PLL register offset
772 * Provides a PLL register accessor for the atom interpreter (r4xx+).
773 * Returns the value of the PLL register.
775 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
781 * cail_pll_write - write PLL register
783 * @info: atom card_info pointer
784 * @reg: PLL register offset
785 * @val: value to write to the pll register
787 * Provides a PLL register accessor for the atom interpreter (r4xx+).
789 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
795 * cail_mc_read - read MC (Memory Controller) register
797 * @info: atom card_info pointer
798 * @reg: MC register offset
800 * Provides an MC register accessor for the atom interpreter (r4xx+).
801 * Returns the value of the MC register.
803 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
809 * cail_mc_write - write MC (Memory Controller) register
811 * @info: atom card_info pointer
812 * @reg: MC register offset
813 * @val: value to write to the pll register
815 * Provides a MC register accessor for the atom interpreter (r4xx+).
817 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
823 * cail_reg_write - write MMIO register
825 * @info: atom card_info pointer
826 * @reg: MMIO register offset
827 * @val: value to write to the pll register
829 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
831 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
833 struct amdgpu_device *adev = info->dev->dev_private;
839 * cail_reg_read - read MMIO register
841 * @info: atom card_info pointer
842 * @reg: MMIO register offset
844 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
845 * Returns the value of the MMIO register.
847 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
849 struct amdgpu_device *adev = info->dev->dev_private;
857 * cail_ioreg_write - write IO register
859 * @info: atom card_info pointer
860 * @reg: IO register offset
861 * @val: value to write to the pll register
863 * Provides a IO register accessor for the atom interpreter (r4xx+).
865 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
867 struct amdgpu_device *adev = info->dev->dev_private;
873 * cail_ioreg_read - read IO register
875 * @info: atom card_info pointer
876 * @reg: IO register offset
878 * Provides an IO register accessor for the atom interpreter (r4xx+).
879 * Returns the value of the IO register.
881 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
883 struct amdgpu_device *adev = info->dev->dev_private;
891 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
893 * @adev: amdgpu_device pointer
895 * Frees the driver info and register access callbacks for the ATOM
896 * interpreter (r4xx+).
897 * Called at driver shutdown.
899 static void amdgpu_atombios_fini(struct amdgpu_device *adev)
901 if (adev->mode_info.atom_context) {
902 kfree(adev->mode_info.atom_context->scratch);
903 kfree(adev->mode_info.atom_context->iio);
905 kfree(adev->mode_info.atom_context);
906 adev->mode_info.atom_context = NULL;
907 kfree(adev->mode_info.atom_card_info);
908 adev->mode_info.atom_card_info = NULL;
912 * amdgpu_atombios_init - init the driver info and callbacks for atombios
914 * @adev: amdgpu_device pointer
916 * Initializes the driver info and register access callbacks for the
917 * ATOM interpreter (r4xx+).
918 * Returns 0 on sucess, -ENOMEM on failure.
919 * Called at driver startup.
921 static int amdgpu_atombios_init(struct amdgpu_device *adev)
923 struct card_info *atom_card_info =
924 kzalloc(sizeof(struct card_info), GFP_KERNEL);
929 adev->mode_info.atom_card_info = atom_card_info;
930 atom_card_info->dev = adev->ddev;
931 atom_card_info->reg_read = cail_reg_read;
932 atom_card_info->reg_write = cail_reg_write;
933 /* needed for iio ops */
935 atom_card_info->ioreg_read = cail_ioreg_read;
936 atom_card_info->ioreg_write = cail_ioreg_write;
938 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
939 atom_card_info->ioreg_read = cail_reg_read;
940 atom_card_info->ioreg_write = cail_reg_write;
942 atom_card_info->mc_read = cail_mc_read;
943 atom_card_info->mc_write = cail_mc_write;
944 atom_card_info->pll_read = cail_pll_read;
945 atom_card_info->pll_write = cail_pll_write;
947 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
948 if (!adev->mode_info.atom_context) {
949 amdgpu_atombios_fini(adev);
953 mutex_init(&adev->mode_info.atom_context->mutex);
954 if (adev->is_atom_fw) {
955 amdgpu_atomfirmware_scratch_regs_init(adev);
956 amdgpu_atomfirmware_allocate_fb_scratch(adev);
958 amdgpu_atombios_scratch_regs_init(adev);
959 amdgpu_atombios_allocate_fb_scratch(adev);
964 /* if we get transitioned to only one device, take VGA back */
966 * amdgpu_vga_set_decode - enable/disable vga decode
968 * @cookie: amdgpu_device pointer
969 * @state: enable/disable vga decode
971 * Enable/disable vga decode (all asics).
972 * Returns VGA resource flags.
974 static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
976 struct amdgpu_device *adev = cookie;
977 amdgpu_asic_set_vga_state(adev, state);
979 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
980 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
982 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
985 static void amdgpu_check_block_size(struct amdgpu_device *adev)
987 /* defines number of bits in page table versus page directory,
988 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
989 * page table and the remaining bits are in the page directory */
990 if (amdgpu_vm_block_size == -1)
993 if (amdgpu_vm_block_size < 9) {
994 dev_warn(adev->dev, "VM page table size (%d) too small\n",
995 amdgpu_vm_block_size);
999 if (amdgpu_vm_block_size > 24 ||
1000 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1001 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1002 amdgpu_vm_block_size);
1009 amdgpu_vm_block_size = -1;
1012 static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1014 /* no need to check the default value */
1015 if (amdgpu_vm_size == -1)
1018 if (!is_power_of_2(amdgpu_vm_size)) {
1019 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1024 if (amdgpu_vm_size < 1) {
1025 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1031 * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1033 if (amdgpu_vm_size > 1024) {
1034 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1042 amdgpu_vm_size = -1;
1046 * amdgpu_check_arguments - validate module params
1048 * @adev: amdgpu_device pointer
1050 * Validates certain module parameters and updates
1051 * the associated values used by the driver (all asics).
1053 static void amdgpu_check_arguments(struct amdgpu_device *adev)
1055 if (amdgpu_sched_jobs < 4) {
1056 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1058 amdgpu_sched_jobs = 4;
1059 } else if (!is_power_of_2(amdgpu_sched_jobs)){
1060 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1062 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1065 if (amdgpu_gart_size < 32) {
1066 /* gart size must be greater or equal to 32M */
1067 dev_warn(adev->dev, "gart size (%d) too small\n",
1069 amdgpu_gart_size = 32;
1072 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1073 /* gtt size must be greater or equal to 32M */
1074 dev_warn(adev->dev, "gtt size (%d) too small\n",
1076 amdgpu_gtt_size = -1;
1079 /* valid range is between 4 and 9 inclusive */
1080 if (amdgpu_vm_fragment_size != -1 &&
1081 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1082 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1083 amdgpu_vm_fragment_size = -1;
1086 amdgpu_check_vm_size(adev);
1088 amdgpu_check_block_size(adev);
1090 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1091 !is_power_of_2(amdgpu_vram_page_split))) {
1092 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1093 amdgpu_vram_page_split);
1094 amdgpu_vram_page_split = 1024;
1099 * amdgpu_switcheroo_set_state - set switcheroo state
1101 * @pdev: pci dev pointer
1102 * @state: vga_switcheroo state
1104 * Callback for the switcheroo driver. Suspends or resumes the
1105 * the asics before or after it is powered up using ACPI methods.
1107 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1109 struct drm_device *dev = pci_get_drvdata(pdev);
1111 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1114 if (state == VGA_SWITCHEROO_ON) {
1115 pr_info("amdgpu: switched on\n");
1116 /* don't suspend or resume card normally */
1117 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1119 amdgpu_device_resume(dev, true, true);
1121 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1122 drm_kms_helper_poll_enable(dev);
1124 pr_info("amdgpu: switched off\n");
1125 drm_kms_helper_poll_disable(dev);
1126 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1127 amdgpu_device_suspend(dev, true, true);
1128 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1133 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1135 * @pdev: pci dev pointer
1137 * Callback for the switcheroo driver. Check of the switcheroo
1138 * state can be changed.
1139 * Returns true if the state can be changed, false if not.
1141 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1143 struct drm_device *dev = pci_get_drvdata(pdev);
1146 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1147 * locking inversion with the driver load path. And the access here is
1148 * completely racy anyway. So don't bother with locking for now.
1150 return dev->open_count == 0;
1153 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1154 .set_gpu_state = amdgpu_switcheroo_set_state,
1156 .can_switch = amdgpu_switcheroo_can_switch,
1159 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1160 enum amd_ip_block_type block_type,
1161 enum amd_clockgating_state state)
1165 for (i = 0; i < adev->num_ip_blocks; i++) {
1166 if (!adev->ip_blocks[i].status.valid)
1168 if (adev->ip_blocks[i].version->type != block_type)
1170 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1172 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1173 (void *)adev, state);
1175 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1176 adev->ip_blocks[i].version->funcs->name, r);
1181 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1182 enum amd_ip_block_type block_type,
1183 enum amd_powergating_state state)
1187 for (i = 0; i < adev->num_ip_blocks; i++) {
1188 if (!adev->ip_blocks[i].status.valid)
1190 if (adev->ip_blocks[i].version->type != block_type)
1192 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1194 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1195 (void *)adev, state);
1197 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1198 adev->ip_blocks[i].version->funcs->name, r);
1203 void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1207 for (i = 0; i < adev->num_ip_blocks; i++) {
1208 if (!adev->ip_blocks[i].status.valid)
1210 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1211 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1215 int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1216 enum amd_ip_block_type block_type)
1220 for (i = 0; i < adev->num_ip_blocks; i++) {
1221 if (!adev->ip_blocks[i].status.valid)
1223 if (adev->ip_blocks[i].version->type == block_type) {
1224 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1234 bool amdgpu_is_idle(struct amdgpu_device *adev,
1235 enum amd_ip_block_type block_type)
1239 for (i = 0; i < adev->num_ip_blocks; i++) {
1240 if (!adev->ip_blocks[i].status.valid)
1242 if (adev->ip_blocks[i].version->type == block_type)
1243 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1249 struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1250 enum amd_ip_block_type type)
1254 for (i = 0; i < adev->num_ip_blocks; i++)
1255 if (adev->ip_blocks[i].version->type == type)
1256 return &adev->ip_blocks[i];
1262 * amdgpu_ip_block_version_cmp
1264 * @adev: amdgpu_device pointer
1265 * @type: enum amd_ip_block_type
1266 * @major: major version
1267 * @minor: minor version
1269 * return 0 if equal or greater
1270 * return 1 if smaller or the ip_block doesn't exist
1272 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1273 enum amd_ip_block_type type,
1274 u32 major, u32 minor)
1276 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
1278 if (ip_block && ((ip_block->version->major > major) ||
1279 ((ip_block->version->major == major) &&
1280 (ip_block->version->minor >= minor))))
1287 * amdgpu_ip_block_add
1289 * @adev: amdgpu_device pointer
1290 * @ip_block_version: pointer to the IP to add
1292 * Adds the IP block driver information to the collection of IPs
1295 int amdgpu_ip_block_add(struct amdgpu_device *adev,
1296 const struct amdgpu_ip_block_version *ip_block_version)
1298 if (!ip_block_version)
1301 DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1302 ip_block_version->funcs->name);
1304 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1309 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1311 adev->enable_virtual_display = false;
1313 if (amdgpu_virtual_display) {
1314 struct drm_device *ddev = adev->ddev;
1315 const char *pci_address_name = pci_name(ddev->pdev);
1316 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1318 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1319 pciaddstr_tmp = pciaddstr;
1320 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1321 pciaddname = strsep(&pciaddname_tmp, ",");
1322 if (!strcmp("all", pciaddname)
1323 || !strcmp(pci_address_name, pciaddname)) {
1327 adev->enable_virtual_display = true;
1330 res = kstrtol(pciaddname_tmp, 10,
1338 adev->mode_info.num_crtc = num_crtc;
1340 adev->mode_info.num_crtc = 1;
1346 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1347 amdgpu_virtual_display, pci_address_name,
1348 adev->enable_virtual_display, adev->mode_info.num_crtc);
1354 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1356 const char *chip_name;
1359 const struct gpu_info_firmware_header_v1_0 *hdr;
1361 adev->firmware.gpu_info_fw = NULL;
1363 switch (adev->asic_type) {
1367 case CHIP_POLARIS11:
1368 case CHIP_POLARIS10:
1369 case CHIP_POLARIS12:
1372 #ifdef CONFIG_DRM_AMDGPU_SI
1379 #ifdef CONFIG_DRM_AMDGPU_CIK
1389 chip_name = "vega10";
1392 chip_name = "raven";
1396 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1397 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1400 "Failed to load gpu_info firmware \"%s\"\n",
1404 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1407 "Failed to validate gpu_info firmware \"%s\"\n",
1412 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1413 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1415 switch (hdr->version_major) {
1418 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1419 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1420 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1422 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1423 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1424 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1425 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1426 adev->gfx.config.max_texture_channel_caches =
1427 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1428 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1429 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1430 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1431 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1432 adev->gfx.config.double_offchip_lds_buf =
1433 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1434 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1435 adev->gfx.cu_info.max_waves_per_simd =
1436 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1437 adev->gfx.cu_info.max_scratch_slots_per_cu =
1438 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1439 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1444 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1452 static int amdgpu_early_init(struct amdgpu_device *adev)
1456 amdgpu_device_enable_virtual_display(adev);
1458 switch (adev->asic_type) {
1462 case CHIP_POLARIS11:
1463 case CHIP_POLARIS10:
1464 case CHIP_POLARIS12:
1467 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1468 adev->family = AMDGPU_FAMILY_CZ;
1470 adev->family = AMDGPU_FAMILY_VI;
1472 r = vi_set_ip_blocks(adev);
1476 #ifdef CONFIG_DRM_AMDGPU_SI
1482 adev->family = AMDGPU_FAMILY_SI;
1483 r = si_set_ip_blocks(adev);
1488 #ifdef CONFIG_DRM_AMDGPU_CIK
1494 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1495 adev->family = AMDGPU_FAMILY_CI;
1497 adev->family = AMDGPU_FAMILY_KV;
1499 r = cik_set_ip_blocks(adev);
1506 if (adev->asic_type == CHIP_RAVEN)
1507 adev->family = AMDGPU_FAMILY_RV;
1509 adev->family = AMDGPU_FAMILY_AI;
1511 r = soc15_set_ip_blocks(adev);
1516 /* FIXME: not supported yet */
1520 r = amdgpu_device_parse_gpu_info_fw(adev);
1524 if (amdgpu_sriov_vf(adev)) {
1525 r = amdgpu_virt_request_full_gpu(adev, true);
1530 for (i = 0; i < adev->num_ip_blocks; i++) {
1531 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1532 DRM_ERROR("disabled ip block: %d <%s>\n",
1533 i, adev->ip_blocks[i].version->funcs->name);
1534 adev->ip_blocks[i].status.valid = false;
1536 if (adev->ip_blocks[i].version->funcs->early_init) {
1537 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1539 adev->ip_blocks[i].status.valid = false;
1541 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1542 adev->ip_blocks[i].version->funcs->name, r);
1545 adev->ip_blocks[i].status.valid = true;
1548 adev->ip_blocks[i].status.valid = true;
1553 adev->cg_flags &= amdgpu_cg_mask;
1554 adev->pg_flags &= amdgpu_pg_mask;
1559 static int amdgpu_init(struct amdgpu_device *adev)
1563 for (i = 0; i < adev->num_ip_blocks; i++) {
1564 if (!adev->ip_blocks[i].status.valid)
1566 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1568 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1569 adev->ip_blocks[i].version->funcs->name, r);
1572 adev->ip_blocks[i].status.sw = true;
1573 /* need to do gmc hw init early so we can allocate gpu mem */
1574 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1575 r = amdgpu_vram_scratch_init(adev);
1577 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1580 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1582 DRM_ERROR("hw_init %d failed %d\n", i, r);
1585 r = amdgpu_wb_init(adev);
1587 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
1590 adev->ip_blocks[i].status.hw = true;
1592 /* right after GMC hw init, we create CSA */
1593 if (amdgpu_sriov_vf(adev)) {
1594 r = amdgpu_allocate_static_csa(adev);
1596 DRM_ERROR("allocate CSA failed %d\n", r);
1603 for (i = 0; i < adev->num_ip_blocks; i++) {
1604 if (!adev->ip_blocks[i].status.sw)
1606 /* gmc hw init is done early */
1607 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
1609 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1611 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1612 adev->ip_blocks[i].version->funcs->name, r);
1615 adev->ip_blocks[i].status.hw = true;
1621 static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
1623 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1626 static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
1628 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1629 AMDGPU_RESET_MAGIC_NUM);
1632 static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
1636 for (i = 0; i < adev->num_ip_blocks; i++) {
1637 if (!adev->ip_blocks[i].status.valid)
1639 /* skip CG for VCE/UVD, it's handled specially */
1640 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1641 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1642 /* enable clockgating to save power */
1643 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1646 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1647 adev->ip_blocks[i].version->funcs->name, r);
1655 static int amdgpu_late_init(struct amdgpu_device *adev)
1659 for (i = 0; i < adev->num_ip_blocks; i++) {
1660 if (!adev->ip_blocks[i].status.valid)
1662 if (adev->ip_blocks[i].version->funcs->late_init) {
1663 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1665 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1666 adev->ip_blocks[i].version->funcs->name, r);
1669 adev->ip_blocks[i].status.late_initialized = true;
1673 mod_delayed_work(system_wq, &adev->late_init_work,
1674 msecs_to_jiffies(AMDGPU_RESUME_MS));
1676 amdgpu_fill_reset_magic(adev);
1681 static int amdgpu_fini(struct amdgpu_device *adev)
1685 /* need to disable SMC first */
1686 for (i = 0; i < adev->num_ip_blocks; i++) {
1687 if (!adev->ip_blocks[i].status.hw)
1689 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1690 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1691 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1692 AMD_CG_STATE_UNGATE);
1694 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1695 adev->ip_blocks[i].version->funcs->name, r);
1698 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1699 /* XXX handle errors */
1701 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1702 adev->ip_blocks[i].version->funcs->name, r);
1704 adev->ip_blocks[i].status.hw = false;
1709 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1710 if (!adev->ip_blocks[i].status.hw)
1712 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1713 amdgpu_wb_fini(adev);
1714 amdgpu_vram_scratch_fini(adev);
1717 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1718 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1719 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1720 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1721 AMD_CG_STATE_UNGATE);
1723 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1724 adev->ip_blocks[i].version->funcs->name, r);
1729 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1730 /* XXX handle errors */
1732 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1733 adev->ip_blocks[i].version->funcs->name, r);
1736 adev->ip_blocks[i].status.hw = false;
1739 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1740 if (!adev->ip_blocks[i].status.sw)
1742 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1743 /* XXX handle errors */
1745 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1746 adev->ip_blocks[i].version->funcs->name, r);
1748 adev->ip_blocks[i].status.sw = false;
1749 adev->ip_blocks[i].status.valid = false;
1752 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1753 if (!adev->ip_blocks[i].status.late_initialized)
1755 if (adev->ip_blocks[i].version->funcs->late_fini)
1756 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1757 adev->ip_blocks[i].status.late_initialized = false;
1760 if (amdgpu_sriov_vf(adev)) {
1761 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1762 amdgpu_virt_release_full_gpu(adev, false);
1768 static void amdgpu_late_init_func_handler(struct work_struct *work)
1770 struct amdgpu_device *adev =
1771 container_of(work, struct amdgpu_device, late_init_work.work);
1772 amdgpu_late_set_cg_state(adev);
1775 int amdgpu_suspend(struct amdgpu_device *adev)
1779 if (amdgpu_sriov_vf(adev))
1780 amdgpu_virt_request_full_gpu(adev, false);
1782 /* ungate SMC block first */
1783 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1784 AMD_CG_STATE_UNGATE);
1786 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1789 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1790 if (!adev->ip_blocks[i].status.valid)
1792 /* ungate blocks so that suspend can properly shut them down */
1793 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1794 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1795 AMD_CG_STATE_UNGATE);
1797 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1798 adev->ip_blocks[i].version->funcs->name, r);
1801 /* XXX handle errors */
1802 r = adev->ip_blocks[i].version->funcs->suspend(adev);
1803 /* XXX handle errors */
1805 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1806 adev->ip_blocks[i].version->funcs->name, r);
1810 if (amdgpu_sriov_vf(adev))
1811 amdgpu_virt_release_full_gpu(adev, false);
1816 static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
1820 static enum amd_ip_block_type ip_order[] = {
1821 AMD_IP_BLOCK_TYPE_GMC,
1822 AMD_IP_BLOCK_TYPE_COMMON,
1823 AMD_IP_BLOCK_TYPE_IH,
1826 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1828 struct amdgpu_ip_block *block;
1830 for (j = 0; j < adev->num_ip_blocks; j++) {
1831 block = &adev->ip_blocks[j];
1833 if (block->version->type != ip_order[i] ||
1834 !block->status.valid)
1837 r = block->version->funcs->hw_init(adev);
1838 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1845 static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
1849 static enum amd_ip_block_type ip_order[] = {
1850 AMD_IP_BLOCK_TYPE_SMC,
1851 AMD_IP_BLOCK_TYPE_DCE,
1852 AMD_IP_BLOCK_TYPE_GFX,
1853 AMD_IP_BLOCK_TYPE_SDMA,
1854 AMD_IP_BLOCK_TYPE_UVD,
1855 AMD_IP_BLOCK_TYPE_VCE
1858 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1860 struct amdgpu_ip_block *block;
1862 for (j = 0; j < adev->num_ip_blocks; j++) {
1863 block = &adev->ip_blocks[j];
1865 if (block->version->type != ip_order[i] ||
1866 !block->status.valid)
1869 r = block->version->funcs->hw_init(adev);
1870 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1877 static int amdgpu_resume_phase1(struct amdgpu_device *adev)
1881 for (i = 0; i < adev->num_ip_blocks; i++) {
1882 if (!adev->ip_blocks[i].status.valid)
1884 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1885 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1886 adev->ip_blocks[i].version->type ==
1887 AMD_IP_BLOCK_TYPE_IH) {
1888 r = adev->ip_blocks[i].version->funcs->resume(adev);
1890 DRM_ERROR("resume of IP block <%s> failed %d\n",
1891 adev->ip_blocks[i].version->funcs->name, r);
1900 static int amdgpu_resume_phase2(struct amdgpu_device *adev)
1904 for (i = 0; i < adev->num_ip_blocks; i++) {
1905 if (!adev->ip_blocks[i].status.valid)
1907 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1908 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1909 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1911 r = adev->ip_blocks[i].version->funcs->resume(adev);
1913 DRM_ERROR("resume of IP block <%s> failed %d\n",
1914 adev->ip_blocks[i].version->funcs->name, r);
1922 static int amdgpu_resume(struct amdgpu_device *adev)
1926 r = amdgpu_resume_phase1(adev);
1929 r = amdgpu_resume_phase2(adev);
1934 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1936 if (adev->is_atom_fw) {
1937 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1938 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1940 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1941 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1946 * amdgpu_device_init - initialize the driver
1948 * @adev: amdgpu_device pointer
1949 * @pdev: drm dev pointer
1950 * @pdev: pci dev pointer
1951 * @flags: driver flags
1953 * Initializes the driver info and hw (all asics).
1954 * Returns 0 for success or an error on failure.
1955 * Called at driver startup.
1957 int amdgpu_device_init(struct amdgpu_device *adev,
1958 struct drm_device *ddev,
1959 struct pci_dev *pdev,
1963 bool runtime = false;
1966 adev->shutdown = false;
1967 adev->dev = &pdev->dev;
1970 adev->flags = flags;
1971 adev->asic_type = flags & AMD_ASIC_MASK;
1972 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1973 adev->mc.gart_size = 512 * 1024 * 1024;
1974 adev->accel_working = false;
1975 adev->num_rings = 0;
1976 adev->mman.buffer_funcs = NULL;
1977 adev->mman.buffer_funcs_ring = NULL;
1978 adev->vm_manager.vm_pte_funcs = NULL;
1979 adev->vm_manager.vm_pte_num_rings = 0;
1980 adev->gart.gart_funcs = NULL;
1981 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1983 adev->smc_rreg = &amdgpu_invalid_rreg;
1984 adev->smc_wreg = &amdgpu_invalid_wreg;
1985 adev->pcie_rreg = &amdgpu_invalid_rreg;
1986 adev->pcie_wreg = &amdgpu_invalid_wreg;
1987 adev->pciep_rreg = &amdgpu_invalid_rreg;
1988 adev->pciep_wreg = &amdgpu_invalid_wreg;
1989 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1990 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1991 adev->didt_rreg = &amdgpu_invalid_rreg;
1992 adev->didt_wreg = &amdgpu_invalid_wreg;
1993 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1994 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
1995 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1996 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1999 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2000 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2001 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
2003 /* mutex initialization are all done here so we
2004 * can recall function without having locking issues */
2005 atomic_set(&adev->irq.ih.lock, 0);
2006 mutex_init(&adev->firmware.mutex);
2007 mutex_init(&adev->pm.mutex);
2008 mutex_init(&adev->gfx.gpu_clock_mutex);
2009 mutex_init(&adev->srbm_mutex);
2010 mutex_init(&adev->grbm_idx_mutex);
2011 mutex_init(&adev->mn_lock);
2012 hash_init(adev->mn_hash);
2014 amdgpu_check_arguments(adev);
2016 spin_lock_init(&adev->mmio_idx_lock);
2017 spin_lock_init(&adev->smc_idx_lock);
2018 spin_lock_init(&adev->pcie_idx_lock);
2019 spin_lock_init(&adev->uvd_ctx_idx_lock);
2020 spin_lock_init(&adev->didt_idx_lock);
2021 spin_lock_init(&adev->gc_cac_idx_lock);
2022 spin_lock_init(&adev->se_cac_idx_lock);
2023 spin_lock_init(&adev->audio_endpt_idx_lock);
2024 spin_lock_init(&adev->mm_stats.lock);
2026 INIT_LIST_HEAD(&adev->shadow_list);
2027 mutex_init(&adev->shadow_list_lock);
2029 INIT_LIST_HEAD(&adev->gtt_list);
2030 spin_lock_init(&adev->gtt_list_lock);
2032 INIT_LIST_HEAD(&adev->ring_lru_list);
2033 spin_lock_init(&adev->ring_lru_list_lock);
2035 INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
2037 /* Registers mapping */
2038 /* TODO: block userspace mapping of io register */
2039 if (adev->asic_type >= CHIP_BONAIRE) {
2040 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2041 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2043 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2044 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2047 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2048 if (adev->rmmio == NULL) {
2051 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2052 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2054 if (adev->asic_type >= CHIP_BONAIRE)
2055 /* doorbell bar mapping */
2056 amdgpu_doorbell_init(adev);
2058 /* io port mapping */
2059 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2060 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2061 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2062 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2066 if (adev->rio_mem == NULL)
2067 DRM_INFO("PCI I/O BAR is not found.\n");
2069 /* early init functions */
2070 r = amdgpu_early_init(adev);
2074 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2075 /* this will fail for cards that aren't VGA class devices, just
2077 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
2079 if (amdgpu_runtime_pm == 1)
2081 if (amdgpu_device_is_px(ddev))
2083 if (!pci_is_thunderbolt_attached(adev->pdev))
2084 vga_switcheroo_register_client(adev->pdev,
2085 &amdgpu_switcheroo_ops, runtime);
2087 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2090 if (!amdgpu_get_bios(adev)) {
2095 r = amdgpu_atombios_init(adev);
2097 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2098 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2102 /* detect if we are with an SRIOV vbios */
2103 amdgpu_device_detect_sriov_bios(adev);
2105 /* Post card if necessary */
2106 if (amdgpu_vpost_needed(adev)) {
2108 dev_err(adev->dev, "no vBIOS found\n");
2109 amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2113 DRM_INFO("GPU posting now...\n");
2114 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2116 dev_err(adev->dev, "gpu post error!\n");
2117 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
2121 DRM_INFO("GPU post is not needed\n");
2124 if (adev->is_atom_fw) {
2125 /* Initialize clocks */
2126 r = amdgpu_atomfirmware_get_clock_info(adev);
2128 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2129 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2133 /* Initialize clocks */
2134 r = amdgpu_atombios_get_clock_info(adev);
2136 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2137 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2140 /* init i2c buses */
2141 amdgpu_atombios_i2c_init(adev);
2145 r = amdgpu_fence_driver_init(adev);
2147 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2148 amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2152 /* init the mode config */
2153 drm_mode_config_init(adev->ddev);
2155 r = amdgpu_init(adev);
2157 dev_err(adev->dev, "amdgpu_init failed\n");
2158 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2163 adev->accel_working = true;
2165 amdgpu_vm_check_compute_bug(adev);
2167 /* Initialize the buffer migration limit. */
2168 if (amdgpu_moverate >= 0)
2169 max_MBps = amdgpu_moverate;
2171 max_MBps = 8; /* Allow 8 MB/s. */
2172 /* Get a log2 for easy divisions. */
2173 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2175 r = amdgpu_ib_pool_init(adev);
2177 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2178 amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2182 r = amdgpu_ib_ring_tests(adev);
2184 DRM_ERROR("ib ring test failed (%d).\n", r);
2186 amdgpu_fbdev_init(adev);
2188 r = amdgpu_gem_debugfs_init(adev);
2190 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2192 r = amdgpu_debugfs_regs_init(adev);
2194 DRM_ERROR("registering register debugfs failed (%d).\n", r);
2196 r = amdgpu_debugfs_test_ib_ring_init(adev);
2198 DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
2200 r = amdgpu_debugfs_firmware_init(adev);
2202 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2204 if ((amdgpu_testing & 1)) {
2205 if (adev->accel_working)
2206 amdgpu_test_moves(adev);
2208 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2210 if (amdgpu_benchmarking) {
2211 if (adev->accel_working)
2212 amdgpu_benchmark(adev, amdgpu_benchmarking);
2214 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2217 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2218 * explicit gating rather than handling it automatically.
2220 r = amdgpu_late_init(adev);
2222 dev_err(adev->dev, "amdgpu_late_init failed\n");
2223 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2230 amdgpu_vf_error_trans_all(adev);
2232 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2237 * amdgpu_device_fini - tear down the driver
2239 * @adev: amdgpu_device pointer
2241 * Tear down the driver info (all asics).
2242 * Called at driver shutdown.
2244 void amdgpu_device_fini(struct amdgpu_device *adev)
2248 DRM_INFO("amdgpu: finishing device.\n");
2249 adev->shutdown = true;
2250 if (adev->mode_info.mode_config_initialized)
2251 drm_crtc_force_disable_all(adev->ddev);
2252 /* evict vram memory */
2253 amdgpu_bo_evict_vram(adev);
2254 amdgpu_ib_pool_fini(adev);
2255 amdgpu_fence_driver_fini(adev);
2256 amdgpu_fbdev_fini(adev);
2257 r = amdgpu_fini(adev);
2258 if (adev->firmware.gpu_info_fw) {
2259 release_firmware(adev->firmware.gpu_info_fw);
2260 adev->firmware.gpu_info_fw = NULL;
2262 adev->accel_working = false;
2263 cancel_delayed_work_sync(&adev->late_init_work);
2264 /* free i2c buses */
2265 amdgpu_i2c_fini(adev);
2266 amdgpu_atombios_fini(adev);
2269 if (!pci_is_thunderbolt_attached(adev->pdev))
2270 vga_switcheroo_unregister_client(adev->pdev);
2271 if (adev->flags & AMD_IS_PX)
2272 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2273 vga_client_register(adev->pdev, NULL, NULL, NULL);
2275 pci_iounmap(adev->pdev, adev->rio_mem);
2276 adev->rio_mem = NULL;
2277 iounmap(adev->rmmio);
2279 if (adev->asic_type >= CHIP_BONAIRE)
2280 amdgpu_doorbell_fini(adev);
2281 amdgpu_debugfs_regs_cleanup(adev);
2289 * amdgpu_device_suspend - initiate device suspend
2291 * @pdev: drm dev pointer
2292 * @state: suspend state
2294 * Puts the hw in the suspend state (all asics).
2295 * Returns 0 for success or an error on failure.
2296 * Called at driver suspend.
2298 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2300 struct amdgpu_device *adev;
2301 struct drm_crtc *crtc;
2302 struct drm_connector *connector;
2305 if (dev == NULL || dev->dev_private == NULL) {
2309 adev = dev->dev_private;
2311 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2314 drm_kms_helper_poll_disable(dev);
2316 /* turn off display hw */
2317 drm_modeset_lock_all(dev);
2318 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2319 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2321 drm_modeset_unlock_all(dev);
2323 amdgpu_amdkfd_suspend(adev);
2325 /* unpin the front buffers and cursors */
2326 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2327 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2328 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2329 struct amdgpu_bo *robj;
2331 if (amdgpu_crtc->cursor_bo) {
2332 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2333 r = amdgpu_bo_reserve(aobj, true);
2335 amdgpu_bo_unpin(aobj);
2336 amdgpu_bo_unreserve(aobj);
2340 if (rfb == NULL || rfb->obj == NULL) {
2343 robj = gem_to_amdgpu_bo(rfb->obj);
2344 /* don't unpin kernel fb objects */
2345 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2346 r = amdgpu_bo_reserve(robj, true);
2348 amdgpu_bo_unpin(robj);
2349 amdgpu_bo_unreserve(robj);
2353 /* evict vram memory */
2354 amdgpu_bo_evict_vram(adev);
2356 amdgpu_fence_driver_suspend(adev);
2358 r = amdgpu_suspend(adev);
2360 /* evict remaining vram memory
2361 * This second call to evict vram is to evict the gart page table
2364 amdgpu_bo_evict_vram(adev);
2366 amdgpu_atombios_scratch_regs_save(adev);
2367 pci_save_state(dev->pdev);
2369 /* Shut down the device */
2370 pci_disable_device(dev->pdev);
2371 pci_set_power_state(dev->pdev, PCI_D3hot);
2373 r = amdgpu_asic_reset(adev);
2375 DRM_ERROR("amdgpu asic reset failed\n");
2380 amdgpu_fbdev_set_suspend(adev, 1);
2387 * amdgpu_device_resume - initiate device resume
2389 * @pdev: drm dev pointer
2391 * Bring the hw back to operating state (all asics).
2392 * Returns 0 for success or an error on failure.
2393 * Called at driver resume.
2395 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2397 struct drm_connector *connector;
2398 struct amdgpu_device *adev = dev->dev_private;
2399 struct drm_crtc *crtc;
2402 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2409 pci_set_power_state(dev->pdev, PCI_D0);
2410 pci_restore_state(dev->pdev);
2411 r = pci_enable_device(dev->pdev);
2415 amdgpu_atombios_scratch_regs_restore(adev);
2418 if (amdgpu_need_post(adev)) {
2419 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2421 DRM_ERROR("amdgpu asic init failed\n");
2424 r = amdgpu_resume(adev);
2426 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
2429 amdgpu_fence_driver_resume(adev);
2432 r = amdgpu_ib_ring_tests(adev);
2434 DRM_ERROR("ib ring test failed (%d).\n", r);
2437 r = amdgpu_late_init(adev);
2442 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2443 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2445 if (amdgpu_crtc->cursor_bo) {
2446 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2447 r = amdgpu_bo_reserve(aobj, true);
2449 r = amdgpu_bo_pin(aobj,
2450 AMDGPU_GEM_DOMAIN_VRAM,
2451 &amdgpu_crtc->cursor_addr);
2453 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2454 amdgpu_bo_unreserve(aobj);
2458 r = amdgpu_amdkfd_resume(adev);
2462 /* blat the mode back in */
2464 drm_helper_resume_force_mode(dev);
2465 /* turn on display hw */
2466 drm_modeset_lock_all(dev);
2467 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2468 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2470 drm_modeset_unlock_all(dev);
2473 drm_kms_helper_poll_enable(dev);
2476 * Most of the connector probing functions try to acquire runtime pm
2477 * refs to ensure that the GPU is powered on when connector polling is
2478 * performed. Since we're calling this from a runtime PM callback,
2479 * trying to acquire rpm refs will cause us to deadlock.
2481 * Since we're guaranteed to be holding the rpm lock, it's safe to
2482 * temporarily disable the rpm helpers so this doesn't deadlock us.
2485 dev->dev->power.disable_depth++;
2487 drm_helper_hpd_irq_event(dev);
2489 dev->dev->power.disable_depth--;
2493 amdgpu_fbdev_set_suspend(adev, 0);
2502 static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2505 bool asic_hang = false;
2507 for (i = 0; i < adev->num_ip_blocks; i++) {
2508 if (!adev->ip_blocks[i].status.valid)
2510 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2511 adev->ip_blocks[i].status.hang =
2512 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2513 if (adev->ip_blocks[i].status.hang) {
2514 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2521 static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
2525 for (i = 0; i < adev->num_ip_blocks; i++) {
2526 if (!adev->ip_blocks[i].status.valid)
2528 if (adev->ip_blocks[i].status.hang &&
2529 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2530 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2539 static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2543 for (i = 0; i < adev->num_ip_blocks; i++) {
2544 if (!adev->ip_blocks[i].status.valid)
2546 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2547 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2548 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2549 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2550 if (adev->ip_blocks[i].status.hang) {
2551 DRM_INFO("Some block need full reset!\n");
2559 static int amdgpu_soft_reset(struct amdgpu_device *adev)
2563 for (i = 0; i < adev->num_ip_blocks; i++) {
2564 if (!adev->ip_blocks[i].status.valid)
2566 if (adev->ip_blocks[i].status.hang &&
2567 adev->ip_blocks[i].version->funcs->soft_reset) {
2568 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2577 static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2581 for (i = 0; i < adev->num_ip_blocks; i++) {
2582 if (!adev->ip_blocks[i].status.valid)
2584 if (adev->ip_blocks[i].status.hang &&
2585 adev->ip_blocks[i].version->funcs->post_soft_reset)
2586 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2594 bool amdgpu_need_backup(struct amdgpu_device *adev)
2596 if (adev->flags & AMD_IS_APU)
2599 return amdgpu_lockup_timeout > 0 ? true : false;
2602 static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2603 struct amdgpu_ring *ring,
2604 struct amdgpu_bo *bo,
2605 struct dma_fence **fence)
2613 r = amdgpu_bo_reserve(bo, true);
2616 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2617 /* if bo has been evicted, then no need to recover */
2618 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2619 r = amdgpu_bo_validate(bo->shadow);
2621 DRM_ERROR("bo validate failed!\n");
2625 r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
2627 DRM_ERROR("%p bind failed\n", bo->shadow);
2631 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2634 DRM_ERROR("recover page table failed!\n");
2639 amdgpu_bo_unreserve(bo);
2644 * amdgpu_sriov_gpu_reset - reset the asic
2646 * @adev: amdgpu device pointer
2647 * @job: which job trigger hang
2649 * Attempt the reset the GPU if it has hung (all asics).
2651 * Returns 0 for success or an error on failure.
2653 int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
2657 struct amdgpu_bo *bo, *tmp;
2658 struct amdgpu_ring *ring;
2659 struct dma_fence *fence = NULL, *next = NULL;
2661 mutex_lock(&adev->virt.lock_reset);
2662 atomic_inc(&adev->gpu_reset_counter);
2663 adev->gfx.in_reset = true;
2666 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2668 /* we start from the ring trigger GPU hang */
2669 j = job ? job->ring->idx : 0;
2671 /* block scheduler */
2672 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2673 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2674 if (!ring || !ring->sched.thread)
2677 kthread_park(ring->sched.thread);
2682 /* here give the last chance to check if job removed from mirror-list
2683 * since we already pay some time on kthread_park */
2684 if (job && list_empty(&job->base.node)) {
2685 kthread_unpark(ring->sched.thread);
2689 if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
2690 amd_sched_job_kickout(&job->base);
2692 /* only do job_reset on the hang ring if @job not NULL */
2693 amd_sched_hw_job_reset(&ring->sched);
2695 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2696 amdgpu_fence_driver_force_completion_ring(ring);
2699 /* request to take full control of GPU before re-initialization */
2701 amdgpu_virt_reset_gpu(adev);
2703 amdgpu_virt_request_full_gpu(adev, true);
2706 /* Resume IP prior to SMC */
2707 amdgpu_sriov_reinit_early(adev);
2709 /* we need recover gart prior to run SMC/CP/SDMA resume */
2710 amdgpu_ttm_recover_gart(adev);
2712 /* now we are okay to resume SMC/CP/SDMA */
2713 amdgpu_sriov_reinit_late(adev);
2715 amdgpu_irq_gpu_reset_resume_helper(adev);
2717 if (amdgpu_ib_ring_tests(adev))
2718 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2720 /* release full control of GPU after ib test */
2721 amdgpu_virt_release_full_gpu(adev, true);
2723 DRM_INFO("recover vram bo from shadow\n");
2725 ring = adev->mman.buffer_funcs_ring;
2726 mutex_lock(&adev->shadow_list_lock);
2727 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2729 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2731 r = dma_fence_wait(fence, false);
2733 WARN(r, "recovery from shadow isn't completed\n");
2738 dma_fence_put(fence);
2741 mutex_unlock(&adev->shadow_list_lock);
2744 r = dma_fence_wait(fence, false);
2746 WARN(r, "recovery from shadow isn't completed\n");
2748 dma_fence_put(fence);
2750 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2751 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2752 if (!ring || !ring->sched.thread)
2755 if (job && j != i) {
2756 kthread_unpark(ring->sched.thread);
2760 amd_sched_job_recovery(&ring->sched);
2761 kthread_unpark(ring->sched.thread);
2764 drm_helper_resume_force_mode(adev->ddev);
2766 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2768 /* bad news, how to tell it to userspace ? */
2769 dev_info(adev->dev, "GPU reset failed\n");
2771 dev_info(adev->dev, "GPU reset successed!\n");
2774 adev->gfx.in_reset = false;
2775 mutex_unlock(&adev->virt.lock_reset);
2780 * amdgpu_gpu_reset - reset the asic
2782 * @adev: amdgpu device pointer
2784 * Attempt the reset the GPU if it has hung (all asics).
2785 * Returns 0 for success or an error on failure.
2787 int amdgpu_gpu_reset(struct amdgpu_device *adev)
2791 bool need_full_reset, vram_lost = false;
2793 if (!amdgpu_check_soft_reset(adev)) {
2794 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2798 atomic_inc(&adev->gpu_reset_counter);
2801 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2803 /* block scheduler */
2804 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2805 struct amdgpu_ring *ring = adev->rings[i];
2807 if (!ring || !ring->sched.thread)
2809 kthread_park(ring->sched.thread);
2810 amd_sched_hw_job_reset(&ring->sched);
2812 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2813 amdgpu_fence_driver_force_completion(adev);
2815 need_full_reset = amdgpu_need_full_reset(adev);
2817 if (!need_full_reset) {
2818 amdgpu_pre_soft_reset(adev);
2819 r = amdgpu_soft_reset(adev);
2820 amdgpu_post_soft_reset(adev);
2821 if (r || amdgpu_check_soft_reset(adev)) {
2822 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2823 need_full_reset = true;
2827 if (need_full_reset) {
2828 r = amdgpu_suspend(adev);
2831 amdgpu_atombios_scratch_regs_save(adev);
2832 r = amdgpu_asic_reset(adev);
2833 amdgpu_atombios_scratch_regs_restore(adev);
2835 amdgpu_atom_asic_init(adev->mode_info.atom_context);
2838 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2839 r = amdgpu_resume_phase1(adev);
2842 vram_lost = amdgpu_check_vram_lost(adev);
2844 DRM_ERROR("VRAM is lost!\n");
2845 atomic_inc(&adev->vram_lost_counter);
2847 r = amdgpu_ttm_recover_gart(adev);
2850 r = amdgpu_resume_phase2(adev);
2854 amdgpu_fill_reset_magic(adev);
2859 amdgpu_irq_gpu_reset_resume_helper(adev);
2860 r = amdgpu_ib_ring_tests(adev);
2862 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2863 r = amdgpu_suspend(adev);
2864 need_full_reset = true;
2868 * recovery vm page tables, since we cannot depend on VRAM is
2869 * consistent after gpu full reset.
2871 if (need_full_reset && amdgpu_need_backup(adev)) {
2872 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2873 struct amdgpu_bo *bo, *tmp;
2874 struct dma_fence *fence = NULL, *next = NULL;
2876 DRM_INFO("recover vram bo from shadow\n");
2877 mutex_lock(&adev->shadow_list_lock);
2878 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2880 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2882 r = dma_fence_wait(fence, false);
2884 WARN(r, "recovery from shadow isn't completed\n");
2889 dma_fence_put(fence);
2892 mutex_unlock(&adev->shadow_list_lock);
2894 r = dma_fence_wait(fence, false);
2896 WARN(r, "recovery from shadow isn't completed\n");
2898 dma_fence_put(fence);
2900 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2901 struct amdgpu_ring *ring = adev->rings[i];
2903 if (!ring || !ring->sched.thread)
2906 amd_sched_job_recovery(&ring->sched);
2907 kthread_unpark(ring->sched.thread);
2910 dev_err(adev->dev, "asic resume failed (%d).\n", r);
2911 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
2912 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2913 if (adev->rings[i] && adev->rings[i]->sched.thread) {
2914 kthread_unpark(adev->rings[i]->sched.thread);
2919 drm_helper_resume_force_mode(adev->ddev);
2921 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2923 /* bad news, how to tell it to userspace ? */
2924 dev_info(adev->dev, "GPU reset failed\n");
2925 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
2928 dev_info(adev->dev, "GPU reset successed!\n");
2931 amdgpu_vf_error_trans_all(adev);
2935 void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2940 if (amdgpu_pcie_gen_cap)
2941 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2943 if (amdgpu_pcie_lane_cap)
2944 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2946 /* covers APUs as well */
2947 if (pci_is_root_bus(adev->pdev->bus)) {
2948 if (adev->pm.pcie_gen_mask == 0)
2949 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2950 if (adev->pm.pcie_mlw_mask == 0)
2951 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2955 if (adev->pm.pcie_gen_mask == 0) {
2956 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2958 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2959 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2960 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2962 if (mask & DRM_PCIE_SPEED_25)
2963 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2964 if (mask & DRM_PCIE_SPEED_50)
2965 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2966 if (mask & DRM_PCIE_SPEED_80)
2967 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2969 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2972 if (adev->pm.pcie_mlw_mask == 0) {
2973 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2977 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2978 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2979 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2980 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2981 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2982 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2983 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2986 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2987 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2988 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2989 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2990 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2991 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2994 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2995 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2996 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2997 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2998 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3001 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3002 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3003 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3004 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3007 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3008 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3009 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3012 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3013 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3016 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3022 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3030 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
3031 const struct drm_info_list *files,
3036 for (i = 0; i < adev->debugfs_count; i++) {
3037 if (adev->debugfs[i].files == files) {
3038 /* Already registered */
3043 i = adev->debugfs_count + 1;
3044 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
3045 DRM_ERROR("Reached maximum number of debugfs components.\n");
3046 DRM_ERROR("Report so we increase "
3047 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
3050 adev->debugfs[adev->debugfs_count].files = files;
3051 adev->debugfs[adev->debugfs_count].num_files = nfiles;
3052 adev->debugfs_count = i;
3053 #if defined(CONFIG_DEBUG_FS)
3054 drm_debugfs_create_files(files, nfiles,
3055 adev->ddev->primary->debugfs_root,
3056 adev->ddev->primary);
3061 #if defined(CONFIG_DEBUG_FS)
3063 static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
3064 size_t size, loff_t *pos)
3066 struct amdgpu_device *adev = file_inode(f)->i_private;
3069 bool pm_pg_lock, use_bank;
3070 unsigned instance_bank, sh_bank, se_bank;
3072 if (size & 0x3 || *pos & 0x3)
3075 /* are we reading registers for which a PG lock is necessary? */
3076 pm_pg_lock = (*pos >> 23) & 1;
3078 if (*pos & (1ULL << 62)) {
3079 se_bank = (*pos >> 24) & 0x3FF;
3080 sh_bank = (*pos >> 34) & 0x3FF;
3081 instance_bank = (*pos >> 44) & 0x3FF;
3083 if (se_bank == 0x3FF)
3084 se_bank = 0xFFFFFFFF;
3085 if (sh_bank == 0x3FF)
3086 sh_bank = 0xFFFFFFFF;
3087 if (instance_bank == 0x3FF)
3088 instance_bank = 0xFFFFFFFF;
3094 *pos &= (1UL << 22) - 1;
3097 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3098 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3100 mutex_lock(&adev->grbm_idx_mutex);
3101 amdgpu_gfx_select_se_sh(adev, se_bank,
3102 sh_bank, instance_bank);
3106 mutex_lock(&adev->pm.mutex);
3111 if (*pos > adev->rmmio_size)
3114 value = RREG32(*pos >> 2);
3115 r = put_user(value, (uint32_t *)buf);
3129 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3130 mutex_unlock(&adev->grbm_idx_mutex);
3134 mutex_unlock(&adev->pm.mutex);
3139 static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
3140 size_t size, loff_t *pos)
3142 struct amdgpu_device *adev = file_inode(f)->i_private;
3145 bool pm_pg_lock, use_bank;
3146 unsigned instance_bank, sh_bank, se_bank;
3148 if (size & 0x3 || *pos & 0x3)
3151 /* are we reading registers for which a PG lock is necessary? */
3152 pm_pg_lock = (*pos >> 23) & 1;
3154 if (*pos & (1ULL << 62)) {
3155 se_bank = (*pos >> 24) & 0x3FF;
3156 sh_bank = (*pos >> 34) & 0x3FF;
3157 instance_bank = (*pos >> 44) & 0x3FF;
3159 if (se_bank == 0x3FF)
3160 se_bank = 0xFFFFFFFF;
3161 if (sh_bank == 0x3FF)
3162 sh_bank = 0xFFFFFFFF;
3163 if (instance_bank == 0x3FF)
3164 instance_bank = 0xFFFFFFFF;
3170 *pos &= (1UL << 22) - 1;
3173 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3174 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3176 mutex_lock(&adev->grbm_idx_mutex);
3177 amdgpu_gfx_select_se_sh(adev, se_bank,
3178 sh_bank, instance_bank);
3182 mutex_lock(&adev->pm.mutex);
3187 if (*pos > adev->rmmio_size)
3190 r = get_user(value, (uint32_t *)buf);
3194 WREG32(*pos >> 2, value);
3203 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3204 mutex_unlock(&adev->grbm_idx_mutex);
3208 mutex_unlock(&adev->pm.mutex);
3213 static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
3214 size_t size, loff_t *pos)
3216 struct amdgpu_device *adev = file_inode(f)->i_private;
3220 if (size & 0x3 || *pos & 0x3)
3226 value = RREG32_PCIE(*pos >> 2);
3227 r = put_user(value, (uint32_t *)buf);
3240 static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3241 size_t size, loff_t *pos)
3243 struct amdgpu_device *adev = file_inode(f)->i_private;
3247 if (size & 0x3 || *pos & 0x3)
3253 r = get_user(value, (uint32_t *)buf);
3257 WREG32_PCIE(*pos >> 2, value);
3268 static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3269 size_t size, loff_t *pos)
3271 struct amdgpu_device *adev = file_inode(f)->i_private;
3275 if (size & 0x3 || *pos & 0x3)
3281 value = RREG32_DIDT(*pos >> 2);
3282 r = put_user(value, (uint32_t *)buf);
3295 static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3296 size_t size, loff_t *pos)
3298 struct amdgpu_device *adev = file_inode(f)->i_private;
3302 if (size & 0x3 || *pos & 0x3)
3308 r = get_user(value, (uint32_t *)buf);
3312 WREG32_DIDT(*pos >> 2, value);
3323 static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3324 size_t size, loff_t *pos)
3326 struct amdgpu_device *adev = file_inode(f)->i_private;
3330 if (size & 0x3 || *pos & 0x3)
3336 value = RREG32_SMC(*pos);
3337 r = put_user(value, (uint32_t *)buf);
3350 static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3351 size_t size, loff_t *pos)
3353 struct amdgpu_device *adev = file_inode(f)->i_private;
3357 if (size & 0x3 || *pos & 0x3)
3363 r = get_user(value, (uint32_t *)buf);
3367 WREG32_SMC(*pos, value);
3378 static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3379 size_t size, loff_t *pos)
3381 struct amdgpu_device *adev = file_inode(f)->i_private;
3384 uint32_t *config, no_regs = 0;
3386 if (size & 0x3 || *pos & 0x3)
3389 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
3393 /* version, increment each time something is added */
3394 config[no_regs++] = 3;
3395 config[no_regs++] = adev->gfx.config.max_shader_engines;
3396 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3397 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3398 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3399 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3400 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3401 config[no_regs++] = adev->gfx.config.max_gprs;
3402 config[no_regs++] = adev->gfx.config.max_gs_threads;
3403 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3404 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3405 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3406 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3407 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3408 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3409 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3410 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3411 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3412 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3413 config[no_regs++] = adev->gfx.config.num_gpus;
3414 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3415 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3416 config[no_regs++] = adev->gfx.config.gb_addr_config;
3417 config[no_regs++] = adev->gfx.config.num_rbs;
3420 config[no_regs++] = adev->rev_id;
3421 config[no_regs++] = adev->pg_flags;
3422 config[no_regs++] = adev->cg_flags;
3425 config[no_regs++] = adev->family;
3426 config[no_regs++] = adev->external_rev_id;
3429 config[no_regs++] = adev->pdev->device;
3430 config[no_regs++] = adev->pdev->revision;
3431 config[no_regs++] = adev->pdev->subsystem_device;
3432 config[no_regs++] = adev->pdev->subsystem_vendor;
3434 while (size && (*pos < no_regs * 4)) {
3437 value = config[*pos >> 2];
3438 r = put_user(value, (uint32_t *)buf);
3454 static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3455 size_t size, loff_t *pos)
3457 struct amdgpu_device *adev = file_inode(f)->i_private;
3458 int idx, x, outsize, r, valuesize;
3459 uint32_t values[16];
3461 if (size & 3 || *pos & 0x3)
3464 if (amdgpu_dpm == 0)
3467 /* convert offset to sensor number */
3470 valuesize = sizeof(values);
3471 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
3472 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
3473 else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3474 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3479 if (size > valuesize)
3486 r = put_user(values[x++], (int32_t *)buf);
3493 return !r ? outsize : r;
3496 static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3497 size_t size, loff_t *pos)
3499 struct amdgpu_device *adev = f->f_inode->i_private;
3502 uint32_t offset, se, sh, cu, wave, simd, data[32];
3504 if (size & 3 || *pos & 3)
3508 offset = (*pos & 0x7F);
3509 se = ((*pos >> 7) & 0xFF);
3510 sh = ((*pos >> 15) & 0xFF);
3511 cu = ((*pos >> 23) & 0xFF);
3512 wave = ((*pos >> 31) & 0xFF);
3513 simd = ((*pos >> 37) & 0xFF);
3515 /* switch to the specific se/sh/cu */
3516 mutex_lock(&adev->grbm_idx_mutex);
3517 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3520 if (adev->gfx.funcs->read_wave_data)
3521 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
3523 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3524 mutex_unlock(&adev->grbm_idx_mutex);
3529 while (size && (offset < x * 4)) {
3532 value = data[offset >> 2];
3533 r = put_user(value, (uint32_t *)buf);
3546 static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3547 size_t size, loff_t *pos)
3549 struct amdgpu_device *adev = f->f_inode->i_private;
3552 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3554 if (size & 3 || *pos & 3)
3558 offset = (*pos & 0xFFF); /* in dwords */
3559 se = ((*pos >> 12) & 0xFF);
3560 sh = ((*pos >> 20) & 0xFF);
3561 cu = ((*pos >> 28) & 0xFF);
3562 wave = ((*pos >> 36) & 0xFF);
3563 simd = ((*pos >> 44) & 0xFF);
3564 thread = ((*pos >> 52) & 0xFF);
3565 bank = ((*pos >> 60) & 1);
3567 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3571 /* switch to the specific se/sh/cu */
3572 mutex_lock(&adev->grbm_idx_mutex);
3573 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3576 if (adev->gfx.funcs->read_wave_vgprs)
3577 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3579 if (adev->gfx.funcs->read_wave_sgprs)
3580 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3583 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3584 mutex_unlock(&adev->grbm_idx_mutex);
3589 value = data[offset++];
3590 r = put_user(value, (uint32_t *)buf);
3606 static const struct file_operations amdgpu_debugfs_regs_fops = {
3607 .owner = THIS_MODULE,
3608 .read = amdgpu_debugfs_regs_read,
3609 .write = amdgpu_debugfs_regs_write,
3610 .llseek = default_llseek
3612 static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3613 .owner = THIS_MODULE,
3614 .read = amdgpu_debugfs_regs_didt_read,
3615 .write = amdgpu_debugfs_regs_didt_write,
3616 .llseek = default_llseek
3618 static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3619 .owner = THIS_MODULE,
3620 .read = amdgpu_debugfs_regs_pcie_read,
3621 .write = amdgpu_debugfs_regs_pcie_write,
3622 .llseek = default_llseek
3624 static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3625 .owner = THIS_MODULE,
3626 .read = amdgpu_debugfs_regs_smc_read,
3627 .write = amdgpu_debugfs_regs_smc_write,
3628 .llseek = default_llseek
3631 static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3632 .owner = THIS_MODULE,
3633 .read = amdgpu_debugfs_gca_config_read,
3634 .llseek = default_llseek
3637 static const struct file_operations amdgpu_debugfs_sensors_fops = {
3638 .owner = THIS_MODULE,
3639 .read = amdgpu_debugfs_sensor_read,
3640 .llseek = default_llseek
3643 static const struct file_operations amdgpu_debugfs_wave_fops = {
3644 .owner = THIS_MODULE,
3645 .read = amdgpu_debugfs_wave_read,
3646 .llseek = default_llseek
3648 static const struct file_operations amdgpu_debugfs_gpr_fops = {
3649 .owner = THIS_MODULE,
3650 .read = amdgpu_debugfs_gpr_read,
3651 .llseek = default_llseek
3654 static const struct file_operations *debugfs_regs[] = {
3655 &amdgpu_debugfs_regs_fops,
3656 &amdgpu_debugfs_regs_didt_fops,
3657 &amdgpu_debugfs_regs_pcie_fops,
3658 &amdgpu_debugfs_regs_smc_fops,
3659 &amdgpu_debugfs_gca_config_fops,
3660 &amdgpu_debugfs_sensors_fops,
3661 &amdgpu_debugfs_wave_fops,
3662 &amdgpu_debugfs_gpr_fops,
3665 static const char *debugfs_regs_names[] = {
3670 "amdgpu_gca_config",
3676 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3678 struct drm_minor *minor = adev->ddev->primary;
3679 struct dentry *ent, *root = minor->debugfs_root;
3682 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3683 ent = debugfs_create_file(debugfs_regs_names[i],
3684 S_IFREG | S_IRUGO, root,
3685 adev, debugfs_regs[i]);
3687 for (j = 0; j < i; j++) {
3688 debugfs_remove(adev->debugfs_regs[i]);
3689 adev->debugfs_regs[i] = NULL;
3691 return PTR_ERR(ent);
3695 i_size_write(ent->d_inode, adev->rmmio_size);
3696 adev->debugfs_regs[i] = ent;
3702 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3706 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3707 if (adev->debugfs_regs[i]) {
3708 debugfs_remove(adev->debugfs_regs[i]);
3709 adev->debugfs_regs[i] = NULL;
3714 static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
3716 struct drm_info_node *node = (struct drm_info_node *) m->private;
3717 struct drm_device *dev = node->minor->dev;
3718 struct amdgpu_device *adev = dev->dev_private;
3721 /* hold on the scheduler */
3722 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3723 struct amdgpu_ring *ring = adev->rings[i];
3725 if (!ring || !ring->sched.thread)
3727 kthread_park(ring->sched.thread);
3730 seq_printf(m, "run ib test:\n");
3731 r = amdgpu_ib_ring_tests(adev);
3733 seq_printf(m, "ib ring tests failed (%d).\n", r);
3735 seq_printf(m, "ib ring tests passed.\n");
3737 /* go on the scheduler */
3738 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3739 struct amdgpu_ring *ring = adev->rings[i];
3741 if (!ring || !ring->sched.thread)
3743 kthread_unpark(ring->sched.thread);
3749 static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
3750 {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
3753 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3755 return amdgpu_debugfs_add_files(adev,
3756 amdgpu_debugfs_test_ib_ring_list, 1);
3759 int amdgpu_debugfs_init(struct drm_minor *minor)
3764 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3768 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3772 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }