2 * Copyright 2017 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
30 #include "amdgpu_display.h"
31 #include "amdgpu_smu.h"
33 #include <linux/power_supply.h>
34 #include <linux/hwmon.h>
35 #include <linux/hwmon-sysfs.h>
36 #include <linux/nospec.h>
40 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
42 static const struct cg_flag_name clocks[] = {
43 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
44 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
45 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
46 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
47 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
48 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
49 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
50 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
51 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
52 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
53 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
54 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
55 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
56 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
57 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
58 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
59 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
60 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
61 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
62 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
63 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
64 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
65 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
66 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
70 void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
72 if (adev->pm.dpm_enabled) {
73 mutex_lock(&adev->pm.mutex);
74 if (power_supply_is_system_supplied() > 0)
75 adev->pm.ac_power = true;
77 adev->pm.ac_power = false;
78 if (adev->powerplay.pp_funcs->enable_bapm)
79 amdgpu_dpm_enable_bapm(adev, adev->pm.ac_power);
80 mutex_unlock(&adev->pm.mutex);
84 int amdgpu_dpm_read_sensor(struct amdgpu_device *adev, enum amd_pp_sensors sensor,
85 void *data, uint32_t *size)
92 if (is_support_sw_smu(adev))
93 ret = smu_read_sensor(&adev->smu, sensor, data, size);
95 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
96 ret = adev->powerplay.pp_funcs->read_sensor((adev)->powerplay.pp_handle,
106 * DOC: power_dpm_state
108 * The power_dpm_state file is a legacy interface and is only provided for
109 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
110 * certain power related parameters. The file power_dpm_state is used for this.
111 * It accepts the following arguments:
121 * On older GPUs, the vbios provided a special power state for battery
122 * operation. Selecting battery switched to this state. This is no
123 * longer provided on newer GPUs so the option does nothing in that case.
127 * On older GPUs, the vbios provided a special power state for balanced
128 * operation. Selecting balanced switched to this state. This is no
129 * longer provided on newer GPUs so the option does nothing in that case.
133 * On older GPUs, the vbios provided a special power state for performance
134 * operation. Selecting performance switched to this state. This is no
135 * longer provided on newer GPUs so the option does nothing in that case.
139 static ssize_t amdgpu_get_dpm_state(struct device *dev,
140 struct device_attribute *attr,
143 struct drm_device *ddev = dev_get_drvdata(dev);
144 struct amdgpu_device *adev = ddev->dev_private;
145 enum amd_pm_state_type pm;
147 if (adev->smu.ppt_funcs->get_current_power_state)
148 pm = amdgpu_smu_get_current_power_state(adev);
149 else if (adev->powerplay.pp_funcs->get_current_power_state)
150 pm = amdgpu_dpm_get_current_power_state(adev);
152 pm = adev->pm.dpm.user_state;
154 return snprintf(buf, PAGE_SIZE, "%s\n",
155 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
156 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
159 static ssize_t amdgpu_set_dpm_state(struct device *dev,
160 struct device_attribute *attr,
164 struct drm_device *ddev = dev_get_drvdata(dev);
165 struct amdgpu_device *adev = ddev->dev_private;
166 enum amd_pm_state_type state;
168 if (strncmp("battery", buf, strlen("battery")) == 0)
169 state = POWER_STATE_TYPE_BATTERY;
170 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
171 state = POWER_STATE_TYPE_BALANCED;
172 else if (strncmp("performance", buf, strlen("performance")) == 0)
173 state = POWER_STATE_TYPE_PERFORMANCE;
179 if (adev->powerplay.pp_funcs->dispatch_tasks) {
180 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
182 mutex_lock(&adev->pm.mutex);
183 adev->pm.dpm.user_state = state;
184 mutex_unlock(&adev->pm.mutex);
186 /* Can't set dpm state when the card is off */
187 if (!(adev->flags & AMD_IS_PX) ||
188 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
189 amdgpu_pm_compute_clocks(adev);
197 * DOC: power_dpm_force_performance_level
199 * The amdgpu driver provides a sysfs API for adjusting certain power
200 * related parameters. The file power_dpm_force_performance_level is
201 * used for this. It accepts the following arguments:
221 * When auto is selected, the driver will attempt to dynamically select
222 * the optimal power profile for current conditions in the driver.
226 * When low is selected, the clocks are forced to the lowest power state.
230 * When high is selected, the clocks are forced to the highest power state.
234 * When manual is selected, the user can manually adjust which power states
235 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
236 * and pp_dpm_pcie files and adjust the power state transition heuristics
237 * via the pp_power_profile_mode sysfs file.
244 * When the profiling modes are selected, clock and power gating are
245 * disabled and the clocks are set for different profiling cases. This
246 * mode is recommended for profiling specific work loads where you do
247 * not want clock or power gating for clock fluctuation to interfere
248 * with your results. profile_standard sets the clocks to a fixed clock
249 * level which varies from asic to asic. profile_min_sclk forces the sclk
250 * to the lowest level. profile_min_mclk forces the mclk to the lowest level.
251 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
255 static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
256 struct device_attribute *attr,
259 struct drm_device *ddev = dev_get_drvdata(dev);
260 struct amdgpu_device *adev = ddev->dev_private;
261 enum amd_dpm_forced_level level = 0xff;
263 if ((adev->flags & AMD_IS_PX) &&
264 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
265 return snprintf(buf, PAGE_SIZE, "off\n");
267 if (is_support_sw_smu(adev))
268 level = smu_get_performance_level(&adev->smu);
269 else if (adev->powerplay.pp_funcs->get_performance_level)
270 level = amdgpu_dpm_get_performance_level(adev);
272 level = adev->pm.dpm.forced_level;
274 return snprintf(buf, PAGE_SIZE, "%s\n",
275 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
276 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
277 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
278 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
279 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
280 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
281 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
282 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
286 static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
287 struct device_attribute *attr,
291 struct drm_device *ddev = dev_get_drvdata(dev);
292 struct amdgpu_device *adev = ddev->dev_private;
293 enum amd_dpm_forced_level level;
294 enum amd_dpm_forced_level current_level = 0xff;
297 /* Can't force performance level when the card is off */
298 if ((adev->flags & AMD_IS_PX) &&
299 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
302 if (is_support_sw_smu(adev))
303 current_level = smu_get_performance_level(&adev->smu);
304 else if (adev->powerplay.pp_funcs->get_performance_level)
305 current_level = amdgpu_dpm_get_performance_level(adev);
307 if (strncmp("low", buf, strlen("low")) == 0) {
308 level = AMD_DPM_FORCED_LEVEL_LOW;
309 } else if (strncmp("high", buf, strlen("high")) == 0) {
310 level = AMD_DPM_FORCED_LEVEL_HIGH;
311 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
312 level = AMD_DPM_FORCED_LEVEL_AUTO;
313 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
314 level = AMD_DPM_FORCED_LEVEL_MANUAL;
315 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
316 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
317 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
318 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
319 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
320 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
321 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
322 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
323 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
324 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
330 if (current_level == level)
333 if (is_support_sw_smu(adev)) {
334 mutex_lock(&adev->pm.mutex);
335 if (adev->pm.dpm.thermal_active) {
337 mutex_unlock(&adev->pm.mutex);
340 ret = smu_force_performance_level(&adev->smu, level);
344 adev->pm.dpm.forced_level = level;
345 mutex_unlock(&adev->pm.mutex);
346 } else if (adev->powerplay.pp_funcs->force_performance_level) {
347 mutex_lock(&adev->pm.mutex);
348 if (adev->pm.dpm.thermal_active) {
350 mutex_unlock(&adev->pm.mutex);
353 ret = amdgpu_dpm_force_performance_level(adev, level);
357 adev->pm.dpm.forced_level = level;
358 mutex_unlock(&adev->pm.mutex);
365 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
366 struct device_attribute *attr,
369 struct drm_device *ddev = dev_get_drvdata(dev);
370 struct amdgpu_device *adev = ddev->dev_private;
371 struct pp_states_info data;
374 if (is_support_sw_smu(adev)) {
375 ret = smu_get_power_num_states(&adev->smu, &data);
378 } else if (adev->powerplay.pp_funcs->get_pp_num_states)
379 amdgpu_dpm_get_pp_num_states(adev, &data);
381 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
382 for (i = 0; i < data.nums; i++)
383 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
384 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
385 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
386 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
387 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
392 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
393 struct device_attribute *attr,
396 struct drm_device *ddev = dev_get_drvdata(dev);
397 struct amdgpu_device *adev = ddev->dev_private;
398 struct pp_states_info data;
399 struct smu_context *smu = &adev->smu;
400 enum amd_pm_state_type pm = 0;
403 if (is_support_sw_smu(adev)) {
404 pm = smu_get_current_power_state(smu);
405 ret = smu_get_power_num_states(smu, &data);
408 } else if (adev->powerplay.pp_funcs->get_current_power_state
409 && adev->powerplay.pp_funcs->get_pp_num_states) {
410 pm = amdgpu_dpm_get_current_power_state(adev);
411 amdgpu_dpm_get_pp_num_states(adev, &data);
414 for (i = 0; i < data.nums; i++) {
415 if (pm == data.states[i])
422 return snprintf(buf, PAGE_SIZE, "%d\n", i);
425 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
426 struct device_attribute *attr,
429 struct drm_device *ddev = dev_get_drvdata(dev);
430 struct amdgpu_device *adev = ddev->dev_private;
432 if (adev->pp_force_state_enabled)
433 return amdgpu_get_pp_cur_state(dev, attr, buf);
435 return snprintf(buf, PAGE_SIZE, "\n");
438 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
439 struct device_attribute *attr,
443 struct drm_device *ddev = dev_get_drvdata(dev);
444 struct amdgpu_device *adev = ddev->dev_private;
445 enum amd_pm_state_type state = 0;
449 if (strlen(buf) == 1)
450 adev->pp_force_state_enabled = false;
451 else if (is_support_sw_smu(adev))
452 adev->pp_force_state_enabled = false;
453 else if (adev->powerplay.pp_funcs->dispatch_tasks &&
454 adev->powerplay.pp_funcs->get_pp_num_states) {
455 struct pp_states_info data;
457 ret = kstrtoul(buf, 0, &idx);
458 if (ret || idx >= ARRAY_SIZE(data.states)) {
462 idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
464 amdgpu_dpm_get_pp_num_states(adev, &data);
465 state = data.states[idx];
466 /* only set user selected power states */
467 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
468 state != POWER_STATE_TYPE_DEFAULT) {
469 amdgpu_dpm_dispatch_task(adev,
470 AMD_PP_TASK_ENABLE_USER_STATE, &state);
471 adev->pp_force_state_enabled = true;
481 * The amdgpu driver provides a sysfs API for uploading new powerplay
482 * tables. The file pp_table is used for this. Reading the file
483 * will dump the current power play table. Writing to the file
484 * will attempt to upload a new powerplay table and re-initialize
485 * powerplay using that new table.
489 static ssize_t amdgpu_get_pp_table(struct device *dev,
490 struct device_attribute *attr,
493 struct drm_device *ddev = dev_get_drvdata(dev);
494 struct amdgpu_device *adev = ddev->dev_private;
498 if (is_support_sw_smu(adev)) {
499 size = smu_sys_get_pp_table(&adev->smu, (void **)&table);
503 else if (adev->powerplay.pp_funcs->get_pp_table)
504 size = amdgpu_dpm_get_pp_table(adev, &table);
508 if (size >= PAGE_SIZE)
509 size = PAGE_SIZE - 1;
511 memcpy(buf, table, size);
516 static ssize_t amdgpu_set_pp_table(struct device *dev,
517 struct device_attribute *attr,
521 struct drm_device *ddev = dev_get_drvdata(dev);
522 struct amdgpu_device *adev = ddev->dev_private;
525 if (is_support_sw_smu(adev)) {
526 ret = smu_sys_set_pp_table(&adev->smu, (void *)buf, count);
529 } else if (adev->powerplay.pp_funcs->set_pp_table)
530 amdgpu_dpm_set_pp_table(adev, buf, count);
536 * DOC: pp_od_clk_voltage
538 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
539 * in each power level within a power state. The pp_od_clk_voltage is used for
542 * < For Vega10 and previous ASICs >
544 * Reading the file will display:
546 * - a list of engine clock levels and voltages labeled OD_SCLK
548 * - a list of memory clock levels and voltages labeled OD_MCLK
550 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
552 * To manually adjust these settings, first select manual using
553 * power_dpm_force_performance_level. Enter a new value for each
554 * level by writing a string that contains "s/m level clock voltage" to
555 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
556 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
557 * 810 mV. When you have edited all of the states as needed, write
558 * "c" (commit) to the file to commit your changes. If you want to reset to the
559 * default power levels, write "r" (reset) to the file to reset them.
564 * Reading the file will display:
566 * - minimum and maximum engine clock labeled OD_SCLK
568 * - maximum memory clock labeled OD_MCLK
570 * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
571 * They can be used to calibrate the sclk voltage curve.
573 * - a list of valid ranges for sclk, mclk, and voltage curve points
576 * To manually adjust these settings:
578 * - First select manual using power_dpm_force_performance_level
580 * - For clock frequency setting, enter a new value by writing a
581 * string that contains "s/m index clock" to the file. The index
582 * should be 0 if to set minimum clock. And 1 if to set maximum
583 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
584 * "m 1 800" will update maximum mclk to be 800Mhz.
586 * For sclk voltage curve, enter the new values by writing a
587 * string that contains "vc point clock voltage" to the file. The
588 * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
589 * update point1 with clock set as 300Mhz and voltage as
590 * 600mV. "vc 2 1000 1000" will update point3 with clock set
591 * as 1000Mhz and voltage 1000mV.
593 * - When you have edited all of the states as needed, write "c" (commit)
594 * to the file to commit your changes
596 * - If you want to reset to the default power levels, write "r" (reset)
597 * to the file to reset them
601 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
602 struct device_attribute *attr,
606 struct drm_device *ddev = dev_get_drvdata(dev);
607 struct amdgpu_device *adev = ddev->dev_private;
609 uint32_t parameter_size = 0;
614 const char delimiter[3] = {' ', '\n', '\0'};
621 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
622 else if (*buf == 'm')
623 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
625 type = PP_OD_RESTORE_DEFAULT_TABLE;
626 else if (*buf == 'c')
627 type = PP_OD_COMMIT_DPM_TABLE;
628 else if (!strncmp(buf, "vc", 2))
629 type = PP_OD_EDIT_VDDC_CURVE;
633 memcpy(buf_cpy, buf, count+1);
637 if (type == PP_OD_EDIT_VDDC_CURVE)
639 while (isspace(*++tmp_str));
642 sub_str = strsep(&tmp_str, delimiter);
643 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
648 while (isspace(*tmp_str))
652 if (is_support_sw_smu(adev)) {
653 ret = smu_od_edit_dpm_table(&adev->smu, type,
654 parameter, parameter_size);
659 if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
660 ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
661 parameter, parameter_size);
666 if (type == PP_OD_COMMIT_DPM_TABLE) {
667 if (adev->powerplay.pp_funcs->dispatch_tasks) {
668 amdgpu_dpm_dispatch_task(adev,
669 AMD_PP_TASK_READJUST_POWER_STATE,
681 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
682 struct device_attribute *attr,
685 struct drm_device *ddev = dev_get_drvdata(dev);
686 struct amdgpu_device *adev = ddev->dev_private;
689 if (is_support_sw_smu(adev)) {
690 size = smu_print_clk_levels(&adev->smu, OD_SCLK, buf);
691 size += smu_print_clk_levels(&adev->smu, OD_MCLK, buf+size);
692 size += smu_print_clk_levels(&adev->smu, OD_VDDC_CURVE, buf+size);
693 size += smu_print_clk_levels(&adev->smu, OD_RANGE, buf+size);
695 } else if (adev->powerplay.pp_funcs->print_clock_levels) {
696 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
697 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
698 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
699 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
702 return snprintf(buf, PAGE_SIZE, "\n");
710 * The amdgpu driver provides a sysfs API for adjusting what powerplay
711 * features to be enabled. The file ppfeatures is used for this. And
712 * this is only available for Vega10 and later dGPUs.
714 * Reading back the file will show you the followings:
715 * - Current ppfeature masks
716 * - List of the all supported powerplay features with their naming,
717 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
719 * To manually enable or disable a specific feature, just set or clear
720 * the corresponding bit from original ppfeature masks and input the
721 * new ppfeature masks.
723 static ssize_t amdgpu_set_ppfeature_status(struct device *dev,
724 struct device_attribute *attr,
728 struct drm_device *ddev = dev_get_drvdata(dev);
729 struct amdgpu_device *adev = ddev->dev_private;
730 uint64_t featuremask;
733 ret = kstrtou64(buf, 0, &featuremask);
737 pr_debug("featuremask = 0x%llx\n", featuremask);
739 if (adev->powerplay.pp_funcs->set_ppfeature_status) {
740 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
748 static ssize_t amdgpu_get_ppfeature_status(struct device *dev,
749 struct device_attribute *attr,
752 struct drm_device *ddev = dev_get_drvdata(dev);
753 struct amdgpu_device *adev = ddev->dev_private;
755 if (adev->powerplay.pp_funcs->get_ppfeature_status)
756 return amdgpu_dpm_get_ppfeature_status(adev, buf);
758 return snprintf(buf, PAGE_SIZE, "\n");
762 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk
765 * The amdgpu driver provides a sysfs API for adjusting what power levels
766 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk,
767 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
770 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
771 * Vega10 and later ASICs.
772 * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
774 * Reading back the files will show you the available power levels within
775 * the power state and the clock information for those levels.
777 * To manually adjust these states, first select manual using
778 * power_dpm_force_performance_level.
779 * Secondly,Enter a new value for each level by inputing a string that
780 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
781 * E.g., echo 4 5 6 to > pp_dpm_sclk will enable sclk levels 4, 5, and 6.
783 * NOTE: change to the dcefclk max dpm level is not supported now
786 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
787 struct device_attribute *attr,
790 struct drm_device *ddev = dev_get_drvdata(dev);
791 struct amdgpu_device *adev = ddev->dev_private;
793 if (is_support_sw_smu(adev))
794 return smu_print_clk_levels(&adev->smu, PP_SCLK, buf);
795 else if (adev->powerplay.pp_funcs->print_clock_levels)
796 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
798 return snprintf(buf, PAGE_SIZE, "\n");
802 * Worst case: 32 bits individually specified, in octal at 12 characters
803 * per line (+1 for \n).
805 #define AMDGPU_MASK_BUF_MAX (32 * 13)
807 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
811 char *sub_str = NULL;
813 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
814 const char delimiter[3] = {' ', '\n', '\0'};
819 bytes = min(count, sizeof(buf_cpy) - 1);
820 memcpy(buf_cpy, buf, bytes);
821 buf_cpy[bytes] = '\0';
824 sub_str = strsep(&tmp, delimiter);
825 if (strlen(sub_str)) {
826 ret = kstrtol(sub_str, 0, &level);
837 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
838 struct device_attribute *attr,
842 struct drm_device *ddev = dev_get_drvdata(dev);
843 struct amdgpu_device *adev = ddev->dev_private;
847 ret = amdgpu_read_mask(buf, count, &mask);
851 if (is_support_sw_smu(adev))
852 ret = smu_force_clk_levels(&adev->smu, PP_SCLK, mask);
853 else if (adev->powerplay.pp_funcs->force_clock_level)
854 ret = amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
862 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
863 struct device_attribute *attr,
866 struct drm_device *ddev = dev_get_drvdata(dev);
867 struct amdgpu_device *adev = ddev->dev_private;
869 if (is_support_sw_smu(adev))
870 return smu_print_clk_levels(&adev->smu, PP_MCLK, buf);
871 else if (adev->powerplay.pp_funcs->print_clock_levels)
872 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
874 return snprintf(buf, PAGE_SIZE, "\n");
877 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
878 struct device_attribute *attr,
882 struct drm_device *ddev = dev_get_drvdata(dev);
883 struct amdgpu_device *adev = ddev->dev_private;
887 ret = amdgpu_read_mask(buf, count, &mask);
891 if (is_support_sw_smu(adev))
892 ret = smu_force_clk_levels(&adev->smu, PP_MCLK, mask);
893 else if (adev->powerplay.pp_funcs->force_clock_level)
894 ret = amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
902 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
903 struct device_attribute *attr,
906 struct drm_device *ddev = dev_get_drvdata(dev);
907 struct amdgpu_device *adev = ddev->dev_private;
909 if (adev->powerplay.pp_funcs->print_clock_levels)
910 return amdgpu_dpm_print_clock_levels(adev, PP_SOCCLK, buf);
912 return snprintf(buf, PAGE_SIZE, "\n");
915 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
916 struct device_attribute *attr,
920 struct drm_device *ddev = dev_get_drvdata(dev);
921 struct amdgpu_device *adev = ddev->dev_private;
925 ret = amdgpu_read_mask(buf, count, &mask);
929 if (adev->powerplay.pp_funcs->force_clock_level)
930 ret = amdgpu_dpm_force_clock_level(adev, PP_SOCCLK, mask);
938 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
939 struct device_attribute *attr,
942 struct drm_device *ddev = dev_get_drvdata(dev);
943 struct amdgpu_device *adev = ddev->dev_private;
945 if (adev->powerplay.pp_funcs->print_clock_levels)
946 return amdgpu_dpm_print_clock_levels(adev, PP_FCLK, buf);
948 return snprintf(buf, PAGE_SIZE, "\n");
951 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
952 struct device_attribute *attr,
956 struct drm_device *ddev = dev_get_drvdata(dev);
957 struct amdgpu_device *adev = ddev->dev_private;
961 ret = amdgpu_read_mask(buf, count, &mask);
965 if (adev->powerplay.pp_funcs->force_clock_level)
966 ret = amdgpu_dpm_force_clock_level(adev, PP_FCLK, mask);
974 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
975 struct device_attribute *attr,
978 struct drm_device *ddev = dev_get_drvdata(dev);
979 struct amdgpu_device *adev = ddev->dev_private;
981 if (adev->powerplay.pp_funcs->print_clock_levels)
982 return amdgpu_dpm_print_clock_levels(adev, PP_DCEFCLK, buf);
984 return snprintf(buf, PAGE_SIZE, "\n");
987 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
988 struct device_attribute *attr,
992 struct drm_device *ddev = dev_get_drvdata(dev);
993 struct amdgpu_device *adev = ddev->dev_private;
997 ret = amdgpu_read_mask(buf, count, &mask);
1001 if (adev->powerplay.pp_funcs->force_clock_level)
1002 ret = amdgpu_dpm_force_clock_level(adev, PP_DCEFCLK, mask);
1010 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1011 struct device_attribute *attr,
1014 struct drm_device *ddev = dev_get_drvdata(dev);
1015 struct amdgpu_device *adev = ddev->dev_private;
1017 if (is_support_sw_smu(adev))
1018 return smu_print_clk_levels(&adev->smu, PP_PCIE, buf);
1019 else if (adev->powerplay.pp_funcs->print_clock_levels)
1020 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
1022 return snprintf(buf, PAGE_SIZE, "\n");
1025 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1026 struct device_attribute *attr,
1030 struct drm_device *ddev = dev_get_drvdata(dev);
1031 struct amdgpu_device *adev = ddev->dev_private;
1035 ret = amdgpu_read_mask(buf, count, &mask);
1039 if (is_support_sw_smu(adev))
1040 ret = smu_force_clk_levels(&adev->smu, PP_PCIE, mask);
1041 else if (adev->powerplay.pp_funcs->force_clock_level)
1042 ret = amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
1050 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1051 struct device_attribute *attr,
1054 struct drm_device *ddev = dev_get_drvdata(dev);
1055 struct amdgpu_device *adev = ddev->dev_private;
1058 if (is_support_sw_smu(adev))
1059 value = smu_get_od_percentage(&(adev->smu), OD_SCLK);
1060 else if (adev->powerplay.pp_funcs->get_sclk_od)
1061 value = amdgpu_dpm_get_sclk_od(adev);
1063 return snprintf(buf, PAGE_SIZE, "%d\n", value);
1066 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1067 struct device_attribute *attr,
1071 struct drm_device *ddev = dev_get_drvdata(dev);
1072 struct amdgpu_device *adev = ddev->dev_private;
1076 ret = kstrtol(buf, 0, &value);
1083 if (is_support_sw_smu(adev)) {
1084 value = smu_set_od_percentage(&(adev->smu), OD_SCLK, (uint32_t)value);
1086 if (adev->powerplay.pp_funcs->set_sclk_od)
1087 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1089 if (adev->powerplay.pp_funcs->dispatch_tasks) {
1090 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1092 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1093 amdgpu_pm_compute_clocks(adev);
1101 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1102 struct device_attribute *attr,
1105 struct drm_device *ddev = dev_get_drvdata(dev);
1106 struct amdgpu_device *adev = ddev->dev_private;
1109 if (is_support_sw_smu(adev))
1110 value = smu_get_od_percentage(&(adev->smu), OD_MCLK);
1111 else if (adev->powerplay.pp_funcs->get_mclk_od)
1112 value = amdgpu_dpm_get_mclk_od(adev);
1114 return snprintf(buf, PAGE_SIZE, "%d\n", value);
1117 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1118 struct device_attribute *attr,
1122 struct drm_device *ddev = dev_get_drvdata(dev);
1123 struct amdgpu_device *adev = ddev->dev_private;
1127 ret = kstrtol(buf, 0, &value);
1134 if (is_support_sw_smu(adev)) {
1135 value = smu_set_od_percentage(&(adev->smu), OD_MCLK, (uint32_t)value);
1137 if (adev->powerplay.pp_funcs->set_mclk_od)
1138 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1140 if (adev->powerplay.pp_funcs->dispatch_tasks) {
1141 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1143 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1144 amdgpu_pm_compute_clocks(adev);
1153 * DOC: pp_power_profile_mode
1155 * The amdgpu driver provides a sysfs API for adjusting the heuristics
1156 * related to switching between power levels in a power state. The file
1157 * pp_power_profile_mode is used for this.
1159 * Reading this file outputs a list of all of the predefined power profiles
1160 * and the relevant heuristics settings for that profile.
1162 * To select a profile or create a custom profile, first select manual using
1163 * power_dpm_force_performance_level. Writing the number of a predefined
1164 * profile to pp_power_profile_mode will enable those heuristics. To
1165 * create a custom set of heuristics, write a string of numbers to the file
1166 * starting with the number of the custom profile along with a setting
1167 * for each heuristic parameter. Due to differences across asic families
1168 * the heuristic parameters vary from family to family.
1172 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1173 struct device_attribute *attr,
1176 struct drm_device *ddev = dev_get_drvdata(dev);
1177 struct amdgpu_device *adev = ddev->dev_private;
1179 if (is_support_sw_smu(adev))
1180 return smu_get_power_profile_mode(&adev->smu, buf);
1181 else if (adev->powerplay.pp_funcs->get_power_profile_mode)
1182 return amdgpu_dpm_get_power_profile_mode(adev, buf);
1184 return snprintf(buf, PAGE_SIZE, "\n");
1188 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1189 struct device_attribute *attr,
1194 struct drm_device *ddev = dev_get_drvdata(dev);
1195 struct amdgpu_device *adev = ddev->dev_private;
1196 uint32_t parameter_size = 0;
1198 char *sub_str, buf_cpy[128];
1202 long int profile_mode = 0;
1203 const char delimiter[3] = {' ', '\n', '\0'};
1207 ret = kstrtol(tmp, 0, &profile_mode);
1211 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1212 if (count < 2 || count > 127)
1214 while (isspace(*++buf))
1216 memcpy(buf_cpy, buf, count-i);
1218 while (tmp_str[0]) {
1219 sub_str = strsep(&tmp_str, delimiter);
1220 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
1226 while (isspace(*tmp_str))
1230 parameter[parameter_size] = profile_mode;
1231 if (is_support_sw_smu(adev))
1232 ret = smu_set_power_profile_mode(&adev->smu, parameter, parameter_size);
1233 else if (adev->powerplay.pp_funcs->set_power_profile_mode)
1234 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1244 * The amdgpu driver provides a sysfs API for reading how busy the GPU
1245 * is as a percentage. The file gpu_busy_percent is used for this.
1246 * The SMU firmware computes a percentage of load based on the
1247 * aggregate activity level in the IP cores.
1249 static ssize_t amdgpu_get_busy_percent(struct device *dev,
1250 struct device_attribute *attr,
1253 struct drm_device *ddev = dev_get_drvdata(dev);
1254 struct amdgpu_device *adev = ddev->dev_private;
1255 int r, value, size = sizeof(value);
1257 /* read the IP busy sensor */
1258 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
1259 (void *)&value, &size);
1264 return snprintf(buf, PAGE_SIZE, "%d\n", value);
1270 * The amdgpu driver provides a sysfs API for estimating how much data
1271 * has been received and sent by the GPU in the last second through PCIe.
1272 * The file pcie_bw is used for this.
1273 * The Perf counters count the number of received and sent messages and return
1274 * those values, as well as the maximum payload size of a PCIe packet (mps).
1275 * Note that it is not possible to easily and quickly obtain the size of each
1276 * packet transmitted, so we output the max payload size (mps) to allow for
1277 * quick estimation of the PCIe bandwidth usage
1279 static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1280 struct device_attribute *attr,
1283 struct drm_device *ddev = dev_get_drvdata(dev);
1284 struct amdgpu_device *adev = ddev->dev_private;
1285 uint64_t count0, count1;
1287 amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1288 return snprintf(buf, PAGE_SIZE, "%llu %llu %i\n",
1289 count0, count1, pcie_get_mps(adev->pdev));
1292 static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
1293 static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
1294 amdgpu_get_dpm_forced_performance_level,
1295 amdgpu_set_dpm_forced_performance_level);
1296 static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
1297 static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
1298 static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
1299 amdgpu_get_pp_force_state,
1300 amdgpu_set_pp_force_state);
1301 static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
1302 amdgpu_get_pp_table,
1303 amdgpu_set_pp_table);
1304 static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
1305 amdgpu_get_pp_dpm_sclk,
1306 amdgpu_set_pp_dpm_sclk);
1307 static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
1308 amdgpu_get_pp_dpm_mclk,
1309 amdgpu_set_pp_dpm_mclk);
1310 static DEVICE_ATTR(pp_dpm_socclk, S_IRUGO | S_IWUSR,
1311 amdgpu_get_pp_dpm_socclk,
1312 amdgpu_set_pp_dpm_socclk);
1313 static DEVICE_ATTR(pp_dpm_fclk, S_IRUGO | S_IWUSR,
1314 amdgpu_get_pp_dpm_fclk,
1315 amdgpu_set_pp_dpm_fclk);
1316 static DEVICE_ATTR(pp_dpm_dcefclk, S_IRUGO | S_IWUSR,
1317 amdgpu_get_pp_dpm_dcefclk,
1318 amdgpu_set_pp_dpm_dcefclk);
1319 static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
1320 amdgpu_get_pp_dpm_pcie,
1321 amdgpu_set_pp_dpm_pcie);
1322 static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
1323 amdgpu_get_pp_sclk_od,
1324 amdgpu_set_pp_sclk_od);
1325 static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
1326 amdgpu_get_pp_mclk_od,
1327 amdgpu_set_pp_mclk_od);
1328 static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
1329 amdgpu_get_pp_power_profile_mode,
1330 amdgpu_set_pp_power_profile_mode);
1331 static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
1332 amdgpu_get_pp_od_clk_voltage,
1333 amdgpu_set_pp_od_clk_voltage);
1334 static DEVICE_ATTR(gpu_busy_percent, S_IRUGO,
1335 amdgpu_get_busy_percent, NULL);
1336 static DEVICE_ATTR(pcie_bw, S_IRUGO, amdgpu_get_pcie_bw, NULL);
1337 static DEVICE_ATTR(ppfeatures, S_IRUGO | S_IWUSR,
1338 amdgpu_get_ppfeature_status,
1339 amdgpu_set_ppfeature_status);
1341 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
1342 struct device_attribute *attr,
1345 struct amdgpu_device *adev = dev_get_drvdata(dev);
1346 struct drm_device *ddev = adev->ddev;
1347 int r, temp, size = sizeof(temp);
1349 /* Can't get temperature when the card is off */
1350 if ((adev->flags & AMD_IS_PX) &&
1351 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1354 /* get the temperature */
1355 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1356 (void *)&temp, &size);
1360 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1363 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
1364 struct device_attribute *attr,
1367 struct amdgpu_device *adev = dev_get_drvdata(dev);
1368 int hyst = to_sensor_dev_attr(attr)->index;
1372 temp = adev->pm.dpm.thermal.min_temp;
1374 temp = adev->pm.dpm.thermal.max_temp;
1376 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1379 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
1380 struct device_attribute *attr,
1383 struct amdgpu_device *adev = dev_get_drvdata(dev);
1386 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1389 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1391 return sprintf(buf, "%i\n", pwm_mode);
1394 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
1395 struct device_attribute *attr,
1399 struct amdgpu_device *adev = dev_get_drvdata(dev);
1403 /* Can't adjust fan when the card is off */
1404 if ((adev->flags & AMD_IS_PX) &&
1405 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1408 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1411 err = kstrtoint(buf, 10, &value);
1415 amdgpu_dpm_set_fan_control_mode(adev, value);
1420 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
1421 struct device_attribute *attr,
1424 return sprintf(buf, "%i\n", 0);
1427 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
1428 struct device_attribute *attr,
1431 return sprintf(buf, "%i\n", 255);
1434 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
1435 struct device_attribute *attr,
1436 const char *buf, size_t count)
1438 struct amdgpu_device *adev = dev_get_drvdata(dev);
1443 /* Can't adjust fan when the card is off */
1444 if ((adev->flags & AMD_IS_PX) &&
1445 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1448 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1449 if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
1450 pr_info("manual fan speed control should be enabled first\n");
1454 err = kstrtou32(buf, 10, &value);
1458 value = (value * 100) / 255;
1460 if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
1461 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
1469 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
1470 struct device_attribute *attr,
1473 struct amdgpu_device *adev = dev_get_drvdata(dev);
1477 /* Can't adjust fan when the card is off */
1478 if ((adev->flags & AMD_IS_PX) &&
1479 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1482 if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
1483 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
1488 speed = (speed * 255) / 100;
1490 return sprintf(buf, "%i\n", speed);
1493 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
1494 struct device_attribute *attr,
1497 struct amdgpu_device *adev = dev_get_drvdata(dev);
1501 /* Can't adjust fan when the card is off */
1502 if ((adev->flags & AMD_IS_PX) &&
1503 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1506 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1507 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
1512 return sprintf(buf, "%i\n", speed);
1515 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
1516 struct device_attribute *attr,
1519 struct amdgpu_device *adev = dev_get_drvdata(dev);
1521 u32 size = sizeof(min_rpm);
1524 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
1525 (void *)&min_rpm, &size);
1529 return snprintf(buf, PAGE_SIZE, "%d\n", min_rpm);
1532 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
1533 struct device_attribute *attr,
1536 struct amdgpu_device *adev = dev_get_drvdata(dev);
1538 u32 size = sizeof(max_rpm);
1541 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
1542 (void *)&max_rpm, &size);
1546 return snprintf(buf, PAGE_SIZE, "%d\n", max_rpm);
1549 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
1550 struct device_attribute *attr,
1553 struct amdgpu_device *adev = dev_get_drvdata(dev);
1557 /* Can't adjust fan when the card is off */
1558 if ((adev->flags & AMD_IS_PX) &&
1559 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1562 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1563 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
1568 return sprintf(buf, "%i\n", rpm);
1571 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
1572 struct device_attribute *attr,
1573 const char *buf, size_t count)
1575 struct amdgpu_device *adev = dev_get_drvdata(dev);
1580 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1581 if (pwm_mode != AMD_FAN_CTRL_MANUAL)
1584 /* Can't adjust fan when the card is off */
1585 if ((adev->flags & AMD_IS_PX) &&
1586 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1589 err = kstrtou32(buf, 10, &value);
1593 if (adev->powerplay.pp_funcs->set_fan_speed_rpm) {
1594 err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
1602 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
1603 struct device_attribute *attr,
1606 struct amdgpu_device *adev = dev_get_drvdata(dev);
1609 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1612 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1614 return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
1617 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
1618 struct device_attribute *attr,
1622 struct amdgpu_device *adev = dev_get_drvdata(dev);
1627 /* Can't adjust fan when the card is off */
1628 if ((adev->flags & AMD_IS_PX) &&
1629 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1632 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1635 err = kstrtoint(buf, 10, &value);
1640 pwm_mode = AMD_FAN_CTRL_AUTO;
1641 else if (value == 1)
1642 pwm_mode = AMD_FAN_CTRL_MANUAL;
1646 amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
1651 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
1652 struct device_attribute *attr,
1655 struct amdgpu_device *adev = dev_get_drvdata(dev);
1656 struct drm_device *ddev = adev->ddev;
1658 int r, size = sizeof(vddgfx);
1660 /* Can't get voltage when the card is off */
1661 if ((adev->flags & AMD_IS_PX) &&
1662 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1665 /* get the voltage */
1666 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
1667 (void *)&vddgfx, &size);
1671 return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
1674 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
1675 struct device_attribute *attr,
1678 return snprintf(buf, PAGE_SIZE, "vddgfx\n");
1681 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
1682 struct device_attribute *attr,
1685 struct amdgpu_device *adev = dev_get_drvdata(dev);
1686 struct drm_device *ddev = adev->ddev;
1688 int r, size = sizeof(vddnb);
1690 /* only APUs have vddnb */
1691 if (!(adev->flags & AMD_IS_APU))
1694 /* Can't get voltage when the card is off */
1695 if ((adev->flags & AMD_IS_PX) &&
1696 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1699 /* get the voltage */
1700 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
1701 (void *)&vddnb, &size);
1705 return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
1708 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
1709 struct device_attribute *attr,
1712 return snprintf(buf, PAGE_SIZE, "vddnb\n");
1715 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
1716 struct device_attribute *attr,
1719 struct amdgpu_device *adev = dev_get_drvdata(dev);
1720 struct drm_device *ddev = adev->ddev;
1722 int r, size = sizeof(u32);
1725 /* Can't get power when the card is off */
1726 if ((adev->flags & AMD_IS_PX) &&
1727 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1730 /* get the voltage */
1731 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
1732 (void *)&query, &size);
1736 /* convert to microwatts */
1737 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
1739 return snprintf(buf, PAGE_SIZE, "%u\n", uw);
1742 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
1743 struct device_attribute *attr,
1746 return sprintf(buf, "%i\n", 0);
1749 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
1750 struct device_attribute *attr,
1753 struct amdgpu_device *adev = dev_get_drvdata(dev);
1756 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1757 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
1758 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1760 return snprintf(buf, PAGE_SIZE, "\n");
1764 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
1765 struct device_attribute *attr,
1768 struct amdgpu_device *adev = dev_get_drvdata(dev);
1771 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1772 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
1773 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1775 return snprintf(buf, PAGE_SIZE, "\n");
1780 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
1781 struct device_attribute *attr,
1785 struct amdgpu_device *adev = dev_get_drvdata(dev);
1789 err = kstrtou32(buf, 10, &value);
1793 value = value / 1000000; /* convert to Watt */
1794 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
1795 err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
1805 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
1806 struct device_attribute *attr,
1809 struct amdgpu_device *adev = dev_get_drvdata(dev);
1810 struct drm_device *ddev = adev->ddev;
1812 int r, size = sizeof(sclk);
1814 /* Can't get voltage when the card is off */
1815 if ((adev->flags & AMD_IS_PX) &&
1816 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1819 /* sanity check PP is enabled */
1820 if (!(adev->powerplay.pp_funcs &&
1821 adev->powerplay.pp_funcs->read_sensor))
1825 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
1826 (void *)&sclk, &size);
1830 return snprintf(buf, PAGE_SIZE, "%d\n", sclk * 10 * 1000);
1833 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
1834 struct device_attribute *attr,
1837 return snprintf(buf, PAGE_SIZE, "sclk\n");
1840 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
1841 struct device_attribute *attr,
1844 struct amdgpu_device *adev = dev_get_drvdata(dev);
1845 struct drm_device *ddev = adev->ddev;
1847 int r, size = sizeof(mclk);
1849 /* Can't get voltage when the card is off */
1850 if ((adev->flags & AMD_IS_PX) &&
1851 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1854 /* sanity check PP is enabled */
1855 if (!(adev->powerplay.pp_funcs &&
1856 adev->powerplay.pp_funcs->read_sensor))
1860 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
1861 (void *)&mclk, &size);
1865 return snprintf(buf, PAGE_SIZE, "%d\n", mclk * 10 * 1000);
1868 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
1869 struct device_attribute *attr,
1872 return snprintf(buf, PAGE_SIZE, "mclk\n");
1878 * The amdgpu driver exposes the following sensor interfaces:
1880 * - GPU temperature (via the on-die sensor)
1884 * - Northbridge voltage (APUs only)
1890 * - GPU gfx/compute engine clock
1892 * - GPU memory clock (dGPU only)
1894 * hwmon interfaces for GPU temperature:
1896 * - temp1_input: the on die GPU temperature in millidegrees Celsius
1898 * - temp1_crit: temperature critical max value in millidegrees Celsius
1900 * - temp1_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
1902 * hwmon interfaces for GPU voltage:
1904 * - in0_input: the voltage on the GPU in millivolts
1906 * - in1_input: the voltage on the Northbridge in millivolts
1908 * hwmon interfaces for GPU power:
1910 * - power1_average: average power used by the GPU in microWatts
1912 * - power1_cap_min: minimum cap supported in microWatts
1914 * - power1_cap_max: maximum cap supported in microWatts
1916 * - power1_cap: selected power cap in microWatts
1918 * hwmon interfaces for GPU fan:
1920 * - pwm1: pulse width modulation fan level (0-255)
1922 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
1924 * - pwm1_min: pulse width modulation fan control minimum level (0)
1926 * - pwm1_max: pulse width modulation fan control maximum level (255)
1928 * - fan1_min: an minimum value Unit: revolution/min (RPM)
1930 * - fan1_max: an maxmum value Unit: revolution/max (RPM)
1932 * - fan1_input: fan speed in RPM
1934 * - fan[1-*]_target: Desired fan speed Unit: revolution/min (RPM)
1936 * - fan[1-*]_enable: Enable or disable the sensors.1: Enable 0: Disable
1938 * hwmon interfaces for GPU clocks:
1940 * - freq1_input: the gfx/compute clock in hertz
1942 * - freq2_input: the memory clock in hertz
1944 * You can use hwmon tools like sensors to view this information on your system.
1948 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
1949 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
1950 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
1951 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
1952 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
1953 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
1954 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
1955 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
1956 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
1957 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
1958 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
1959 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
1960 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
1961 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
1962 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
1963 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
1964 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
1965 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
1966 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
1967 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
1968 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
1969 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
1970 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
1971 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
1973 static struct attribute *hwmon_attributes[] = {
1974 &sensor_dev_attr_temp1_input.dev_attr.attr,
1975 &sensor_dev_attr_temp1_crit.dev_attr.attr,
1976 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
1977 &sensor_dev_attr_pwm1.dev_attr.attr,
1978 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
1979 &sensor_dev_attr_pwm1_min.dev_attr.attr,
1980 &sensor_dev_attr_pwm1_max.dev_attr.attr,
1981 &sensor_dev_attr_fan1_input.dev_attr.attr,
1982 &sensor_dev_attr_fan1_min.dev_attr.attr,
1983 &sensor_dev_attr_fan1_max.dev_attr.attr,
1984 &sensor_dev_attr_fan1_target.dev_attr.attr,
1985 &sensor_dev_attr_fan1_enable.dev_attr.attr,
1986 &sensor_dev_attr_in0_input.dev_attr.attr,
1987 &sensor_dev_attr_in0_label.dev_attr.attr,
1988 &sensor_dev_attr_in1_input.dev_attr.attr,
1989 &sensor_dev_attr_in1_label.dev_attr.attr,
1990 &sensor_dev_attr_power1_average.dev_attr.attr,
1991 &sensor_dev_attr_power1_cap_max.dev_attr.attr,
1992 &sensor_dev_attr_power1_cap_min.dev_attr.attr,
1993 &sensor_dev_attr_power1_cap.dev_attr.attr,
1994 &sensor_dev_attr_freq1_input.dev_attr.attr,
1995 &sensor_dev_attr_freq1_label.dev_attr.attr,
1996 &sensor_dev_attr_freq2_input.dev_attr.attr,
1997 &sensor_dev_attr_freq2_label.dev_attr.attr,
2001 static umode_t hwmon_attributes_visible(struct kobject *kobj,
2002 struct attribute *attr, int index)
2004 struct device *dev = kobj_to_dev(kobj);
2005 struct amdgpu_device *adev = dev_get_drvdata(dev);
2006 umode_t effective_mode = attr->mode;
2008 /* Skip fan attributes if fan is not present */
2009 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
2010 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
2011 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2012 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
2013 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
2014 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
2015 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2016 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
2017 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
2020 /* Skip fan attributes on APU */
2021 if ((adev->flags & AMD_IS_APU) &&
2022 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
2023 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
2024 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2025 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
2026 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
2027 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
2028 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2029 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
2030 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
2033 /* Skip limit attributes if DPM is not enabled */
2034 if (!adev->pm.dpm_enabled &&
2035 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
2036 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
2037 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
2038 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
2039 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2040 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
2041 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
2042 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
2043 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2044 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
2045 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
2048 /* mask fan attributes if we have no bindings for this asic to expose */
2049 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
2050 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
2051 (!adev->powerplay.pp_funcs->get_fan_control_mode &&
2052 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
2053 effective_mode &= ~S_IRUGO;
2055 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
2056 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
2057 (!adev->powerplay.pp_funcs->set_fan_control_mode &&
2058 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
2059 effective_mode &= ~S_IWUSR;
2061 if ((adev->flags & AMD_IS_APU) &&
2062 (attr == &sensor_dev_attr_power1_average.dev_attr.attr ||
2063 attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
2064 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
2065 attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
2068 /* hide max/min values if we can't both query and manage the fan */
2069 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
2070 !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
2071 (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
2072 !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
2073 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2074 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
2077 if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
2078 !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
2079 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2080 attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
2083 /* only APUs have vddnb */
2084 if (!(adev->flags & AMD_IS_APU) &&
2085 (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
2086 attr == &sensor_dev_attr_in1_label.dev_attr.attr))
2089 /* no mclk on APUs */
2090 if ((adev->flags & AMD_IS_APU) &&
2091 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
2092 attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
2095 return effective_mode;
2098 static const struct attribute_group hwmon_attrgroup = {
2099 .attrs = hwmon_attributes,
2100 .is_visible = hwmon_attributes_visible,
2103 static const struct attribute_group *hwmon_groups[] = {
2108 void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
2110 struct amdgpu_device *adev =
2111 container_of(work, struct amdgpu_device,
2112 pm.dpm.thermal.work);
2113 /* switch to the thermal state */
2114 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
2115 int temp, size = sizeof(temp);
2117 if (!adev->pm.dpm_enabled)
2120 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
2121 (void *)&temp, &size)) {
2122 if (temp < adev->pm.dpm.thermal.min_temp)
2123 /* switch back the user state */
2124 dpm_state = adev->pm.dpm.user_state;
2126 if (adev->pm.dpm.thermal.high_to_low)
2127 /* switch back the user state */
2128 dpm_state = adev->pm.dpm.user_state;
2130 mutex_lock(&adev->pm.mutex);
2131 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
2132 adev->pm.dpm.thermal_active = true;
2134 adev->pm.dpm.thermal_active = false;
2135 adev->pm.dpm.state = dpm_state;
2136 mutex_unlock(&adev->pm.mutex);
2138 amdgpu_pm_compute_clocks(adev);
2141 static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
2142 enum amd_pm_state_type dpm_state)
2145 struct amdgpu_ps *ps;
2147 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
2150 /* check if the vblank period is too short to adjust the mclk */
2151 if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
2152 if (amdgpu_dpm_vblank_too_short(adev))
2153 single_display = false;
2156 /* certain older asics have a separare 3D performance state,
2157 * so try that first if the user selected performance
2159 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
2160 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
2161 /* balanced states don't exist at the moment */
2162 if (dpm_state == POWER_STATE_TYPE_BALANCED)
2163 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
2166 /* Pick the best power state based on current conditions */
2167 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
2168 ps = &adev->pm.dpm.ps[i];
2169 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
2170 switch (dpm_state) {
2172 case POWER_STATE_TYPE_BATTERY:
2173 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
2174 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
2181 case POWER_STATE_TYPE_BALANCED:
2182 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
2183 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
2190 case POWER_STATE_TYPE_PERFORMANCE:
2191 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
2192 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
2199 /* internal states */
2200 case POWER_STATE_TYPE_INTERNAL_UVD:
2201 if (adev->pm.dpm.uvd_ps)
2202 return adev->pm.dpm.uvd_ps;
2205 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
2206 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
2209 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
2210 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
2213 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
2214 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
2217 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
2218 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
2221 case POWER_STATE_TYPE_INTERNAL_BOOT:
2222 return adev->pm.dpm.boot_ps;
2223 case POWER_STATE_TYPE_INTERNAL_THERMAL:
2224 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
2227 case POWER_STATE_TYPE_INTERNAL_ACPI:
2228 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
2231 case POWER_STATE_TYPE_INTERNAL_ULV:
2232 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
2235 case POWER_STATE_TYPE_INTERNAL_3DPERF:
2236 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2243 /* use a fallback state if we didn't match */
2244 switch (dpm_state) {
2245 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
2246 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
2247 goto restart_search;
2248 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
2249 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
2250 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
2251 if (adev->pm.dpm.uvd_ps) {
2252 return adev->pm.dpm.uvd_ps;
2254 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
2255 goto restart_search;
2257 case POWER_STATE_TYPE_INTERNAL_THERMAL:
2258 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
2259 goto restart_search;
2260 case POWER_STATE_TYPE_INTERNAL_ACPI:
2261 dpm_state = POWER_STATE_TYPE_BATTERY;
2262 goto restart_search;
2263 case POWER_STATE_TYPE_BATTERY:
2264 case POWER_STATE_TYPE_BALANCED:
2265 case POWER_STATE_TYPE_INTERNAL_3DPERF:
2266 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
2267 goto restart_search;
2275 static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
2277 struct amdgpu_ps *ps;
2278 enum amd_pm_state_type dpm_state;
2282 /* if dpm init failed */
2283 if (!adev->pm.dpm_enabled)
2286 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
2287 /* add other state override checks here */
2288 if ((!adev->pm.dpm.thermal_active) &&
2289 (!adev->pm.dpm.uvd_active))
2290 adev->pm.dpm.state = adev->pm.dpm.user_state;
2292 dpm_state = adev->pm.dpm.state;
2294 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
2296 adev->pm.dpm.requested_ps = ps;
2300 if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
2301 printk("switching from power state:\n");
2302 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
2303 printk("switching to power state:\n");
2304 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
2307 /* update whether vce is active */
2308 ps->vce_active = adev->pm.dpm.vce_active;
2309 if (adev->powerplay.pp_funcs->display_configuration_changed)
2310 amdgpu_dpm_display_configuration_changed(adev);
2312 ret = amdgpu_dpm_pre_set_power_state(adev);
2316 if (adev->powerplay.pp_funcs->check_state_equal) {
2317 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
2324 amdgpu_dpm_set_power_state(adev);
2325 amdgpu_dpm_post_set_power_state(adev);
2327 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
2328 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
2330 if (adev->powerplay.pp_funcs->force_performance_level) {
2331 if (adev->pm.dpm.thermal_active) {
2332 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
2333 /* force low perf level for thermal */
2334 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
2335 /* save the user's level */
2336 adev->pm.dpm.forced_level = level;
2338 /* otherwise, user selected level */
2339 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
2344 void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
2346 if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
2347 /* enable/disable UVD */
2348 mutex_lock(&adev->pm.mutex);
2349 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_UVD, !enable);
2350 mutex_unlock(&adev->pm.mutex);
2352 /* enable/disable Low Memory PState for UVD (4k videos) */
2353 if (adev->asic_type == CHIP_STONEY &&
2354 adev->uvd.decode_image_width >= WIDTH_4K) {
2355 struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2357 if (hwmgr && hwmgr->hwmgr_func &&
2358 hwmgr->hwmgr_func->update_nbdpm_pstate)
2359 hwmgr->hwmgr_func->update_nbdpm_pstate(hwmgr,
2365 void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
2367 if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
2368 /* enable/disable VCE */
2369 mutex_lock(&adev->pm.mutex);
2370 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_VCE, !enable);
2371 mutex_unlock(&adev->pm.mutex);
2375 void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
2379 if (adev->powerplay.pp_funcs->print_power_state == NULL)
2382 for (i = 0; i < adev->pm.dpm.num_ps; i++)
2383 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
2387 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
2389 struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2392 if (adev->pm.sysfs_initialized)
2395 if (adev->pm.dpm_enabled == 0)
2398 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
2401 if (IS_ERR(adev->pm.int_hwmon_dev)) {
2402 ret = PTR_ERR(adev->pm.int_hwmon_dev);
2404 "Unable to register hwmon device: %d\n", ret);
2408 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
2410 DRM_ERROR("failed to create device file for dpm state\n");
2413 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2415 DRM_ERROR("failed to create device file for dpm state\n");
2420 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
2422 DRM_ERROR("failed to create device file pp_num_states\n");
2425 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
2427 DRM_ERROR("failed to create device file pp_cur_state\n");
2430 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
2432 DRM_ERROR("failed to create device file pp_force_state\n");
2435 ret = device_create_file(adev->dev, &dev_attr_pp_table);
2437 DRM_ERROR("failed to create device file pp_table\n");
2441 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
2443 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
2446 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
2448 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
2451 if (adev->asic_type >= CHIP_VEGA10) {
2452 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_socclk);
2454 DRM_ERROR("failed to create device file pp_dpm_socclk\n");
2457 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_dcefclk);
2459 DRM_ERROR("failed to create device file pp_dpm_dcefclk\n");
2463 if (adev->asic_type >= CHIP_VEGA20) {
2464 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_fclk);
2466 DRM_ERROR("failed to create device file pp_dpm_fclk\n");
2470 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
2472 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
2475 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
2477 DRM_ERROR("failed to create device file pp_sclk_od\n");
2480 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
2482 DRM_ERROR("failed to create device file pp_mclk_od\n");
2485 ret = device_create_file(adev->dev,
2486 &dev_attr_pp_power_profile_mode);
2488 DRM_ERROR("failed to create device file "
2489 "pp_power_profile_mode\n");
2492 if (is_support_sw_smu(adev) || hwmgr->od_enabled) {
2493 ret = device_create_file(adev->dev,
2494 &dev_attr_pp_od_clk_voltage);
2496 DRM_ERROR("failed to create device file "
2497 "pp_od_clk_voltage\n");
2501 ret = device_create_file(adev->dev,
2502 &dev_attr_gpu_busy_percent);
2504 DRM_ERROR("failed to create device file "
2505 "gpu_busy_level\n");
2508 /* PCIe Perf counters won't work on APU nodes */
2509 if (!(adev->flags & AMD_IS_APU)) {
2510 ret = device_create_file(adev->dev, &dev_attr_pcie_bw);
2512 DRM_ERROR("failed to create device file pcie_bw\n");
2516 ret = amdgpu_debugfs_pm_init(adev);
2518 DRM_ERROR("Failed to register debugfs file for dpm!\n");
2522 if ((adev->asic_type >= CHIP_VEGA10) &&
2523 !(adev->flags & AMD_IS_APU)) {
2524 ret = device_create_file(adev->dev,
2525 &dev_attr_ppfeatures);
2527 DRM_ERROR("failed to create device file "
2533 adev->pm.sysfs_initialized = true;
2538 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
2540 struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2542 if (adev->pm.dpm_enabled == 0)
2545 if (adev->pm.int_hwmon_dev)
2546 hwmon_device_unregister(adev->pm.int_hwmon_dev);
2547 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
2548 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2550 device_remove_file(adev->dev, &dev_attr_pp_num_states);
2551 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
2552 device_remove_file(adev->dev, &dev_attr_pp_force_state);
2553 device_remove_file(adev->dev, &dev_attr_pp_table);
2555 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
2556 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
2557 if (adev->asic_type >= CHIP_VEGA10) {
2558 device_remove_file(adev->dev, &dev_attr_pp_dpm_socclk);
2559 device_remove_file(adev->dev, &dev_attr_pp_dpm_dcefclk);
2561 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
2562 if (adev->asic_type >= CHIP_VEGA20)
2563 device_remove_file(adev->dev, &dev_attr_pp_dpm_fclk);
2564 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
2565 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
2566 device_remove_file(adev->dev,
2567 &dev_attr_pp_power_profile_mode);
2568 if (hwmgr->od_enabled)
2569 device_remove_file(adev->dev,
2570 &dev_attr_pp_od_clk_voltage);
2571 device_remove_file(adev->dev, &dev_attr_gpu_busy_percent);
2572 if (!(adev->flags & AMD_IS_APU))
2573 device_remove_file(adev->dev, &dev_attr_pcie_bw);
2574 if ((adev->asic_type >= CHIP_VEGA10) &&
2575 !(adev->flags & AMD_IS_APU))
2576 device_remove_file(adev->dev, &dev_attr_ppfeatures);
2579 void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
2583 if (!adev->pm.dpm_enabled)
2586 if (adev->mode_info.num_crtc)
2587 amdgpu_display_bandwidth_update(adev);
2589 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
2590 struct amdgpu_ring *ring = adev->rings[i];
2591 if (ring && ring->sched.ready)
2592 amdgpu_fence_wait_empty(ring);
2595 if (adev->powerplay.pp_funcs->dispatch_tasks) {
2596 if (!amdgpu_device_has_dc_support(adev)) {
2597 mutex_lock(&adev->pm.mutex);
2598 amdgpu_dpm_get_active_displays(adev);
2599 adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtc_count;
2600 adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
2601 adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
2602 /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
2603 if (adev->pm.pm_display_cfg.vrefresh > 120)
2604 adev->pm.pm_display_cfg.min_vblank_time = 0;
2605 if (adev->powerplay.pp_funcs->display_configuration_change)
2606 adev->powerplay.pp_funcs->display_configuration_change(
2607 adev->powerplay.pp_handle,
2608 &adev->pm.pm_display_cfg);
2609 mutex_unlock(&adev->pm.mutex);
2611 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
2613 mutex_lock(&adev->pm.mutex);
2614 amdgpu_dpm_get_active_displays(adev);
2615 amdgpu_dpm_change_power_state_locked(adev);
2616 mutex_unlock(&adev->pm.mutex);
2623 #if defined(CONFIG_DEBUG_FS)
2625 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
2633 size = sizeof(value);
2634 seq_printf(m, "GFX Clocks and Power:\n");
2635 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
2636 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
2637 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
2638 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
2639 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
2640 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
2641 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
2642 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
2643 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
2644 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
2645 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
2646 seq_printf(m, "\t%u mV (VDDNB)\n", value);
2647 size = sizeof(uint32_t);
2648 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
2649 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
2650 size = sizeof(value);
2651 seq_printf(m, "\n");
2654 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
2655 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
2658 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
2659 seq_printf(m, "GPU Load: %u %%\n", value);
2660 seq_printf(m, "\n");
2662 /* SMC feature mask */
2663 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
2664 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
2667 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
2669 seq_printf(m, "UVD: Disabled\n");
2671 seq_printf(m, "UVD: Enabled\n");
2672 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
2673 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
2674 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
2675 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
2678 seq_printf(m, "\n");
2681 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
2683 seq_printf(m, "VCE: Disabled\n");
2685 seq_printf(m, "VCE: Enabled\n");
2686 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
2687 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
2694 static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
2698 for (i = 0; clocks[i].flag; i++)
2699 seq_printf(m, "\t%s: %s\n", clocks[i].name,
2700 (flags & clocks[i].flag) ? "On" : "Off");
2703 static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
2705 struct drm_info_node *node = (struct drm_info_node *) m->private;
2706 struct drm_device *dev = node->minor->dev;
2707 struct amdgpu_device *adev = dev->dev_private;
2708 struct drm_device *ddev = adev->ddev;
2711 amdgpu_device_ip_get_clockgating_state(adev, &flags);
2712 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
2713 amdgpu_parse_cg_state(m, flags);
2714 seq_printf(m, "\n");
2716 if (!adev->pm.dpm_enabled) {
2717 seq_printf(m, "dpm not enabled\n");
2720 if ((adev->flags & AMD_IS_PX) &&
2721 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
2722 seq_printf(m, "PX asic powered off\n");
2723 } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
2724 mutex_lock(&adev->pm.mutex);
2725 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
2726 adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
2728 seq_printf(m, "Debugfs support not implemented for this asic\n");
2729 mutex_unlock(&adev->pm.mutex);
2731 return amdgpu_debugfs_pm_info_pp(m, adev);
2737 static const struct drm_info_list amdgpu_pm_info_list[] = {
2738 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
2742 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
2744 #if defined(CONFIG_DEBUG_FS)
2745 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));