2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include "mlx5_ifc_fpga.h"
38 MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
39 MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
40 MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
41 MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
42 MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
43 MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
44 MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
45 MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
46 MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
47 MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
48 MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
49 MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
50 MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
51 MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
52 MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
53 MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
54 MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
55 MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
56 MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
57 MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
58 MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
59 MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
60 MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
61 MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb,
62 MLX5_EVENT_TYPE_CODING_FPGA_ERROR = 0x20,
63 MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR = 0x21
67 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
68 MLX5_SET_HCA_CAP_OP_MOD_ETHERNET_OFFLOADS = 0x1,
69 MLX5_SET_HCA_CAP_OP_MOD_ODP = 0x2,
70 MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
71 MLX5_SET_HCA_CAP_OP_MOD_ROCE = 0x4,
72 MLX5_SET_HCA_CAP_OP_MOD_IPSEC = 0x15,
73 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE2 = 0x20,
74 MLX5_SET_HCA_CAP_OP_MOD_PORT_SELECTION = 0x25,
78 MLX5_SHARED_RESOURCE_UID = 0xffff,
82 MLX5_OBJ_TYPE_SW_ICM = 0x0008,
83 MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT = 0x23,
87 MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM = (1ULL << MLX5_OBJ_TYPE_SW_ICM),
88 MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT = (1ULL << 11),
89 MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q = (1ULL << 13),
90 MLX5_GENERAL_OBJ_TYPES_CAP_HEADER_MODIFY_ARGUMENT =
91 (1ULL << MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT),
92 MLX5_GENERAL_OBJ_TYPES_CAP_MACSEC_OFFLOAD = (1ULL << 39),
96 MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
97 MLX5_OBJ_TYPE_VIRTIO_NET_Q = 0x000d,
98 MLX5_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c,
99 MLX5_OBJ_TYPE_MATCH_DEFINER = 0x0018,
100 MLX5_OBJ_TYPE_PAGE_TRACK = 0x46,
101 MLX5_OBJ_TYPE_MKEY = 0xff01,
102 MLX5_OBJ_TYPE_QP = 0xff02,
103 MLX5_OBJ_TYPE_PSV = 0xff03,
104 MLX5_OBJ_TYPE_RMP = 0xff04,
105 MLX5_OBJ_TYPE_XRC_SRQ = 0xff05,
106 MLX5_OBJ_TYPE_RQ = 0xff06,
107 MLX5_OBJ_TYPE_SQ = 0xff07,
108 MLX5_OBJ_TYPE_TIR = 0xff08,
109 MLX5_OBJ_TYPE_TIS = 0xff09,
110 MLX5_OBJ_TYPE_DCT = 0xff0a,
111 MLX5_OBJ_TYPE_XRQ = 0xff0b,
112 MLX5_OBJ_TYPE_RQT = 0xff0e,
113 MLX5_OBJ_TYPE_FLOW_COUNTER = 0xff0f,
114 MLX5_OBJ_TYPE_CQ = 0xff10,
118 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
119 MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
120 MLX5_CMD_OP_INIT_HCA = 0x102,
121 MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
122 MLX5_CMD_OP_ENABLE_HCA = 0x104,
123 MLX5_CMD_OP_DISABLE_HCA = 0x105,
124 MLX5_CMD_OP_QUERY_PAGES = 0x107,
125 MLX5_CMD_OP_MANAGE_PAGES = 0x108,
126 MLX5_CMD_OP_SET_HCA_CAP = 0x109,
127 MLX5_CMD_OP_QUERY_ISSI = 0x10a,
128 MLX5_CMD_OP_SET_ISSI = 0x10b,
129 MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d,
130 MLX5_CMD_OP_QUERY_SF_PARTITION = 0x111,
131 MLX5_CMD_OP_ALLOC_SF = 0x113,
132 MLX5_CMD_OP_DEALLOC_SF = 0x114,
133 MLX5_CMD_OP_SUSPEND_VHCA = 0x115,
134 MLX5_CMD_OP_RESUME_VHCA = 0x116,
135 MLX5_CMD_OP_QUERY_VHCA_MIGRATION_STATE = 0x117,
136 MLX5_CMD_OP_SAVE_VHCA_STATE = 0x118,
137 MLX5_CMD_OP_LOAD_VHCA_STATE = 0x119,
138 MLX5_CMD_OP_CREATE_MKEY = 0x200,
139 MLX5_CMD_OP_QUERY_MKEY = 0x201,
140 MLX5_CMD_OP_DESTROY_MKEY = 0x202,
141 MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
142 MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
143 MLX5_CMD_OP_ALLOC_MEMIC = 0x205,
144 MLX5_CMD_OP_DEALLOC_MEMIC = 0x206,
145 MLX5_CMD_OP_MODIFY_MEMIC = 0x207,
146 MLX5_CMD_OP_CREATE_EQ = 0x301,
147 MLX5_CMD_OP_DESTROY_EQ = 0x302,
148 MLX5_CMD_OP_QUERY_EQ = 0x303,
149 MLX5_CMD_OP_GEN_EQE = 0x304,
150 MLX5_CMD_OP_CREATE_CQ = 0x400,
151 MLX5_CMD_OP_DESTROY_CQ = 0x401,
152 MLX5_CMD_OP_QUERY_CQ = 0x402,
153 MLX5_CMD_OP_MODIFY_CQ = 0x403,
154 MLX5_CMD_OP_CREATE_QP = 0x500,
155 MLX5_CMD_OP_DESTROY_QP = 0x501,
156 MLX5_CMD_OP_RST2INIT_QP = 0x502,
157 MLX5_CMD_OP_INIT2RTR_QP = 0x503,
158 MLX5_CMD_OP_RTR2RTS_QP = 0x504,
159 MLX5_CMD_OP_RTS2RTS_QP = 0x505,
160 MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
161 MLX5_CMD_OP_2ERR_QP = 0x507,
162 MLX5_CMD_OP_2RST_QP = 0x50a,
163 MLX5_CMD_OP_QUERY_QP = 0x50b,
164 MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
165 MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
166 MLX5_CMD_OP_CREATE_PSV = 0x600,
167 MLX5_CMD_OP_DESTROY_PSV = 0x601,
168 MLX5_CMD_OP_CREATE_SRQ = 0x700,
169 MLX5_CMD_OP_DESTROY_SRQ = 0x701,
170 MLX5_CMD_OP_QUERY_SRQ = 0x702,
171 MLX5_CMD_OP_ARM_RQ = 0x703,
172 MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
173 MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
174 MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
175 MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
176 MLX5_CMD_OP_CREATE_DCT = 0x710,
177 MLX5_CMD_OP_DESTROY_DCT = 0x711,
178 MLX5_CMD_OP_DRAIN_DCT = 0x712,
179 MLX5_CMD_OP_QUERY_DCT = 0x713,
180 MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
181 MLX5_CMD_OP_CREATE_XRQ = 0x717,
182 MLX5_CMD_OP_DESTROY_XRQ = 0x718,
183 MLX5_CMD_OP_QUERY_XRQ = 0x719,
184 MLX5_CMD_OP_ARM_XRQ = 0x71a,
185 MLX5_CMD_OP_QUERY_XRQ_DC_PARAMS_ENTRY = 0x725,
186 MLX5_CMD_OP_SET_XRQ_DC_PARAMS_ENTRY = 0x726,
187 MLX5_CMD_OP_QUERY_XRQ_ERROR_PARAMS = 0x727,
188 MLX5_CMD_OP_RELEASE_XRQ_ERROR = 0x729,
189 MLX5_CMD_OP_MODIFY_XRQ = 0x72a,
190 MLX5_CMD_OP_QUERY_ESW_FUNCTIONS = 0x740,
191 MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
192 MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
193 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
194 MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
195 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
196 MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
197 MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
198 MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
199 MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
200 MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
201 MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
202 MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
203 MLX5_CMD_OP_QUERY_VNIC_ENV = 0x76f,
204 MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
205 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
206 MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
207 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
208 MLX5_CMD_OP_SET_MONITOR_COUNTER = 0x774,
209 MLX5_CMD_OP_ARM_MONITOR_COUNTER = 0x775,
210 MLX5_CMD_OP_SET_PP_RATE_LIMIT = 0x780,
211 MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781,
212 MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782,
213 MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783,
214 MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784,
215 MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785,
216 MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786,
217 MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787,
218 MLX5_CMD_OP_ALLOC_PD = 0x800,
219 MLX5_CMD_OP_DEALLOC_PD = 0x801,
220 MLX5_CMD_OP_ALLOC_UAR = 0x802,
221 MLX5_CMD_OP_DEALLOC_UAR = 0x803,
222 MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
223 MLX5_CMD_OP_ACCESS_REG = 0x805,
224 MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
225 MLX5_CMD_OP_DETACH_FROM_MCG = 0x807,
226 MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
227 MLX5_CMD_OP_MAD_IFC = 0x50d,
228 MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
229 MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
230 MLX5_CMD_OP_NOP = 0x80d,
231 MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
232 MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
233 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
234 MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
235 MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
236 MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
237 MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
238 MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
239 MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
240 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
241 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
242 MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
243 MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
244 MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
245 MLX5_CMD_OP_SET_WOL_ROL = 0x830,
246 MLX5_CMD_OP_QUERY_WOL_ROL = 0x831,
247 MLX5_CMD_OP_CREATE_LAG = 0x840,
248 MLX5_CMD_OP_MODIFY_LAG = 0x841,
249 MLX5_CMD_OP_QUERY_LAG = 0x842,
250 MLX5_CMD_OP_DESTROY_LAG = 0x843,
251 MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844,
252 MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845,
253 MLX5_CMD_OP_CREATE_TIR = 0x900,
254 MLX5_CMD_OP_MODIFY_TIR = 0x901,
255 MLX5_CMD_OP_DESTROY_TIR = 0x902,
256 MLX5_CMD_OP_QUERY_TIR = 0x903,
257 MLX5_CMD_OP_CREATE_SQ = 0x904,
258 MLX5_CMD_OP_MODIFY_SQ = 0x905,
259 MLX5_CMD_OP_DESTROY_SQ = 0x906,
260 MLX5_CMD_OP_QUERY_SQ = 0x907,
261 MLX5_CMD_OP_CREATE_RQ = 0x908,
262 MLX5_CMD_OP_MODIFY_RQ = 0x909,
263 MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910,
264 MLX5_CMD_OP_DESTROY_RQ = 0x90a,
265 MLX5_CMD_OP_QUERY_RQ = 0x90b,
266 MLX5_CMD_OP_CREATE_RMP = 0x90c,
267 MLX5_CMD_OP_MODIFY_RMP = 0x90d,
268 MLX5_CMD_OP_DESTROY_RMP = 0x90e,
269 MLX5_CMD_OP_QUERY_RMP = 0x90f,
270 MLX5_CMD_OP_CREATE_TIS = 0x912,
271 MLX5_CMD_OP_MODIFY_TIS = 0x913,
272 MLX5_CMD_OP_DESTROY_TIS = 0x914,
273 MLX5_CMD_OP_QUERY_TIS = 0x915,
274 MLX5_CMD_OP_CREATE_RQT = 0x916,
275 MLX5_CMD_OP_MODIFY_RQT = 0x917,
276 MLX5_CMD_OP_DESTROY_RQT = 0x918,
277 MLX5_CMD_OP_QUERY_RQT = 0x919,
278 MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
279 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
280 MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
281 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
282 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
283 MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
284 MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
285 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
286 MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
287 MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
288 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
289 MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a,
290 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
291 MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,
292 MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d,
293 MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e,
294 MLX5_CMD_OP_QUERY_PACKET_REFORMAT_CONTEXT = 0x93f,
295 MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT = 0x940,
296 MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
297 MLX5_CMD_OP_QUERY_MODIFY_HEADER_CONTEXT = 0x942,
298 MLX5_CMD_OP_FPGA_CREATE_QP = 0x960,
299 MLX5_CMD_OP_FPGA_MODIFY_QP = 0x961,
300 MLX5_CMD_OP_FPGA_QUERY_QP = 0x962,
301 MLX5_CMD_OP_FPGA_DESTROY_QP = 0x963,
302 MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS = 0x964,
303 MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,
304 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01,
305 MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02,
306 MLX5_CMD_OP_DESTROY_GENERAL_OBJECT = 0xa03,
307 MLX5_CMD_OP_CREATE_UCTX = 0xa04,
308 MLX5_CMD_OP_DESTROY_UCTX = 0xa06,
309 MLX5_CMD_OP_CREATE_UMEM = 0xa08,
310 MLX5_CMD_OP_DESTROY_UMEM = 0xa0a,
311 MLX5_CMD_OP_SYNC_STEERING = 0xb00,
312 MLX5_CMD_OP_QUERY_VHCA_STATE = 0xb0d,
313 MLX5_CMD_OP_MODIFY_VHCA_STATE = 0xb0e,
314 MLX5_CMD_OP_SYNC_CRYPTO = 0xb12,
315 MLX5_CMD_OP_ALLOW_OTHER_VHCA_ACCESS = 0xb16,
319 /* Valid range for general commands that don't work over an object */
321 MLX5_CMD_OP_GENERAL_START = 0xb00,
322 MLX5_CMD_OP_GENERAL_END = 0xd00,
326 MLX5_FT_NIC_RX_2_NIC_RX_RDMA = BIT(0),
327 MLX5_FT_NIC_TX_RDMA_2_NIC_TX = BIT(1),
331 MLX5_CMD_OP_MOD_UPDATE_HEADER_MODIFY_ARGUMENT = 0x1,
334 struct mlx5_ifc_flow_table_fields_supported_bits {
337 u8 outer_ether_type[0x1];
338 u8 outer_ip_version[0x1];
339 u8 outer_first_prio[0x1];
340 u8 outer_first_cfi[0x1];
341 u8 outer_first_vid[0x1];
342 u8 outer_ipv4_ttl[0x1];
343 u8 outer_second_prio[0x1];
344 u8 outer_second_cfi[0x1];
345 u8 outer_second_vid[0x1];
346 u8 reserved_at_b[0x1];
350 u8 outer_ip_protocol[0x1];
351 u8 outer_ip_ecn[0x1];
352 u8 outer_ip_dscp[0x1];
353 u8 outer_udp_sport[0x1];
354 u8 outer_udp_dport[0x1];
355 u8 outer_tcp_sport[0x1];
356 u8 outer_tcp_dport[0x1];
357 u8 outer_tcp_flags[0x1];
358 u8 outer_gre_protocol[0x1];
359 u8 outer_gre_key[0x1];
360 u8 outer_vxlan_vni[0x1];
361 u8 outer_geneve_vni[0x1];
362 u8 outer_geneve_oam[0x1];
363 u8 outer_geneve_protocol_type[0x1];
364 u8 outer_geneve_opt_len[0x1];
365 u8 source_vhca_port[0x1];
366 u8 source_eswitch_port[0x1];
370 u8 inner_ether_type[0x1];
371 u8 inner_ip_version[0x1];
372 u8 inner_first_prio[0x1];
373 u8 inner_first_cfi[0x1];
374 u8 inner_first_vid[0x1];
375 u8 reserved_at_27[0x1];
376 u8 inner_second_prio[0x1];
377 u8 inner_second_cfi[0x1];
378 u8 inner_second_vid[0x1];
379 u8 reserved_at_2b[0x1];
383 u8 inner_ip_protocol[0x1];
384 u8 inner_ip_ecn[0x1];
385 u8 inner_ip_dscp[0x1];
386 u8 inner_udp_sport[0x1];
387 u8 inner_udp_dport[0x1];
388 u8 inner_tcp_sport[0x1];
389 u8 inner_tcp_dport[0x1];
390 u8 inner_tcp_flags[0x1];
391 u8 reserved_at_37[0x9];
393 u8 geneve_tlv_option_0_data[0x1];
394 u8 geneve_tlv_option_0_exist[0x1];
395 u8 reserved_at_42[0x3];
396 u8 outer_first_mpls_over_udp[0x4];
397 u8 outer_first_mpls_over_gre[0x4];
398 u8 inner_first_mpls[0x4];
399 u8 outer_first_mpls[0x4];
400 u8 reserved_at_55[0x2];
401 u8 outer_esp_spi[0x1];
402 u8 reserved_at_58[0x2];
404 u8 reserved_at_5b[0x5];
406 u8 reserved_at_60[0x18];
407 u8 metadata_reg_c_7[0x1];
408 u8 metadata_reg_c_6[0x1];
409 u8 metadata_reg_c_5[0x1];
410 u8 metadata_reg_c_4[0x1];
411 u8 metadata_reg_c_3[0x1];
412 u8 metadata_reg_c_2[0x1];
413 u8 metadata_reg_c_1[0x1];
414 u8 metadata_reg_c_0[0x1];
417 /* Table 2170 - Flow Table Fields Supported 2 Format */
418 struct mlx5_ifc_flow_table_fields_supported_2_bits {
419 u8 reserved_at_0[0xe];
421 u8 reserved_at_f[0x1];
422 u8 tunnel_header_0_1[0x1];
423 u8 reserved_at_11[0xf];
425 u8 reserved_at_20[0x60];
428 struct mlx5_ifc_flow_table_prop_layout_bits {
430 u8 reserved_at_1[0x1];
431 u8 flow_counter[0x1];
432 u8 flow_modify_en[0x1];
434 u8 identified_miss_table_mode[0x1];
435 u8 flow_table_modify[0x1];
438 u8 reset_root_to_default[0x1];
441 u8 reserved_at_c[0x1];
444 u8 reformat_and_vlan_action[0x1];
445 u8 reserved_at_10[0x1];
447 u8 reformat_l3_tunnel_to_l2[0x1];
448 u8 reformat_l2_to_l3_tunnel[0x1];
449 u8 reformat_and_modify_action[0x1];
450 u8 ignore_flow_level[0x1];
451 u8 reserved_at_16[0x1];
452 u8 table_miss_action_domain[0x1];
453 u8 termination_table[0x1];
454 u8 reformat_and_fwd_to_table[0x1];
455 u8 reserved_at_1a[0x2];
456 u8 ipsec_encrypt[0x1];
457 u8 ipsec_decrypt[0x1];
459 u8 reserved_at_1f[0x1];
461 u8 termination_table_raw_traffic[0x1];
462 u8 reserved_at_21[0x1];
463 u8 log_max_ft_size[0x6];
464 u8 log_max_modify_header_context[0x8];
465 u8 max_modify_header_actions[0x8];
466 u8 max_ft_level[0x8];
468 u8 reformat_add_esp_trasport[0x1];
469 u8 reformat_l2_to_l3_esp_tunnel[0x1];
470 u8 reformat_add_esp_transport_over_udp[0x1];
471 u8 reformat_del_esp_trasport[0x1];
472 u8 reformat_l3_esp_tunnel_to_l2[0x1];
473 u8 reformat_del_esp_transport_over_udp[0x1];
475 u8 reserved_at_47[0x19];
477 u8 reserved_at_60[0x2];
478 u8 reformat_insert[0x1];
479 u8 reformat_remove[0x1];
480 u8 macsec_encrypt[0x1];
481 u8 macsec_decrypt[0x1];
482 u8 reserved_at_66[0x2];
483 u8 reformat_add_macsec[0x1];
484 u8 reformat_remove_macsec[0x1];
485 u8 reserved_at_6a[0xe];
486 u8 log_max_ft_num[0x8];
488 u8 reserved_at_80[0x10];
489 u8 log_max_flow_counter[0x8];
490 u8 log_max_destination[0x8];
492 u8 reserved_at_a0[0x18];
493 u8 log_max_flow[0x8];
495 u8 reserved_at_c0[0x40];
497 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
499 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
502 struct mlx5_ifc_odp_per_transport_service_cap_bits {
509 u8 reserved_at_6[0x1a];
512 struct mlx5_ifc_ipv4_layout_bits {
513 u8 reserved_at_0[0x60];
518 struct mlx5_ifc_ipv6_layout_bits {
522 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
523 struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
524 struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
525 u8 reserved_at_0[0x80];
528 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
553 u8 reserved_at_c0[0x10];
555 u8 reserved_at_c4[0x4];
557 u8 ttl_hoplimit[0x8];
562 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
564 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
567 struct mlx5_ifc_nvgre_key_bits {
572 union mlx5_ifc_gre_key_bits {
573 struct mlx5_ifc_nvgre_key_bits nvgre;
577 struct mlx5_ifc_fte_match_set_misc_bits {
578 u8 gre_c_present[0x1];
579 u8 reserved_at_1[0x1];
580 u8 gre_k_present[0x1];
581 u8 gre_s_present[0x1];
582 u8 source_vhca_port[0x4];
585 u8 source_eswitch_owner_vhca_id[0x10];
586 u8 source_port[0x10];
588 u8 outer_second_prio[0x3];
589 u8 outer_second_cfi[0x1];
590 u8 outer_second_vid[0xc];
591 u8 inner_second_prio[0x3];
592 u8 inner_second_cfi[0x1];
593 u8 inner_second_vid[0xc];
595 u8 outer_second_cvlan_tag[0x1];
596 u8 inner_second_cvlan_tag[0x1];
597 u8 outer_second_svlan_tag[0x1];
598 u8 inner_second_svlan_tag[0x1];
599 u8 reserved_at_64[0xc];
600 u8 gre_protocol[0x10];
602 union mlx5_ifc_gre_key_bits gre_key;
608 u8 reserved_at_d8[0x6];
609 u8 geneve_tlv_option_0_exist[0x1];
612 u8 reserved_at_e0[0xc];
613 u8 outer_ipv6_flow_label[0x14];
615 u8 reserved_at_100[0xc];
616 u8 inner_ipv6_flow_label[0x14];
618 u8 reserved_at_120[0xa];
619 u8 geneve_opt_len[0x6];
620 u8 geneve_protocol_type[0x10];
622 u8 reserved_at_140[0x8];
624 u8 inner_esp_spi[0x20];
625 u8 outer_esp_spi[0x20];
626 u8 reserved_at_1a0[0x60];
629 struct mlx5_ifc_fte_match_mpls_bits {
636 struct mlx5_ifc_fte_match_set_misc2_bits {
637 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
639 struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
641 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
643 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
645 u8 metadata_reg_c_7[0x20];
647 u8 metadata_reg_c_6[0x20];
649 u8 metadata_reg_c_5[0x20];
651 u8 metadata_reg_c_4[0x20];
653 u8 metadata_reg_c_3[0x20];
655 u8 metadata_reg_c_2[0x20];
657 u8 metadata_reg_c_1[0x20];
659 u8 metadata_reg_c_0[0x20];
661 u8 metadata_reg_a[0x20];
663 u8 reserved_at_1a0[0x8];
665 u8 macsec_syndrome[0x8];
666 u8 ipsec_syndrome[0x8];
667 u8 reserved_at_1b8[0x8];
669 u8 reserved_at_1c0[0x40];
672 struct mlx5_ifc_fte_match_set_misc3_bits {
673 u8 inner_tcp_seq_num[0x20];
675 u8 outer_tcp_seq_num[0x20];
677 u8 inner_tcp_ack_num[0x20];
679 u8 outer_tcp_ack_num[0x20];
681 u8 reserved_at_80[0x8];
682 u8 outer_vxlan_gpe_vni[0x18];
684 u8 outer_vxlan_gpe_next_protocol[0x8];
685 u8 outer_vxlan_gpe_flags[0x8];
686 u8 reserved_at_b0[0x10];
688 u8 icmp_header_data[0x20];
690 u8 icmpv6_header_data[0x20];
697 u8 geneve_tlv_option_0_data[0x20];
701 u8 gtpu_msg_type[0x8];
702 u8 gtpu_msg_flags[0x8];
703 u8 reserved_at_170[0x10];
707 u8 gtpu_first_ext_dw_0[0x20];
711 u8 reserved_at_1e0[0x20];
714 struct mlx5_ifc_fte_match_set_misc4_bits {
715 u8 prog_sample_field_value_0[0x20];
717 u8 prog_sample_field_id_0[0x20];
719 u8 prog_sample_field_value_1[0x20];
721 u8 prog_sample_field_id_1[0x20];
723 u8 prog_sample_field_value_2[0x20];
725 u8 prog_sample_field_id_2[0x20];
727 u8 prog_sample_field_value_3[0x20];
729 u8 prog_sample_field_id_3[0x20];
731 u8 reserved_at_100[0x100];
734 struct mlx5_ifc_fte_match_set_misc5_bits {
735 u8 macsec_tag_0[0x20];
737 u8 macsec_tag_1[0x20];
739 u8 macsec_tag_2[0x20];
741 u8 macsec_tag_3[0x20];
743 u8 tunnel_header_0[0x20];
745 u8 tunnel_header_1[0x20];
747 u8 tunnel_header_2[0x20];
749 u8 tunnel_header_3[0x20];
751 u8 reserved_at_100[0x100];
754 struct mlx5_ifc_cmd_pas_bits {
758 u8 reserved_at_34[0xc];
761 struct mlx5_ifc_uint64_bits {
768 MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
769 MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
770 MLX5_ADS_STAT_RATE_10GBPS = 0x8,
771 MLX5_ADS_STAT_RATE_30GBPS = 0x9,
772 MLX5_ADS_STAT_RATE_5GBPS = 0xa,
773 MLX5_ADS_STAT_RATE_20GBPS = 0xb,
774 MLX5_ADS_STAT_RATE_40GBPS = 0xc,
775 MLX5_ADS_STAT_RATE_60GBPS = 0xd,
776 MLX5_ADS_STAT_RATE_80GBPS = 0xe,
777 MLX5_ADS_STAT_RATE_120GBPS = 0xf,
780 struct mlx5_ifc_ads_bits {
783 u8 reserved_at_2[0xe];
786 u8 reserved_at_20[0x8];
792 u8 reserved_at_45[0x3];
793 u8 src_addr_index[0x8];
794 u8 reserved_at_50[0x4];
798 u8 reserved_at_60[0x4];
802 u8 rgid_rip[16][0x8];
804 u8 reserved_at_100[0x4];
807 u8 reserved_at_106[0x1];
816 u8 vhca_port_num[0x8];
822 struct mlx5_ifc_flow_table_nic_cap_bits {
823 u8 nic_rx_multi_path_tirs[0x1];
824 u8 nic_rx_multi_path_tirs_fts[0x1];
825 u8 allow_sniffer_and_nic_rx_shared_tir[0x1];
826 u8 reserved_at_3[0x4];
827 u8 sw_owner_reformat_supported[0x1];
828 u8 reserved_at_8[0x18];
830 u8 encap_general_header[0x1];
831 u8 reserved_at_21[0xa];
832 u8 log_max_packet_reformat_context[0x5];
833 u8 reserved_at_30[0x6];
834 u8 max_encap_header_size[0xa];
835 u8 reserved_at_40[0x1c0];
837 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
839 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma;
841 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
843 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
845 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_rdma;
847 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
849 u8 reserved_at_e00[0x700];
851 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive_rdma;
853 u8 reserved_at_1580[0x280];
855 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_transmit_rdma;
857 u8 reserved_at_1880[0x780];
859 u8 sw_steering_nic_rx_action_drop_icm_address[0x40];
861 u8 sw_steering_nic_tx_action_drop_icm_address[0x40];
863 u8 sw_steering_nic_tx_action_allow_icm_address[0x40];
865 u8 reserved_at_20c0[0x5f40];
868 struct mlx5_ifc_port_selection_cap_bits {
869 u8 reserved_at_0[0x10];
870 u8 port_select_flow_table[0x1];
871 u8 reserved_at_11[0x1];
872 u8 port_select_flow_table_bypass[0x1];
873 u8 reserved_at_13[0xd];
875 u8 reserved_at_20[0x1e0];
877 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_port_selection;
879 u8 reserved_at_400[0x7c00];
883 MLX5_FDB_TO_VPORT_REG_C_0 = 0x01,
884 MLX5_FDB_TO_VPORT_REG_C_1 = 0x02,
885 MLX5_FDB_TO_VPORT_REG_C_2 = 0x04,
886 MLX5_FDB_TO_VPORT_REG_C_3 = 0x08,
887 MLX5_FDB_TO_VPORT_REG_C_4 = 0x10,
888 MLX5_FDB_TO_VPORT_REG_C_5 = 0x20,
889 MLX5_FDB_TO_VPORT_REG_C_6 = 0x40,
890 MLX5_FDB_TO_VPORT_REG_C_7 = 0x80,
893 struct mlx5_ifc_flow_table_eswitch_cap_bits {
894 u8 fdb_to_vport_reg_c_id[0x8];
895 u8 reserved_at_8[0x5];
896 u8 fdb_uplink_hairpin[0x1];
897 u8 fdb_multi_path_any_table_limit_regc[0x1];
898 u8 reserved_at_f[0x3];
899 u8 fdb_multi_path_any_table[0x1];
900 u8 reserved_at_13[0x2];
901 u8 fdb_modify_header_fwd_to_table[0x1];
902 u8 fdb_ipv4_ttl_modify[0x1];
904 u8 reserved_at_18[0x2];
905 u8 multi_fdb_encap[0x1];
906 u8 egress_acl_forward_to_vport[0x1];
907 u8 fdb_multi_path_to_table[0x1];
908 u8 reserved_at_1d[0x3];
910 u8 reserved_at_20[0x1e0];
912 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
914 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
916 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
918 u8 reserved_at_800[0xC00];
920 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_esw_fdb;
922 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_bitmask_support_2_esw_fdb;
924 u8 reserved_at_1500[0x300];
926 u8 sw_steering_fdb_action_drop_icm_address_rx[0x40];
928 u8 sw_steering_fdb_action_drop_icm_address_tx[0x40];
930 u8 sw_steering_uplink_icm_address_rx[0x40];
932 u8 sw_steering_uplink_icm_address_tx[0x40];
934 u8 reserved_at_1900[0x6700];
938 MLX5_COUNTER_SOURCE_ESWITCH = 0x0,
939 MLX5_COUNTER_FLOW_ESWITCH = 0x1,
942 struct mlx5_ifc_e_switch_cap_bits {
943 u8 vport_svlan_strip[0x1];
944 u8 vport_cvlan_strip[0x1];
945 u8 vport_svlan_insert[0x1];
946 u8 vport_cvlan_insert_if_not_exist[0x1];
947 u8 vport_cvlan_insert_overwrite[0x1];
948 u8 reserved_at_5[0x1];
949 u8 vport_cvlan_insert_always[0x1];
950 u8 esw_shared_ingress_acl[0x1];
951 u8 esw_uplink_ingress_acl[0x1];
952 u8 root_ft_on_other_esw[0x1];
953 u8 reserved_at_a[0xf];
954 u8 esw_functions_changed[0x1];
955 u8 reserved_at_1a[0x1];
956 u8 ecpf_vport_exists[0x1];
957 u8 counter_eswitch_affinity[0x1];
958 u8 merged_eswitch[0x1];
959 u8 nic_vport_node_guid_modify[0x1];
960 u8 nic_vport_port_guid_modify[0x1];
962 u8 vxlan_encap_decap[0x1];
963 u8 nvgre_encap_decap[0x1];
964 u8 reserved_at_22[0x1];
965 u8 log_max_fdb_encap_uplink[0x5];
966 u8 reserved_at_21[0x3];
967 u8 log_max_packet_reformat_context[0x5];
969 u8 max_encap_header_size[0xa];
971 u8 reserved_at_40[0xb];
972 u8 log_max_esw_sf[0x5];
973 u8 esw_sf_base_id[0x10];
975 u8 reserved_at_60[0x7a0];
979 struct mlx5_ifc_qos_cap_bits {
980 u8 packet_pacing[0x1];
981 u8 esw_scheduling[0x1];
982 u8 esw_bw_share[0x1];
983 u8 esw_rate_limit[0x1];
984 u8 reserved_at_4[0x1];
985 u8 packet_pacing_burst_bound[0x1];
986 u8 packet_pacing_typical_size[0x1];
987 u8 reserved_at_7[0x1];
988 u8 nic_sq_scheduling[0x1];
989 u8 nic_bw_share[0x1];
990 u8 nic_rate_limit[0x1];
991 u8 packet_pacing_uid[0x1];
992 u8 log_esw_max_sched_depth[0x4];
993 u8 reserved_at_10[0x10];
995 u8 reserved_at_20[0xb];
996 u8 log_max_qos_nic_queue_group[0x5];
997 u8 reserved_at_30[0x10];
999 u8 packet_pacing_max_rate[0x20];
1001 u8 packet_pacing_min_rate[0x20];
1003 u8 reserved_at_80[0x10];
1004 u8 packet_pacing_rate_table_size[0x10];
1006 u8 esw_element_type[0x10];
1007 u8 esw_tsar_type[0x10];
1009 u8 reserved_at_c0[0x10];
1010 u8 max_qos_para_vport[0x10];
1012 u8 max_tsar_bw_share[0x20];
1014 u8 reserved_at_100[0x20];
1016 u8 reserved_at_120[0x3];
1017 u8 log_meter_aso_granularity[0x5];
1018 u8 reserved_at_128[0x3];
1019 u8 log_meter_aso_max_alloc[0x5];
1020 u8 reserved_at_130[0x3];
1021 u8 log_max_num_meter_aso[0x5];
1022 u8 reserved_at_138[0x8];
1024 u8 reserved_at_140[0x6c0];
1027 struct mlx5_ifc_debug_cap_bits {
1028 u8 core_dump_general[0x1];
1029 u8 core_dump_qp[0x1];
1030 u8 reserved_at_2[0x7];
1031 u8 resource_dump[0x1];
1032 u8 reserved_at_a[0x16];
1034 u8 reserved_at_20[0x2];
1035 u8 stall_detect[0x1];
1036 u8 reserved_at_23[0x1d];
1038 u8 reserved_at_40[0x7c0];
1041 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
1045 u8 lro_psh_flag[0x1];
1046 u8 lro_time_stamp[0x1];
1047 u8 reserved_at_5[0x2];
1048 u8 wqe_vlan_insert[0x1];
1049 u8 self_lb_en_modifiable[0x1];
1050 u8 reserved_at_9[0x2];
1051 u8 max_lso_cap[0x5];
1052 u8 multi_pkt_send_wqe[0x2];
1053 u8 wqe_inline_mode[0x2];
1054 u8 rss_ind_tbl_cap[0x4];
1056 u8 scatter_fcs[0x1];
1057 u8 enhanced_multi_pkt_send_wqe[0x1];
1058 u8 tunnel_lso_const_out_ip_id[0x1];
1059 u8 tunnel_lro_gre[0x1];
1060 u8 tunnel_lro_vxlan[0x1];
1061 u8 tunnel_stateless_gre[0x1];
1062 u8 tunnel_stateless_vxlan[0x1];
1067 u8 cqe_checksum_full[0x1];
1068 u8 tunnel_stateless_geneve_tx[0x1];
1069 u8 tunnel_stateless_mpls_over_udp[0x1];
1070 u8 tunnel_stateless_mpls_over_gre[0x1];
1071 u8 tunnel_stateless_vxlan_gpe[0x1];
1072 u8 tunnel_stateless_ipv4_over_vxlan[0x1];
1073 u8 tunnel_stateless_ip_over_ip[0x1];
1074 u8 insert_trailer[0x1];
1075 u8 reserved_at_2b[0x1];
1076 u8 tunnel_stateless_ip_over_ip_rx[0x1];
1077 u8 tunnel_stateless_ip_over_ip_tx[0x1];
1078 u8 reserved_at_2e[0x2];
1079 u8 max_vxlan_udp_ports[0x8];
1080 u8 reserved_at_38[0x6];
1081 u8 max_geneve_opt_len[0x1];
1082 u8 tunnel_stateless_geneve_rx[0x1];
1084 u8 reserved_at_40[0x10];
1085 u8 lro_min_mss_size[0x10];
1087 u8 reserved_at_60[0x120];
1089 u8 lro_timer_supported_periods[4][0x20];
1091 u8 reserved_at_200[0x600];
1095 MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING = 0x0,
1096 MLX5_TIMESTAMP_FORMAT_CAP_REAL_TIME = 0x1,
1097 MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING_AND_REAL_TIME = 0x2,
1100 struct mlx5_ifc_roce_cap_bits {
1102 u8 reserved_at_1[0x3];
1103 u8 sw_r_roce_src_udp_port[0x1];
1104 u8 fl_rc_qp_when_roce_disabled[0x1];
1105 u8 fl_rc_qp_when_roce_enabled[0x1];
1106 u8 roce_cc_general[0x1];
1107 u8 qp_ooo_transmit_default[0x1];
1108 u8 reserved_at_9[0x15];
1109 u8 qp_ts_format[0x2];
1111 u8 reserved_at_20[0x60];
1113 u8 reserved_at_80[0xc];
1115 u8 reserved_at_90[0x8];
1116 u8 roce_version[0x8];
1118 u8 reserved_at_a0[0x10];
1119 u8 r_roce_dest_udp_port[0x10];
1121 u8 r_roce_max_src_udp_port[0x10];
1122 u8 r_roce_min_src_udp_port[0x10];
1124 u8 reserved_at_e0[0x10];
1125 u8 roce_address_table_size[0x10];
1127 u8 reserved_at_100[0x700];
1130 struct mlx5_ifc_sync_steering_in_bits {
1134 u8 reserved_at_20[0x10];
1137 u8 reserved_at_40[0xc0];
1140 struct mlx5_ifc_sync_steering_out_bits {
1142 u8 reserved_at_8[0x18];
1146 u8 reserved_at_40[0x40];
1149 struct mlx5_ifc_sync_crypto_in_bits {
1153 u8 reserved_at_20[0x10];
1156 u8 reserved_at_40[0x20];
1158 u8 reserved_at_60[0x10];
1159 u8 crypto_type[0x10];
1161 u8 reserved_at_80[0x80];
1164 struct mlx5_ifc_sync_crypto_out_bits {
1166 u8 reserved_at_8[0x18];
1170 u8 reserved_at_40[0x40];
1173 struct mlx5_ifc_device_mem_cap_bits {
1175 u8 reserved_at_1[0x1f];
1177 u8 reserved_at_20[0xb];
1178 u8 log_min_memic_alloc_size[0x5];
1179 u8 reserved_at_30[0x8];
1180 u8 log_max_memic_addr_alignment[0x8];
1182 u8 memic_bar_start_addr[0x40];
1184 u8 memic_bar_size[0x20];
1186 u8 max_memic_size[0x20];
1188 u8 steering_sw_icm_start_address[0x40];
1190 u8 reserved_at_100[0x8];
1191 u8 log_header_modify_sw_icm_size[0x8];
1192 u8 reserved_at_110[0x2];
1193 u8 log_sw_icm_alloc_granularity[0x6];
1194 u8 log_steering_sw_icm_size[0x8];
1196 u8 log_indirect_encap_sw_icm_size[0x8];
1197 u8 reserved_at_128[0x10];
1198 u8 log_header_modify_pattern_sw_icm_size[0x8];
1200 u8 header_modify_sw_icm_start_address[0x40];
1202 u8 reserved_at_180[0x40];
1204 u8 header_modify_pattern_sw_icm_start_address[0x40];
1206 u8 memic_operations[0x20];
1208 u8 reserved_at_220[0x20];
1210 u8 indirect_encap_sw_icm_start_address[0x40];
1212 u8 reserved_at_280[0x580];
1215 struct mlx5_ifc_device_event_cap_bits {
1216 u8 user_affiliated_events[4][0x40];
1218 u8 user_unaffiliated_events[4][0x40];
1221 struct mlx5_ifc_virtio_emulation_cap_bits {
1222 u8 desc_tunnel_offload_type[0x1];
1223 u8 eth_frame_offload_type[0x1];
1224 u8 virtio_version_1_0[0x1];
1225 u8 device_features_bits_mask[0xd];
1227 u8 virtio_queue_type[0x8];
1229 u8 max_tunnel_desc[0x10];
1230 u8 reserved_at_30[0x3];
1231 u8 log_doorbell_stride[0x5];
1232 u8 reserved_at_38[0x3];
1233 u8 log_doorbell_bar_size[0x5];
1235 u8 doorbell_bar_offset[0x40];
1237 u8 max_emulated_devices[0x8];
1238 u8 max_num_virtio_queues[0x18];
1240 u8 reserved_at_a0[0x20];
1242 u8 reserved_at_c0[0x13];
1243 u8 desc_group_mkey_supported[0x1];
1244 u8 freeze_to_rdy_supported[0x1];
1245 u8 reserved_at_d5[0xb];
1247 u8 reserved_at_e0[0x20];
1249 u8 umem_1_buffer_param_a[0x20];
1251 u8 umem_1_buffer_param_b[0x20];
1253 u8 umem_2_buffer_param_a[0x20];
1255 u8 umem_2_buffer_param_b[0x20];
1257 u8 umem_3_buffer_param_a[0x20];
1259 u8 umem_3_buffer_param_b[0x20];
1261 u8 reserved_at_1c0[0x640];
1265 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
1266 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
1267 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
1268 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
1269 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
1270 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
1271 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
1272 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
1273 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
1277 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
1278 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
1279 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
1280 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
1281 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
1282 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
1283 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
1284 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
1285 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
1288 struct mlx5_ifc_atomic_caps_bits {
1289 u8 reserved_at_0[0x40];
1291 u8 atomic_req_8B_endianness_mode[0x2];
1292 u8 reserved_at_42[0x4];
1293 u8 supported_atomic_req_8B_endianness_mode_1[0x1];
1295 u8 reserved_at_47[0x19];
1297 u8 reserved_at_60[0x20];
1299 u8 reserved_at_80[0x10];
1300 u8 atomic_operations[0x10];
1302 u8 reserved_at_a0[0x10];
1303 u8 atomic_size_qp[0x10];
1305 u8 reserved_at_c0[0x10];
1306 u8 atomic_size_dc[0x10];
1308 u8 reserved_at_e0[0x720];
1311 struct mlx5_ifc_odp_cap_bits {
1312 u8 reserved_at_0[0x40];
1315 u8 reserved_at_41[0x1f];
1317 u8 reserved_at_60[0x20];
1319 struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
1321 struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
1323 struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
1325 struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps;
1327 struct mlx5_ifc_odp_per_transport_service_cap_bits dc_odp_caps;
1329 u8 reserved_at_120[0x6E0];
1332 struct mlx5_ifc_tls_cap_bits {
1333 u8 tls_1_2_aes_gcm_128[0x1];
1334 u8 tls_1_3_aes_gcm_128[0x1];
1335 u8 tls_1_2_aes_gcm_256[0x1];
1336 u8 tls_1_3_aes_gcm_256[0x1];
1337 u8 reserved_at_4[0x1c];
1339 u8 reserved_at_20[0x7e0];
1342 struct mlx5_ifc_ipsec_cap_bits {
1343 u8 ipsec_full_offload[0x1];
1344 u8 ipsec_crypto_offload[0x1];
1346 u8 ipsec_crypto_esp_aes_gcm_256_encrypt[0x1];
1347 u8 ipsec_crypto_esp_aes_gcm_128_encrypt[0x1];
1348 u8 ipsec_crypto_esp_aes_gcm_256_decrypt[0x1];
1349 u8 ipsec_crypto_esp_aes_gcm_128_decrypt[0x1];
1350 u8 reserved_at_7[0x4];
1351 u8 log_max_ipsec_offload[0x5];
1352 u8 reserved_at_10[0x10];
1354 u8 min_log_ipsec_full_replay_window[0x8];
1355 u8 max_log_ipsec_full_replay_window[0x8];
1356 u8 reserved_at_30[0x7d0];
1359 struct mlx5_ifc_macsec_cap_bits {
1361 u8 reserved_at_1[0x2];
1362 u8 macsec_crypto_esp_aes_gcm_256_encrypt[0x1];
1363 u8 macsec_crypto_esp_aes_gcm_128_encrypt[0x1];
1364 u8 macsec_crypto_esp_aes_gcm_256_decrypt[0x1];
1365 u8 macsec_crypto_esp_aes_gcm_128_decrypt[0x1];
1366 u8 reserved_at_7[0x4];
1367 u8 log_max_macsec_offload[0x5];
1368 u8 reserved_at_10[0x10];
1370 u8 min_log_macsec_full_replay_window[0x8];
1371 u8 max_log_macsec_full_replay_window[0x8];
1372 u8 reserved_at_30[0x10];
1374 u8 reserved_at_40[0x7c0];
1378 MLX5_WQ_TYPE_LINKED_LIST = 0x0,
1379 MLX5_WQ_TYPE_CYCLIC = 0x1,
1380 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
1381 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
1385 MLX5_WQ_END_PAD_MODE_NONE = 0x0,
1386 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
1390 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
1391 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
1392 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
1393 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
1394 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
1398 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
1399 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
1400 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
1401 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
1402 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
1403 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
1407 MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
1408 MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
1412 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
1413 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
1414 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
1418 MLX5_CAP_PORT_TYPE_IB = 0x0,
1419 MLX5_CAP_PORT_TYPE_ETH = 0x1,
1423 MLX5_CAP_UMR_FENCE_STRONG = 0x0,
1424 MLX5_CAP_UMR_FENCE_SMALL = 0x1,
1425 MLX5_CAP_UMR_FENCE_NONE = 0x2,
1429 MLX5_FLEX_PARSER_GENEVE_ENABLED = 1 << 3,
1430 MLX5_FLEX_PARSER_MPLS_OVER_GRE_ENABLED = 1 << 4,
1431 MLX5_FLEX_PARSER_MPLS_OVER_UDP_ENABLED = 1 << 5,
1432 MLX5_FLEX_PARSER_VXLAN_GPE_ENABLED = 1 << 7,
1433 MLX5_FLEX_PARSER_ICMP_V4_ENABLED = 1 << 8,
1434 MLX5_FLEX_PARSER_ICMP_V6_ENABLED = 1 << 9,
1435 MLX5_FLEX_PARSER_GENEVE_TLV_OPTION_0_ENABLED = 1 << 10,
1436 MLX5_FLEX_PARSER_GTPU_ENABLED = 1 << 11,
1437 MLX5_FLEX_PARSER_GTPU_DW_2_ENABLED = 1 << 16,
1438 MLX5_FLEX_PARSER_GTPU_FIRST_EXT_DW_0_ENABLED = 1 << 17,
1439 MLX5_FLEX_PARSER_GTPU_DW_0_ENABLED = 1 << 18,
1440 MLX5_FLEX_PARSER_GTPU_TEID_ENABLED = 1 << 19,
1444 MLX5_UCTX_CAP_RAW_TX = 1UL << 0,
1445 MLX5_UCTX_CAP_INTERNAL_DEV_RES = 1UL << 1,
1448 #define MLX5_FC_BULK_SIZE_FACTOR 128
1450 enum mlx5_fc_bulk_alloc_bitmask {
1451 MLX5_FC_BULK_128 = (1 << 0),
1452 MLX5_FC_BULK_256 = (1 << 1),
1453 MLX5_FC_BULK_512 = (1 << 2),
1454 MLX5_FC_BULK_1024 = (1 << 3),
1455 MLX5_FC_BULK_2048 = (1 << 4),
1456 MLX5_FC_BULK_4096 = (1 << 5),
1457 MLX5_FC_BULK_8192 = (1 << 6),
1458 MLX5_FC_BULK_16384 = (1 << 7),
1461 #define MLX5_FC_BULK_NUM_FCS(fc_enum) (MLX5_FC_BULK_SIZE_FACTOR * (fc_enum))
1463 #define MLX5_FT_MAX_MULTIPATH_LEVEL 63
1466 MLX5_STEERING_FORMAT_CONNECTX_5 = 0,
1467 MLX5_STEERING_FORMAT_CONNECTX_6DX = 1,
1468 MLX5_STEERING_FORMAT_CONNECTX_7 = 2,
1471 struct mlx5_ifc_cmd_hca_cap_bits {
1472 u8 reserved_at_0[0x10];
1473 u8 shared_object_to_user_object_allowed[0x1];
1474 u8 reserved_at_13[0xe];
1475 u8 vhca_resource_manager[0x1];
1478 u8 create_lag_when_not_master_up[0x1];
1480 u8 event_on_vhca_state_teardown_request[0x1];
1481 u8 event_on_vhca_state_in_use[0x1];
1482 u8 event_on_vhca_state_active[0x1];
1483 u8 event_on_vhca_state_allocated[0x1];
1484 u8 event_on_vhca_state_invalid[0x1];
1485 u8 reserved_at_28[0x8];
1488 u8 reserved_at_40[0x40];
1490 u8 log_max_srq_sz[0x8];
1491 u8 log_max_qp_sz[0x8];
1493 u8 reserved_at_91[0x2];
1494 u8 isolate_vl_tc_new[0x1];
1495 u8 reserved_at_94[0x4];
1496 u8 prio_tag_required[0x1];
1497 u8 reserved_at_99[0x2];
1500 u8 reserved_at_a0[0x3];
1501 u8 ece_support[0x1];
1502 u8 reserved_at_a4[0x5];
1503 u8 reg_c_preserve[0x1];
1504 u8 reserved_at_aa[0x1];
1505 u8 log_max_srq[0x5];
1506 u8 reserved_at_b0[0x1];
1507 u8 uplink_follow[0x1];
1508 u8 ts_cqe_to_dest_cqn[0x1];
1509 u8 reserved_at_b3[0x6];
1512 u8 reserved_at_bb[0x5];
1514 u8 max_sgl_for_optimized_performance[0x8];
1515 u8 log_max_cq_sz[0x8];
1516 u8 relaxed_ordering_write_umr[0x1];
1517 u8 relaxed_ordering_read_umr[0x1];
1518 u8 reserved_at_d2[0x7];
1519 u8 virtio_net_device_emualtion_manager[0x1];
1520 u8 virtio_blk_device_emualtion_manager[0x1];
1523 u8 log_max_eq_sz[0x8];
1524 u8 relaxed_ordering_write[0x1];
1525 u8 relaxed_ordering_read_pci_enabled[0x1];
1526 u8 log_max_mkey[0x6];
1527 u8 reserved_at_f0[0x6];
1528 u8 terminate_scatter_list_mkey[0x1];
1529 u8 repeated_mkey[0x1];
1530 u8 dump_fill_mkey[0x1];
1531 u8 reserved_at_f9[0x2];
1532 u8 fast_teardown[0x1];
1535 u8 max_indirection[0x8];
1536 u8 fixed_buffer_size[0x1];
1537 u8 log_max_mrw_sz[0x7];
1538 u8 force_teardown[0x1];
1539 u8 reserved_at_111[0x1];
1540 u8 log_max_bsf_list_size[0x6];
1541 u8 umr_extended_translation_offset[0x1];
1543 u8 log_max_klm_list_size[0x6];
1545 u8 reserved_at_120[0x2];
1546 u8 qpc_extension[0x1];
1547 u8 reserved_at_123[0x7];
1548 u8 log_max_ra_req_dc[0x6];
1549 u8 reserved_at_130[0x2];
1550 u8 eth_wqe_too_small[0x1];
1551 u8 reserved_at_133[0x6];
1552 u8 vnic_env_cq_overrun[0x1];
1553 u8 log_max_ra_res_dc[0x6];
1555 u8 reserved_at_140[0x5];
1556 u8 release_all_pages[0x1];
1557 u8 must_not_use[0x1];
1558 u8 reserved_at_147[0x2];
1560 u8 log_max_ra_req_qp[0x6];
1561 u8 reserved_at_150[0xa];
1562 u8 log_max_ra_res_qp[0x6];
1565 u8 cc_query_allowed[0x1];
1566 u8 cc_modify_allowed[0x1];
1568 u8 cache_line_128byte[0x1];
1569 u8 reserved_at_165[0x4];
1570 u8 rts2rts_qp_counters_set_id[0x1];
1571 u8 reserved_at_16a[0x2];
1572 u8 vnic_env_int_rq_oob[0x1];
1574 u8 reserved_at_16e[0x1];
1576 u8 gid_table_size[0x10];
1578 u8 out_of_seq_cnt[0x1];
1579 u8 vport_counters[0x1];
1580 u8 retransmission_q_counters[0x1];
1582 u8 modify_rq_counter_set_id[0x1];
1583 u8 rq_delay_drop[0x1];
1585 u8 pkey_table_size[0x10];
1587 u8 vport_group_manager[0x1];
1588 u8 vhca_group_manager[0x1];
1591 u8 vnic_env_queue_counters[0x1];
1593 u8 nic_flow_table[0x1];
1594 u8 eswitch_manager[0x1];
1595 u8 device_memory[0x1];
1598 u8 local_ca_ack_delay[0x5];
1599 u8 port_module_event[0x1];
1600 u8 enhanced_error_q_counters[0x1];
1601 u8 ports_check[0x1];
1602 u8 reserved_at_1b3[0x1];
1603 u8 disable_link_up[0x1];
1608 u8 reserved_at_1c0[0x1];
1611 u8 log_max_msg[0x5];
1612 u8 reserved_at_1c8[0x4];
1614 u8 temp_warn_event[0x1];
1616 u8 general_notification_event[0x1];
1617 u8 reserved_at_1d3[0x2];
1621 u8 reserved_at_1d8[0x1];
1630 u8 stat_rate_support[0x10];
1631 u8 reserved_at_1f0[0x1];
1632 u8 pci_sync_for_fw_update_event[0x1];
1633 u8 reserved_at_1f2[0x6];
1634 u8 init2_lag_tx_port_affinity[0x1];
1635 u8 reserved_at_1fa[0x3];
1636 u8 cqe_version[0x4];
1638 u8 compact_address_vector[0x1];
1639 u8 striding_rq[0x1];
1640 u8 reserved_at_202[0x1];
1641 u8 ipoib_enhanced_offloads[0x1];
1642 u8 ipoib_basic_offloads[0x1];
1643 u8 reserved_at_205[0x1];
1644 u8 repeated_block_disabled[0x1];
1645 u8 umr_modify_entity_size_disabled[0x1];
1646 u8 umr_modify_atomic_disabled[0x1];
1647 u8 umr_indirect_mkey_disabled[0x1];
1649 u8 dc_req_scat_data_cqe[0x1];
1650 u8 reserved_at_20d[0x2];
1651 u8 drain_sigerr[0x1];
1652 u8 cmdif_checksum[0x2];
1654 u8 reserved_at_213[0x1];
1655 u8 wq_signature[0x1];
1656 u8 sctr_data_cqe[0x1];
1657 u8 reserved_at_216[0x1];
1663 u8 eth_net_offloads[0x1];
1666 u8 reserved_at_21f[0x1];
1670 u8 cq_moderation[0x1];
1671 u8 reserved_at_223[0x3];
1672 u8 cq_eq_remap[0x1];
1674 u8 block_lb_mc[0x1];
1675 u8 reserved_at_229[0x1];
1676 u8 scqe_break_moderation[0x1];
1677 u8 cq_period_start_from_cqe[0x1];
1679 u8 reserved_at_22d[0x1];
1681 u8 vector_calc[0x1];
1682 u8 umr_ptr_rlky[0x1];
1684 u8 qp_packet_based[0x1];
1685 u8 reserved_at_233[0x3];
1688 u8 set_deth_sqpn[0x1];
1689 u8 reserved_at_239[0x3];
1696 u8 reserved_at_241[0x7];
1697 u8 fl_rc_qp_when_roce_disabled[0x1];
1698 u8 regexp_params[0x1];
1700 u8 port_selection_cap[0x1];
1701 u8 reserved_at_251[0x1];
1703 u8 reserved_at_253[0x5];
1707 u8 driver_version[0x1];
1708 u8 pad_tx_eth_packet[0x1];
1709 u8 reserved_at_263[0x3];
1710 u8 mkey_by_name[0x1];
1711 u8 reserved_at_267[0x4];
1713 u8 log_bf_reg_size[0x5];
1715 u8 reserved_at_270[0x3];
1716 u8 qp_error_syndrome[0x1];
1717 u8 reserved_at_274[0x2];
1719 u8 lag_tx_port_affinity[0x1];
1720 u8 lag_native_fdb_selection[0x1];
1721 u8 reserved_at_27a[0x1];
1723 u8 num_lag_ports[0x4];
1725 u8 reserved_at_280[0x10];
1726 u8 max_wqe_sz_sq[0x10];
1728 u8 reserved_at_2a0[0x10];
1729 u8 max_wqe_sz_rq[0x10];
1731 u8 max_flow_counter_31_16[0x10];
1732 u8 max_wqe_sz_sq_dc[0x10];
1734 u8 reserved_at_2e0[0x7];
1735 u8 max_qp_mcg[0x19];
1737 u8 reserved_at_300[0x10];
1738 u8 flow_counter_bulk_alloc[0x8];
1739 u8 log_max_mcg[0x8];
1741 u8 reserved_at_320[0x3];
1742 u8 log_max_transport_domain[0x5];
1743 u8 reserved_at_328[0x2];
1744 u8 relaxed_ordering_read[0x1];
1746 u8 reserved_at_330[0x6];
1747 u8 pci_sync_for_fw_update_with_driver_unload[0x1];
1748 u8 vnic_env_cnt_steering_fail[0x1];
1749 u8 vport_counter_local_loopback[0x1];
1750 u8 q_counter_aggregation[0x1];
1751 u8 q_counter_other_vport[0x1];
1752 u8 log_max_xrcd[0x5];
1754 u8 nic_receive_steering_discard[0x1];
1755 u8 receive_discard_vport_down[0x1];
1756 u8 transmit_discard_vport_down[0x1];
1757 u8 eq_overrun_count[0x1];
1758 u8 reserved_at_344[0x1];
1759 u8 invalid_command_count[0x1];
1760 u8 quota_exceeded_count[0x1];
1761 u8 reserved_at_347[0x1];
1762 u8 log_max_flow_counter_bulk[0x8];
1763 u8 max_flow_counter_15_0[0x10];
1766 u8 reserved_at_360[0x3];
1768 u8 reserved_at_368[0x3];
1770 u8 reserved_at_370[0x3];
1771 u8 log_max_tir[0x5];
1772 u8 reserved_at_378[0x3];
1773 u8 log_max_tis[0x5];
1775 u8 basic_cyclic_rcv_wqe[0x1];
1776 u8 reserved_at_381[0x2];
1777 u8 log_max_rmp[0x5];
1778 u8 reserved_at_388[0x3];
1779 u8 log_max_rqt[0x5];
1780 u8 reserved_at_390[0x3];
1781 u8 log_max_rqt_size[0x5];
1782 u8 reserved_at_398[0x3];
1783 u8 log_max_tis_per_sq[0x5];
1785 u8 ext_stride_num_range[0x1];
1786 u8 roce_rw_supported[0x1];
1787 u8 log_max_current_uc_list_wr_supported[0x1];
1788 u8 log_max_stride_sz_rq[0x5];
1789 u8 reserved_at_3a8[0x3];
1790 u8 log_min_stride_sz_rq[0x5];
1791 u8 reserved_at_3b0[0x3];
1792 u8 log_max_stride_sz_sq[0x5];
1793 u8 reserved_at_3b8[0x3];
1794 u8 log_min_stride_sz_sq[0x5];
1797 u8 reserved_at_3c1[0x2];
1798 u8 log_max_hairpin_queues[0x5];
1799 u8 reserved_at_3c8[0x3];
1800 u8 log_max_hairpin_wq_data_sz[0x5];
1801 u8 reserved_at_3d0[0x3];
1802 u8 log_max_hairpin_num_packets[0x5];
1803 u8 reserved_at_3d8[0x3];
1804 u8 log_max_wq_sz[0x5];
1806 u8 nic_vport_change_event[0x1];
1807 u8 disable_local_lb_uc[0x1];
1808 u8 disable_local_lb_mc[0x1];
1809 u8 log_min_hairpin_wq_data_sz[0x5];
1810 u8 reserved_at_3e8[0x1];
1811 u8 silent_mode[0x1];
1813 u8 log_max_vlan_list[0x5];
1814 u8 reserved_at_3f0[0x3];
1815 u8 log_max_current_mc_list[0x5];
1816 u8 reserved_at_3f8[0x3];
1817 u8 log_max_current_uc_list[0x5];
1819 u8 general_obj_types[0x40];
1821 u8 sq_ts_format[0x2];
1822 u8 rq_ts_format[0x2];
1823 u8 steering_format_version[0x4];
1824 u8 create_qp_start_hint[0x18];
1826 u8 reserved_at_460[0x1];
1828 u8 cross_vhca_rqt[0x1];
1829 u8 log_max_uctx[0x5];
1830 u8 reserved_at_468[0x1];
1832 u8 ipsec_offload[0x1];
1833 u8 log_max_umem[0x5];
1834 u8 max_num_eqs[0x10];
1836 u8 reserved_at_480[0x1];
1839 u8 log_max_l2_table[0x5];
1840 u8 reserved_at_488[0x8];
1841 u8 log_uar_page_sz[0x10];
1843 u8 reserved_at_4a0[0x20];
1844 u8 device_frequency_mhz[0x20];
1845 u8 device_frequency_khz[0x20];
1847 u8 reserved_at_500[0x20];
1848 u8 num_of_uars_per_page[0x20];
1850 u8 flex_parser_protocols[0x20];
1852 u8 max_geneve_tlv_options[0x8];
1853 u8 reserved_at_568[0x3];
1854 u8 max_geneve_tlv_option_data_len[0x5];
1855 u8 reserved_at_570[0x9];
1856 u8 adv_virtualization[0x1];
1857 u8 reserved_at_57a[0x6];
1859 u8 reserved_at_580[0xb];
1860 u8 log_max_dci_stream_channels[0x5];
1861 u8 reserved_at_590[0x3];
1862 u8 log_max_dci_errored_streams[0x5];
1863 u8 reserved_at_598[0x8];
1865 u8 reserved_at_5a0[0x10];
1866 u8 enhanced_cqe_compression[0x1];
1867 u8 reserved_at_5b1[0x2];
1868 u8 log_max_dek[0x5];
1869 u8 reserved_at_5b8[0x4];
1870 u8 mini_cqe_resp_stride_index[0x1];
1871 u8 cqe_128_always[0x1];
1872 u8 cqe_compression_128[0x1];
1873 u8 cqe_compression[0x1];
1875 u8 cqe_compression_timeout[0x10];
1876 u8 cqe_compression_max_num[0x10];
1878 u8 reserved_at_5e0[0x8];
1879 u8 flex_parser_id_gtpu_dw_0[0x4];
1880 u8 reserved_at_5ec[0x4];
1881 u8 tag_matching[0x1];
1882 u8 rndv_offload_rc[0x1];
1883 u8 rndv_offload_dc[0x1];
1884 u8 log_tag_matching_list_sz[0x5];
1885 u8 reserved_at_5f8[0x3];
1886 u8 log_max_xrq[0x5];
1888 u8 affiliate_nic_vport_criteria[0x8];
1889 u8 native_port_num[0x8];
1890 u8 num_vhca_ports[0x8];
1891 u8 flex_parser_id_gtpu_teid[0x4];
1892 u8 reserved_at_61c[0x2];
1893 u8 sw_owner_id[0x1];
1894 u8 reserved_at_61f[0x1];
1896 u8 max_num_of_monitor_counters[0x10];
1897 u8 num_ppcnt_monitor_counters[0x10];
1899 u8 max_num_sf[0x10];
1900 u8 num_q_monitor_counters[0x10];
1902 u8 reserved_at_660[0x20];
1905 u8 sf_set_partition[0x1];
1906 u8 reserved_at_682[0x1];
1909 u8 reserved_at_689[0x4];
1911 u8 reserved_at_68e[0x2];
1912 u8 log_min_sf_size[0x8];
1913 u8 max_num_sf_partitions[0x8];
1917 u8 reserved_at_6c0[0x4];
1918 u8 flex_parser_id_geneve_tlv_option_0[0x4];
1919 u8 flex_parser_id_icmp_dw1[0x4];
1920 u8 flex_parser_id_icmp_dw0[0x4];
1921 u8 flex_parser_id_icmpv6_dw1[0x4];
1922 u8 flex_parser_id_icmpv6_dw0[0x4];
1923 u8 flex_parser_id_outer_first_mpls_over_gre[0x4];
1924 u8 flex_parser_id_outer_first_mpls_over_udp_label[0x4];
1926 u8 max_num_match_definer[0x10];
1927 u8 sf_base_id[0x10];
1929 u8 flex_parser_id_gtpu_dw_2[0x4];
1930 u8 flex_parser_id_gtpu_first_ext_dw_0[0x4];
1931 u8 num_total_dynamic_vf_msix[0x18];
1932 u8 reserved_at_720[0x14];
1933 u8 dynamic_msix_table_size[0xc];
1934 u8 reserved_at_740[0xc];
1935 u8 min_dynamic_vf_msix_table_size[0x4];
1936 u8 reserved_at_750[0x4];
1937 u8 max_dynamic_vf_msix_table_size[0xc];
1939 u8 reserved_at_760[0x3];
1940 u8 log_max_num_header_modify_argument[0x5];
1941 u8 reserved_at_768[0x4];
1942 u8 log_header_modify_argument_granularity[0x4];
1943 u8 reserved_at_770[0x3];
1944 u8 log_header_modify_argument_max_alloc[0x5];
1945 u8 reserved_at_778[0x8];
1947 u8 vhca_tunnel_commands[0x40];
1948 u8 match_definer_format_supported[0x40];
1952 MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_TO_REMOTE_FLOW_TABLE_MISS = 0x80000,
1953 MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_ROOT_TO_REMOTE_FLOW_TABLE = (1ULL << 20),
1957 MLX5_ALLOWED_OBJ_FOR_OTHER_VHCA_ACCESS_FLOW_TABLE = 0x200,
1960 struct mlx5_ifc_cmd_hca_cap_2_bits {
1961 u8 reserved_at_0[0x80];
1964 u8 reserved_at_81[0x1f];
1966 u8 max_reformat_insert_size[0x8];
1967 u8 max_reformat_insert_offset[0x8];
1968 u8 max_reformat_remove_size[0x8];
1969 u8 max_reformat_remove_offset[0x8];
1971 u8 reserved_at_c0[0x8];
1972 u8 migration_multi_load[0x1];
1973 u8 migration_tracking_state[0x1];
1974 u8 reserved_at_ca[0x6];
1975 u8 migration_in_chunks[0x1];
1976 u8 reserved_at_d1[0xf];
1978 u8 cross_vhca_object_to_object_supported[0x20];
1980 u8 allowed_object_for_other_vhca_access[0x40];
1982 u8 reserved_at_140[0x60];
1984 u8 flow_table_type_2_type[0x8];
1985 u8 reserved_at_1a8[0x3];
1986 u8 log_min_mkey_entity_size[0x5];
1987 u8 reserved_at_1b0[0x10];
1989 u8 reserved_at_1c0[0x60];
1991 u8 reserved_at_220[0x1];
1992 u8 sw_vhca_id_valid[0x1];
1994 u8 reserved_at_230[0x10];
1996 u8 reserved_at_240[0xb];
1997 u8 ts_cqe_metadata_size2wqe_counter[0x5];
1998 u8 reserved_at_250[0x10];
2000 u8 reserved_at_260[0x120];
2001 u8 reserved_at_380[0x10];
2002 u8 ec_vf_vport_base[0x10];
2004 u8 reserved_at_3a0[0x10];
2005 u8 max_rqt_vhca_id[0x10];
2007 u8 reserved_at_3c0[0x440];
2010 enum mlx5_ifc_flow_destination_type {
2011 MLX5_IFC_FLOW_DESTINATION_TYPE_VPORT = 0x0,
2012 MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
2013 MLX5_IFC_FLOW_DESTINATION_TYPE_TIR = 0x2,
2014 MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_SAMPLER = 0x6,
2015 MLX5_IFC_FLOW_DESTINATION_TYPE_UPLINK = 0x8,
2016 MLX5_IFC_FLOW_DESTINATION_TYPE_TABLE_TYPE = 0xA,
2019 enum mlx5_flow_table_miss_action {
2020 MLX5_FLOW_TABLE_MISS_ACTION_DEF,
2021 MLX5_FLOW_TABLE_MISS_ACTION_FWD,
2022 MLX5_FLOW_TABLE_MISS_ACTION_SWITCH_DOMAIN,
2025 struct mlx5_ifc_dest_format_struct_bits {
2026 u8 destination_type[0x8];
2027 u8 destination_id[0x18];
2029 u8 destination_eswitch_owner_vhca_id_valid[0x1];
2030 u8 packet_reformat[0x1];
2031 u8 reserved_at_22[0x6];
2032 u8 destination_table_type[0x8];
2033 u8 destination_eswitch_owner_vhca_id[0x10];
2036 struct mlx5_ifc_flow_counter_list_bits {
2037 u8 flow_counter_id[0x20];
2039 u8 reserved_at_20[0x20];
2042 struct mlx5_ifc_extended_dest_format_bits {
2043 struct mlx5_ifc_dest_format_struct_bits destination_entry;
2045 u8 packet_reformat_id[0x20];
2047 u8 reserved_at_60[0x20];
2050 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
2051 struct mlx5_ifc_extended_dest_format_bits extended_dest_format;
2052 struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
2055 struct mlx5_ifc_fte_match_param_bits {
2056 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
2058 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
2060 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
2062 struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
2064 struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
2066 struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
2068 struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5;
2070 u8 reserved_at_e00[0x200];
2074 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
2075 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
2076 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
2077 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
2078 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
2081 struct mlx5_ifc_rx_hash_field_select_bits {
2082 u8 l3_prot_type[0x1];
2083 u8 l4_prot_type[0x1];
2084 u8 selected_fields[0x1e];
2088 MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
2089 MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
2093 MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
2094 MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
2097 struct mlx5_ifc_wq_bits {
2099 u8 wq_signature[0x1];
2100 u8 end_padding_mode[0x2];
2102 u8 reserved_at_8[0x18];
2104 u8 hds_skip_first_sge[0x1];
2105 u8 log2_hds_buf_size[0x3];
2106 u8 reserved_at_24[0x7];
2107 u8 page_offset[0x5];
2110 u8 reserved_at_40[0x8];
2113 u8 reserved_at_60[0x8];
2118 u8 hw_counter[0x20];
2120 u8 sw_counter[0x20];
2122 u8 reserved_at_100[0xc];
2123 u8 log_wq_stride[0x4];
2124 u8 reserved_at_110[0x3];
2125 u8 log_wq_pg_sz[0x5];
2126 u8 reserved_at_118[0x3];
2129 u8 dbr_umem_valid[0x1];
2130 u8 wq_umem_valid[0x1];
2131 u8 reserved_at_122[0x1];
2132 u8 log_hairpin_num_packets[0x5];
2133 u8 reserved_at_128[0x3];
2134 u8 log_hairpin_data_sz[0x5];
2136 u8 reserved_at_130[0x4];
2137 u8 log_wqe_num_of_strides[0x4];
2138 u8 two_byte_shift_en[0x1];
2139 u8 reserved_at_139[0x4];
2140 u8 log_wqe_stride_size[0x3];
2142 u8 reserved_at_140[0x80];
2144 u8 headers_mkey[0x20];
2146 u8 shampo_enable[0x1];
2147 u8 reserved_at_1e1[0x4];
2148 u8 log_reservation_size[0x3];
2149 u8 reserved_at_1e8[0x5];
2150 u8 log_max_num_of_packets_per_reservation[0x3];
2151 u8 reserved_at_1f0[0x6];
2152 u8 log_headers_entry_size[0x2];
2153 u8 reserved_at_1f8[0x4];
2154 u8 log_headers_buffer_entry_num[0x4];
2156 u8 reserved_at_200[0x400];
2158 struct mlx5_ifc_cmd_pas_bits pas[];
2161 struct mlx5_ifc_rq_num_bits {
2162 u8 reserved_at_0[0x8];
2166 struct mlx5_ifc_rq_vhca_bits {
2167 u8 reserved_at_0[0x8];
2169 u8 reserved_at_20[0x10];
2170 u8 rq_vhca_id[0x10];
2173 struct mlx5_ifc_mac_address_layout_bits {
2174 u8 reserved_at_0[0x10];
2175 u8 mac_addr_47_32[0x10];
2177 u8 mac_addr_31_0[0x20];
2180 struct mlx5_ifc_vlan_layout_bits {
2181 u8 reserved_at_0[0x14];
2184 u8 reserved_at_20[0x20];
2187 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
2188 u8 reserved_at_0[0xa0];
2190 u8 min_time_between_cnps[0x20];
2192 u8 reserved_at_c0[0x12];
2194 u8 reserved_at_d8[0x4];
2195 u8 cnp_prio_mode[0x1];
2196 u8 cnp_802p_prio[0x3];
2198 u8 reserved_at_e0[0x720];
2201 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
2202 u8 reserved_at_0[0x60];
2204 u8 reserved_at_60[0x4];
2205 u8 clamp_tgt_rate[0x1];
2206 u8 reserved_at_65[0x3];
2207 u8 clamp_tgt_rate_after_time_inc[0x1];
2208 u8 reserved_at_69[0x17];
2210 u8 reserved_at_80[0x20];
2212 u8 rpg_time_reset[0x20];
2214 u8 rpg_byte_reset[0x20];
2216 u8 rpg_threshold[0x20];
2218 u8 rpg_max_rate[0x20];
2220 u8 rpg_ai_rate[0x20];
2222 u8 rpg_hai_rate[0x20];
2226 u8 rpg_min_dec_fac[0x20];
2228 u8 rpg_min_rate[0x20];
2230 u8 reserved_at_1c0[0xe0];
2232 u8 rate_to_set_on_first_cnp[0x20];
2236 u8 dce_tcp_rtt[0x20];
2238 u8 rate_reduce_monitor_period[0x20];
2240 u8 reserved_at_320[0x20];
2242 u8 initial_alpha_value[0x20];
2244 u8 reserved_at_360[0x4a0];
2247 struct mlx5_ifc_cong_control_r_roce_general_bits {
2248 u8 reserved_at_0[0x80];
2250 u8 reserved_at_80[0x10];
2251 u8 rtt_resp_dscp_valid[0x1];
2252 u8 reserved_at_91[0x9];
2253 u8 rtt_resp_dscp[0x6];
2255 u8 reserved_at_a0[0x760];
2258 struct mlx5_ifc_cong_control_802_1qau_rp_bits {
2259 u8 reserved_at_0[0x80];
2261 u8 rppp_max_rps[0x20];
2263 u8 rpg_time_reset[0x20];
2265 u8 rpg_byte_reset[0x20];
2267 u8 rpg_threshold[0x20];
2269 u8 rpg_max_rate[0x20];
2271 u8 rpg_ai_rate[0x20];
2273 u8 rpg_hai_rate[0x20];
2277 u8 rpg_min_dec_fac[0x20];
2279 u8 rpg_min_rate[0x20];
2281 u8 reserved_at_1c0[0x640];
2285 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
2286 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
2287 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
2290 struct mlx5_ifc_resize_field_select_bits {
2291 u8 resize_field_select[0x20];
2294 struct mlx5_ifc_resource_dump_bits {
2296 u8 inline_dump[0x1];
2297 u8 reserved_at_2[0xa];
2299 u8 segment_type[0x10];
2301 u8 reserved_at_20[0x10];
2308 u8 num_of_obj1[0x10];
2309 u8 num_of_obj2[0x10];
2311 u8 reserved_at_a0[0x20];
2313 u8 device_opaque[0x40];
2321 u8 inline_data[52][0x20];
2324 struct mlx5_ifc_resource_dump_menu_record_bits {
2325 u8 reserved_at_0[0x4];
2326 u8 num_of_obj2_supports_active[0x1];
2327 u8 num_of_obj2_supports_all[0x1];
2328 u8 must_have_num_of_obj2[0x1];
2329 u8 support_num_of_obj2[0x1];
2330 u8 num_of_obj1_supports_active[0x1];
2331 u8 num_of_obj1_supports_all[0x1];
2332 u8 must_have_num_of_obj1[0x1];
2333 u8 support_num_of_obj1[0x1];
2334 u8 must_have_index2[0x1];
2335 u8 support_index2[0x1];
2336 u8 must_have_index1[0x1];
2337 u8 support_index1[0x1];
2338 u8 segment_type[0x10];
2340 u8 segment_name[4][0x20];
2342 u8 index1_name[4][0x20];
2344 u8 index2_name[4][0x20];
2347 struct mlx5_ifc_resource_dump_segment_header_bits {
2349 u8 segment_type[0x10];
2352 struct mlx5_ifc_resource_dump_command_segment_bits {
2353 struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2355 u8 segment_called[0x10];
2362 u8 num_of_obj1[0x10];
2363 u8 num_of_obj2[0x10];
2366 struct mlx5_ifc_resource_dump_error_segment_bits {
2367 struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2369 u8 reserved_at_20[0x10];
2370 u8 syndrome_id[0x10];
2372 u8 reserved_at_40[0x40];
2377 struct mlx5_ifc_resource_dump_info_segment_bits {
2378 struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2380 u8 reserved_at_20[0x18];
2381 u8 dump_version[0x8];
2383 u8 hw_version[0x20];
2385 u8 fw_version[0x20];
2388 struct mlx5_ifc_resource_dump_menu_segment_bits {
2389 struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2391 u8 reserved_at_20[0x10];
2392 u8 num_of_records[0x10];
2394 struct mlx5_ifc_resource_dump_menu_record_bits record[];
2397 struct mlx5_ifc_resource_dump_resource_segment_bits {
2398 struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2400 u8 reserved_at_20[0x20];
2409 struct mlx5_ifc_resource_dump_terminate_segment_bits {
2410 struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2413 struct mlx5_ifc_menu_resource_dump_response_bits {
2414 struct mlx5_ifc_resource_dump_info_segment_bits info;
2415 struct mlx5_ifc_resource_dump_command_segment_bits cmd;
2416 struct mlx5_ifc_resource_dump_menu_segment_bits menu;
2417 struct mlx5_ifc_resource_dump_terminate_segment_bits terminate;
2421 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
2422 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
2423 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
2424 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
2427 struct mlx5_ifc_modify_field_select_bits {
2428 u8 modify_field_select[0x20];
2431 struct mlx5_ifc_field_select_r_roce_np_bits {
2432 u8 field_select_r_roce_np[0x20];
2435 struct mlx5_ifc_field_select_r_roce_rp_bits {
2436 u8 field_select_r_roce_rp[0x20];
2440 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
2441 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
2442 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
2443 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
2444 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
2445 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
2446 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
2447 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
2448 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
2449 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
2452 struct mlx5_ifc_field_select_802_1qau_rp_bits {
2453 u8 field_select_8021qaurp[0x20];
2456 struct mlx5_ifc_phys_layer_cntrs_bits {
2457 u8 time_since_last_clear_high[0x20];
2459 u8 time_since_last_clear_low[0x20];
2461 u8 symbol_errors_high[0x20];
2463 u8 symbol_errors_low[0x20];
2465 u8 sync_headers_errors_high[0x20];
2467 u8 sync_headers_errors_low[0x20];
2469 u8 edpl_bip_errors_lane0_high[0x20];
2471 u8 edpl_bip_errors_lane0_low[0x20];
2473 u8 edpl_bip_errors_lane1_high[0x20];
2475 u8 edpl_bip_errors_lane1_low[0x20];
2477 u8 edpl_bip_errors_lane2_high[0x20];
2479 u8 edpl_bip_errors_lane2_low[0x20];
2481 u8 edpl_bip_errors_lane3_high[0x20];
2483 u8 edpl_bip_errors_lane3_low[0x20];
2485 u8 fc_fec_corrected_blocks_lane0_high[0x20];
2487 u8 fc_fec_corrected_blocks_lane0_low[0x20];
2489 u8 fc_fec_corrected_blocks_lane1_high[0x20];
2491 u8 fc_fec_corrected_blocks_lane1_low[0x20];
2493 u8 fc_fec_corrected_blocks_lane2_high[0x20];
2495 u8 fc_fec_corrected_blocks_lane2_low[0x20];
2497 u8 fc_fec_corrected_blocks_lane3_high[0x20];
2499 u8 fc_fec_corrected_blocks_lane3_low[0x20];
2501 u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
2503 u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
2505 u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
2507 u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
2509 u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
2511 u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
2513 u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
2515 u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
2517 u8 rs_fec_corrected_blocks_high[0x20];
2519 u8 rs_fec_corrected_blocks_low[0x20];
2521 u8 rs_fec_uncorrectable_blocks_high[0x20];
2523 u8 rs_fec_uncorrectable_blocks_low[0x20];
2525 u8 rs_fec_no_errors_blocks_high[0x20];
2527 u8 rs_fec_no_errors_blocks_low[0x20];
2529 u8 rs_fec_single_error_blocks_high[0x20];
2531 u8 rs_fec_single_error_blocks_low[0x20];
2533 u8 rs_fec_corrected_symbols_total_high[0x20];
2535 u8 rs_fec_corrected_symbols_total_low[0x20];
2537 u8 rs_fec_corrected_symbols_lane0_high[0x20];
2539 u8 rs_fec_corrected_symbols_lane0_low[0x20];
2541 u8 rs_fec_corrected_symbols_lane1_high[0x20];
2543 u8 rs_fec_corrected_symbols_lane1_low[0x20];
2545 u8 rs_fec_corrected_symbols_lane2_high[0x20];
2547 u8 rs_fec_corrected_symbols_lane2_low[0x20];
2549 u8 rs_fec_corrected_symbols_lane3_high[0x20];
2551 u8 rs_fec_corrected_symbols_lane3_low[0x20];
2553 u8 link_down_events[0x20];
2555 u8 successful_recovery_events[0x20];
2557 u8 reserved_at_640[0x180];
2560 struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
2561 u8 time_since_last_clear_high[0x20];
2563 u8 time_since_last_clear_low[0x20];
2565 u8 phy_received_bits_high[0x20];
2567 u8 phy_received_bits_low[0x20];
2569 u8 phy_symbol_errors_high[0x20];
2571 u8 phy_symbol_errors_low[0x20];
2573 u8 phy_corrected_bits_high[0x20];
2575 u8 phy_corrected_bits_low[0x20];
2577 u8 phy_corrected_bits_lane0_high[0x20];
2579 u8 phy_corrected_bits_lane0_low[0x20];
2581 u8 phy_corrected_bits_lane1_high[0x20];
2583 u8 phy_corrected_bits_lane1_low[0x20];
2585 u8 phy_corrected_bits_lane2_high[0x20];
2587 u8 phy_corrected_bits_lane2_low[0x20];
2589 u8 phy_corrected_bits_lane3_high[0x20];
2591 u8 phy_corrected_bits_lane3_low[0x20];
2593 u8 reserved_at_200[0x5c0];
2596 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
2597 u8 symbol_error_counter[0x10];
2599 u8 link_error_recovery_counter[0x8];
2601 u8 link_downed_counter[0x8];
2603 u8 port_rcv_errors[0x10];
2605 u8 port_rcv_remote_physical_errors[0x10];
2607 u8 port_rcv_switch_relay_errors[0x10];
2609 u8 port_xmit_discards[0x10];
2611 u8 port_xmit_constraint_errors[0x8];
2613 u8 port_rcv_constraint_errors[0x8];
2615 u8 reserved_at_70[0x8];
2617 u8 link_overrun_errors[0x8];
2619 u8 reserved_at_80[0x10];
2621 u8 vl_15_dropped[0x10];
2623 u8 reserved_at_a0[0x80];
2625 u8 port_xmit_wait[0x20];
2628 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits {
2629 u8 transmit_queue_high[0x20];
2631 u8 transmit_queue_low[0x20];
2633 u8 no_buffer_discard_uc_high[0x20];
2635 u8 no_buffer_discard_uc_low[0x20];
2637 u8 reserved_at_80[0x740];
2640 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits {
2641 u8 wred_discard_high[0x20];
2643 u8 wred_discard_low[0x20];
2645 u8 ecn_marked_tc_high[0x20];
2647 u8 ecn_marked_tc_low[0x20];
2649 u8 reserved_at_80[0x740];
2652 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
2653 u8 rx_octets_high[0x20];
2655 u8 rx_octets_low[0x20];
2657 u8 reserved_at_40[0xc0];
2659 u8 rx_frames_high[0x20];
2661 u8 rx_frames_low[0x20];
2663 u8 tx_octets_high[0x20];
2665 u8 tx_octets_low[0x20];
2667 u8 reserved_at_180[0xc0];
2669 u8 tx_frames_high[0x20];
2671 u8 tx_frames_low[0x20];
2673 u8 rx_pause_high[0x20];
2675 u8 rx_pause_low[0x20];
2677 u8 rx_pause_duration_high[0x20];
2679 u8 rx_pause_duration_low[0x20];
2681 u8 tx_pause_high[0x20];
2683 u8 tx_pause_low[0x20];
2685 u8 tx_pause_duration_high[0x20];
2687 u8 tx_pause_duration_low[0x20];
2689 u8 rx_pause_transition_high[0x20];
2691 u8 rx_pause_transition_low[0x20];
2693 u8 rx_discards_high[0x20];
2695 u8 rx_discards_low[0x20];
2697 u8 device_stall_minor_watermark_cnt_high[0x20];
2699 u8 device_stall_minor_watermark_cnt_low[0x20];
2701 u8 device_stall_critical_watermark_cnt_high[0x20];
2703 u8 device_stall_critical_watermark_cnt_low[0x20];
2705 u8 reserved_at_480[0x340];
2708 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
2709 u8 port_transmit_wait_high[0x20];
2711 u8 port_transmit_wait_low[0x20];
2713 u8 reserved_at_40[0x100];
2715 u8 rx_buffer_almost_full_high[0x20];
2717 u8 rx_buffer_almost_full_low[0x20];
2719 u8 rx_buffer_full_high[0x20];
2721 u8 rx_buffer_full_low[0x20];
2723 u8 rx_icrc_encapsulated_high[0x20];
2725 u8 rx_icrc_encapsulated_low[0x20];
2727 u8 reserved_at_200[0x5c0];
2730 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
2731 u8 dot3stats_alignment_errors_high[0x20];
2733 u8 dot3stats_alignment_errors_low[0x20];
2735 u8 dot3stats_fcs_errors_high[0x20];
2737 u8 dot3stats_fcs_errors_low[0x20];
2739 u8 dot3stats_single_collision_frames_high[0x20];
2741 u8 dot3stats_single_collision_frames_low[0x20];
2743 u8 dot3stats_multiple_collision_frames_high[0x20];
2745 u8 dot3stats_multiple_collision_frames_low[0x20];
2747 u8 dot3stats_sqe_test_errors_high[0x20];
2749 u8 dot3stats_sqe_test_errors_low[0x20];
2751 u8 dot3stats_deferred_transmissions_high[0x20];
2753 u8 dot3stats_deferred_transmissions_low[0x20];
2755 u8 dot3stats_late_collisions_high[0x20];
2757 u8 dot3stats_late_collisions_low[0x20];
2759 u8 dot3stats_excessive_collisions_high[0x20];
2761 u8 dot3stats_excessive_collisions_low[0x20];
2763 u8 dot3stats_internal_mac_transmit_errors_high[0x20];
2765 u8 dot3stats_internal_mac_transmit_errors_low[0x20];
2767 u8 dot3stats_carrier_sense_errors_high[0x20];
2769 u8 dot3stats_carrier_sense_errors_low[0x20];
2771 u8 dot3stats_frame_too_longs_high[0x20];
2773 u8 dot3stats_frame_too_longs_low[0x20];
2775 u8 dot3stats_internal_mac_receive_errors_high[0x20];
2777 u8 dot3stats_internal_mac_receive_errors_low[0x20];
2779 u8 dot3stats_symbol_errors_high[0x20];
2781 u8 dot3stats_symbol_errors_low[0x20];
2783 u8 dot3control_in_unknown_opcodes_high[0x20];
2785 u8 dot3control_in_unknown_opcodes_low[0x20];
2787 u8 dot3in_pause_frames_high[0x20];
2789 u8 dot3in_pause_frames_low[0x20];
2791 u8 dot3out_pause_frames_high[0x20];
2793 u8 dot3out_pause_frames_low[0x20];
2795 u8 reserved_at_400[0x3c0];
2798 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
2799 u8 ether_stats_drop_events_high[0x20];
2801 u8 ether_stats_drop_events_low[0x20];
2803 u8 ether_stats_octets_high[0x20];
2805 u8 ether_stats_octets_low[0x20];
2807 u8 ether_stats_pkts_high[0x20];
2809 u8 ether_stats_pkts_low[0x20];
2811 u8 ether_stats_broadcast_pkts_high[0x20];
2813 u8 ether_stats_broadcast_pkts_low[0x20];
2815 u8 ether_stats_multicast_pkts_high[0x20];
2817 u8 ether_stats_multicast_pkts_low[0x20];
2819 u8 ether_stats_crc_align_errors_high[0x20];
2821 u8 ether_stats_crc_align_errors_low[0x20];
2823 u8 ether_stats_undersize_pkts_high[0x20];
2825 u8 ether_stats_undersize_pkts_low[0x20];
2827 u8 ether_stats_oversize_pkts_high[0x20];
2829 u8 ether_stats_oversize_pkts_low[0x20];
2831 u8 ether_stats_fragments_high[0x20];
2833 u8 ether_stats_fragments_low[0x20];
2835 u8 ether_stats_jabbers_high[0x20];
2837 u8 ether_stats_jabbers_low[0x20];
2839 u8 ether_stats_collisions_high[0x20];
2841 u8 ether_stats_collisions_low[0x20];
2843 u8 ether_stats_pkts64octets_high[0x20];
2845 u8 ether_stats_pkts64octets_low[0x20];
2847 u8 ether_stats_pkts65to127octets_high[0x20];
2849 u8 ether_stats_pkts65to127octets_low[0x20];
2851 u8 ether_stats_pkts128to255octets_high[0x20];
2853 u8 ether_stats_pkts128to255octets_low[0x20];
2855 u8 ether_stats_pkts256to511octets_high[0x20];
2857 u8 ether_stats_pkts256to511octets_low[0x20];
2859 u8 ether_stats_pkts512to1023octets_high[0x20];
2861 u8 ether_stats_pkts512to1023octets_low[0x20];
2863 u8 ether_stats_pkts1024to1518octets_high[0x20];
2865 u8 ether_stats_pkts1024to1518octets_low[0x20];
2867 u8 ether_stats_pkts1519to2047octets_high[0x20];
2869 u8 ether_stats_pkts1519to2047octets_low[0x20];
2871 u8 ether_stats_pkts2048to4095octets_high[0x20];
2873 u8 ether_stats_pkts2048to4095octets_low[0x20];
2875 u8 ether_stats_pkts4096to8191octets_high[0x20];
2877 u8 ether_stats_pkts4096to8191octets_low[0x20];
2879 u8 ether_stats_pkts8192to10239octets_high[0x20];
2881 u8 ether_stats_pkts8192to10239octets_low[0x20];
2883 u8 reserved_at_540[0x280];
2886 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
2887 u8 if_in_octets_high[0x20];
2889 u8 if_in_octets_low[0x20];
2891 u8 if_in_ucast_pkts_high[0x20];
2893 u8 if_in_ucast_pkts_low[0x20];
2895 u8 if_in_discards_high[0x20];
2897 u8 if_in_discards_low[0x20];
2899 u8 if_in_errors_high[0x20];
2901 u8 if_in_errors_low[0x20];
2903 u8 if_in_unknown_protos_high[0x20];
2905 u8 if_in_unknown_protos_low[0x20];
2907 u8 if_out_octets_high[0x20];
2909 u8 if_out_octets_low[0x20];
2911 u8 if_out_ucast_pkts_high[0x20];
2913 u8 if_out_ucast_pkts_low[0x20];
2915 u8 if_out_discards_high[0x20];
2917 u8 if_out_discards_low[0x20];
2919 u8 if_out_errors_high[0x20];
2921 u8 if_out_errors_low[0x20];
2923 u8 if_in_multicast_pkts_high[0x20];
2925 u8 if_in_multicast_pkts_low[0x20];
2927 u8 if_in_broadcast_pkts_high[0x20];
2929 u8 if_in_broadcast_pkts_low[0x20];
2931 u8 if_out_multicast_pkts_high[0x20];
2933 u8 if_out_multicast_pkts_low[0x20];
2935 u8 if_out_broadcast_pkts_high[0x20];
2937 u8 if_out_broadcast_pkts_low[0x20];
2939 u8 reserved_at_340[0x480];
2942 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
2943 u8 a_frames_transmitted_ok_high[0x20];
2945 u8 a_frames_transmitted_ok_low[0x20];
2947 u8 a_frames_received_ok_high[0x20];
2949 u8 a_frames_received_ok_low[0x20];
2951 u8 a_frame_check_sequence_errors_high[0x20];
2953 u8 a_frame_check_sequence_errors_low[0x20];
2955 u8 a_alignment_errors_high[0x20];
2957 u8 a_alignment_errors_low[0x20];
2959 u8 a_octets_transmitted_ok_high[0x20];
2961 u8 a_octets_transmitted_ok_low[0x20];
2963 u8 a_octets_received_ok_high[0x20];
2965 u8 a_octets_received_ok_low[0x20];
2967 u8 a_multicast_frames_xmitted_ok_high[0x20];
2969 u8 a_multicast_frames_xmitted_ok_low[0x20];
2971 u8 a_broadcast_frames_xmitted_ok_high[0x20];
2973 u8 a_broadcast_frames_xmitted_ok_low[0x20];
2975 u8 a_multicast_frames_received_ok_high[0x20];
2977 u8 a_multicast_frames_received_ok_low[0x20];
2979 u8 a_broadcast_frames_received_ok_high[0x20];
2981 u8 a_broadcast_frames_received_ok_low[0x20];
2983 u8 a_in_range_length_errors_high[0x20];
2985 u8 a_in_range_length_errors_low[0x20];
2987 u8 a_out_of_range_length_field_high[0x20];
2989 u8 a_out_of_range_length_field_low[0x20];
2991 u8 a_frame_too_long_errors_high[0x20];
2993 u8 a_frame_too_long_errors_low[0x20];
2995 u8 a_symbol_error_during_carrier_high[0x20];
2997 u8 a_symbol_error_during_carrier_low[0x20];
2999 u8 a_mac_control_frames_transmitted_high[0x20];
3001 u8 a_mac_control_frames_transmitted_low[0x20];
3003 u8 a_mac_control_frames_received_high[0x20];
3005 u8 a_mac_control_frames_received_low[0x20];
3007 u8 a_unsupported_opcodes_received_high[0x20];
3009 u8 a_unsupported_opcodes_received_low[0x20];
3011 u8 a_pause_mac_ctrl_frames_received_high[0x20];
3013 u8 a_pause_mac_ctrl_frames_received_low[0x20];
3015 u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
3017 u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
3019 u8 reserved_at_4c0[0x300];
3022 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
3023 u8 life_time_counter_high[0x20];
3025 u8 life_time_counter_low[0x20];
3031 u8 l0_to_recovery_eieos[0x20];
3033 u8 l0_to_recovery_ts[0x20];
3035 u8 l0_to_recovery_framing[0x20];
3037 u8 l0_to_recovery_retrain[0x20];
3039 u8 crc_error_dllp[0x20];
3041 u8 crc_error_tlp[0x20];
3043 u8 tx_overflow_buffer_pkt_high[0x20];
3045 u8 tx_overflow_buffer_pkt_low[0x20];
3047 u8 outbound_stalled_reads[0x20];
3049 u8 outbound_stalled_writes[0x20];
3051 u8 outbound_stalled_reads_events[0x20];
3053 u8 outbound_stalled_writes_events[0x20];
3055 u8 reserved_at_200[0x5c0];
3058 struct mlx5_ifc_cmd_inter_comp_event_bits {
3059 u8 command_completion_vector[0x20];
3061 u8 reserved_at_20[0xc0];
3064 struct mlx5_ifc_stall_vl_event_bits {
3065 u8 reserved_at_0[0x18];
3067 u8 reserved_at_19[0x3];
3070 u8 reserved_at_20[0xa0];
3073 struct mlx5_ifc_db_bf_congestion_event_bits {
3074 u8 event_subtype[0x8];
3075 u8 reserved_at_8[0x8];
3076 u8 congestion_level[0x8];
3077 u8 reserved_at_18[0x8];
3079 u8 reserved_at_20[0xa0];
3082 struct mlx5_ifc_gpio_event_bits {
3083 u8 reserved_at_0[0x60];
3085 u8 gpio_event_hi[0x20];
3087 u8 gpio_event_lo[0x20];
3089 u8 reserved_at_a0[0x40];
3092 struct mlx5_ifc_port_state_change_event_bits {
3093 u8 reserved_at_0[0x40];
3096 u8 reserved_at_44[0x1c];
3098 u8 reserved_at_60[0x80];
3101 struct mlx5_ifc_dropped_packet_logged_bits {
3102 u8 reserved_at_0[0xe0];
3105 struct mlx5_ifc_default_timeout_bits {
3106 u8 to_multiplier[0x3];
3107 u8 reserved_at_3[0x9];
3111 struct mlx5_ifc_dtor_reg_bits {
3112 u8 reserved_at_0[0x20];
3114 struct mlx5_ifc_default_timeout_bits pcie_toggle_to;
3116 u8 reserved_at_40[0x60];
3118 struct mlx5_ifc_default_timeout_bits health_poll_to;
3120 struct mlx5_ifc_default_timeout_bits full_crdump_to;
3122 struct mlx5_ifc_default_timeout_bits fw_reset_to;
3124 struct mlx5_ifc_default_timeout_bits flush_on_err_to;
3126 struct mlx5_ifc_default_timeout_bits pci_sync_update_to;
3128 struct mlx5_ifc_default_timeout_bits tear_down_to;
3130 struct mlx5_ifc_default_timeout_bits fsm_reactivate_to;
3132 struct mlx5_ifc_default_timeout_bits reclaim_pages_to;
3134 struct mlx5_ifc_default_timeout_bits reclaim_vfs_pages_to;
3136 struct mlx5_ifc_default_timeout_bits reset_unload_to;
3138 u8 reserved_at_1c0[0x20];
3142 MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
3143 MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
3146 struct mlx5_ifc_cq_error_bits {
3147 u8 reserved_at_0[0x8];
3150 u8 reserved_at_20[0x20];
3152 u8 reserved_at_40[0x18];
3155 u8 reserved_at_60[0x80];
3158 struct mlx5_ifc_rdma_page_fault_event_bits {
3159 u8 bytes_committed[0x20];
3163 u8 reserved_at_40[0x10];
3164 u8 packet_len[0x10];
3166 u8 rdma_op_len[0x20];
3170 u8 reserved_at_c0[0x5];
3177 struct mlx5_ifc_wqe_associated_page_fault_event_bits {
3178 u8 bytes_committed[0x20];
3180 u8 reserved_at_20[0x10];
3183 u8 reserved_at_40[0x10];
3186 u8 reserved_at_60[0x60];
3188 u8 reserved_at_c0[0x5];
3195 struct mlx5_ifc_qp_events_bits {
3196 u8 reserved_at_0[0xa0];
3199 u8 reserved_at_a8[0x18];
3201 u8 reserved_at_c0[0x8];
3202 u8 qpn_rqn_sqn[0x18];
3205 struct mlx5_ifc_dct_events_bits {
3206 u8 reserved_at_0[0xc0];
3208 u8 reserved_at_c0[0x8];
3209 u8 dct_number[0x18];
3212 struct mlx5_ifc_comp_event_bits {
3213 u8 reserved_at_0[0xc0];
3215 u8 reserved_at_c0[0x8];
3220 MLX5_QPC_STATE_RST = 0x0,
3221 MLX5_QPC_STATE_INIT = 0x1,
3222 MLX5_QPC_STATE_RTR = 0x2,
3223 MLX5_QPC_STATE_RTS = 0x3,
3224 MLX5_QPC_STATE_SQER = 0x4,
3225 MLX5_QPC_STATE_ERR = 0x6,
3226 MLX5_QPC_STATE_SQD = 0x7,
3227 MLX5_QPC_STATE_SUSPENDED = 0x9,
3231 MLX5_QPC_ST_RC = 0x0,
3232 MLX5_QPC_ST_UC = 0x1,
3233 MLX5_QPC_ST_UD = 0x2,
3234 MLX5_QPC_ST_XRC = 0x3,
3235 MLX5_QPC_ST_DCI = 0x5,
3236 MLX5_QPC_ST_QP0 = 0x7,
3237 MLX5_QPC_ST_QP1 = 0x8,
3238 MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
3239 MLX5_QPC_ST_REG_UMR = 0xc,
3243 MLX5_QPC_PM_STATE_ARMED = 0x0,
3244 MLX5_QPC_PM_STATE_REARM = 0x1,
3245 MLX5_QPC_PM_STATE_RESERVED = 0x2,
3246 MLX5_QPC_PM_STATE_MIGRATED = 0x3,
3250 MLX5_QPC_OFFLOAD_TYPE_RNDV = 0x1,
3254 MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
3255 MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
3259 MLX5_QPC_MTU_256_BYTES = 0x1,
3260 MLX5_QPC_MTU_512_BYTES = 0x2,
3261 MLX5_QPC_MTU_1K_BYTES = 0x3,
3262 MLX5_QPC_MTU_2K_BYTES = 0x4,
3263 MLX5_QPC_MTU_4K_BYTES = 0x5,
3264 MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
3268 MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
3269 MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
3270 MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
3271 MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
3272 MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
3273 MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
3274 MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
3275 MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
3279 MLX5_QPC_CS_REQ_DISABLE = 0x0,
3280 MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
3281 MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
3285 MLX5_QPC_CS_RES_DISABLE = 0x0,
3286 MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
3287 MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
3291 MLX5_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0,
3292 MLX5_TIMESTAMP_FORMAT_DEFAULT = 0x1,
3293 MLX5_TIMESTAMP_FORMAT_REAL_TIME = 0x2,
3296 struct mlx5_ifc_qpc_bits {
3298 u8 lag_tx_port_affinity[0x4];
3300 u8 reserved_at_10[0x2];
3301 u8 isolate_vl_tc[0x1];
3303 u8 reserved_at_15[0x1];
3304 u8 req_e2e_credit_mode[0x2];
3305 u8 offload_type[0x4];
3306 u8 end_padding_mode[0x2];
3307 u8 reserved_at_1e[0x2];
3309 u8 wq_signature[0x1];
3310 u8 block_lb_mc[0x1];
3311 u8 atomic_like_write_en[0x1];
3312 u8 latency_sensitive[0x1];
3313 u8 reserved_at_24[0x1];
3314 u8 drain_sigerr[0x1];
3315 u8 reserved_at_26[0x2];
3319 u8 log_msg_max[0x5];
3320 u8 reserved_at_48[0x1];
3321 u8 log_rq_size[0x4];
3322 u8 log_rq_stride[0x3];
3324 u8 log_sq_size[0x4];
3325 u8 reserved_at_55[0x1];
3328 u8 reserved_at_5a[0x1];
3330 u8 ulp_stateless_offload_mode[0x4];
3332 u8 counter_set_id[0x8];
3335 u8 reserved_at_80[0x8];
3336 u8 user_index[0x18];
3338 u8 reserved_at_a0[0x3];
3339 u8 log_page_size[0x5];
3340 u8 remote_qpn[0x18];
3342 struct mlx5_ifc_ads_bits primary_address_path;
3344 struct mlx5_ifc_ads_bits secondary_address_path;
3346 u8 log_ack_req_freq[0x4];
3347 u8 reserved_at_384[0x4];
3348 u8 log_sra_max[0x3];
3349 u8 reserved_at_38b[0x2];
3350 u8 retry_count[0x3];
3352 u8 reserved_at_393[0x1];
3354 u8 cur_rnr_retry[0x3];
3355 u8 cur_retry_count[0x3];
3356 u8 reserved_at_39b[0x5];
3358 u8 reserved_at_3a0[0x20];
3360 u8 reserved_at_3c0[0x8];
3361 u8 next_send_psn[0x18];
3363 u8 reserved_at_3e0[0x3];
3364 u8 log_num_dci_stream_channels[0x5];
3367 u8 reserved_at_400[0x3];
3368 u8 log_num_dci_errored_streams[0x5];
3371 u8 reserved_at_420[0x20];
3373 u8 reserved_at_440[0x8];
3374 u8 last_acked_psn[0x18];
3376 u8 reserved_at_460[0x8];
3379 u8 reserved_at_480[0x8];
3380 u8 log_rra_max[0x3];
3381 u8 reserved_at_48b[0x1];
3382 u8 atomic_mode[0x4];
3386 u8 reserved_at_493[0x1];
3387 u8 page_offset[0x6];
3388 u8 reserved_at_49a[0x3];
3389 u8 cd_slave_receive[0x1];
3390 u8 cd_slave_send[0x1];
3393 u8 reserved_at_4a0[0x3];
3394 u8 min_rnr_nak[0x5];
3395 u8 next_rcv_psn[0x18];
3397 u8 reserved_at_4c0[0x8];
3400 u8 reserved_at_4e0[0x8];
3407 u8 reserved_at_560[0x5];
3409 u8 srqn_rmpn_xrqn[0x18];
3411 u8 reserved_at_580[0x8];
3414 u8 hw_sq_wqebb_counter[0x10];
3415 u8 sw_sq_wqebb_counter[0x10];
3417 u8 hw_rq_counter[0x20];
3419 u8 sw_rq_counter[0x20];
3421 u8 reserved_at_600[0x20];
3423 u8 reserved_at_620[0xf];
3428 u8 dc_access_key[0x40];
3430 u8 reserved_at_680[0x3];
3431 u8 dbr_umem_valid[0x1];
3433 u8 reserved_at_684[0xbc];
3436 struct mlx5_ifc_roce_addr_layout_bits {
3437 u8 source_l3_address[16][0x8];
3439 u8 reserved_at_80[0x3];
3442 u8 source_mac_47_32[0x10];
3444 u8 source_mac_31_0[0x20];
3446 u8 reserved_at_c0[0x14];
3447 u8 roce_l3_type[0x4];
3448 u8 roce_version[0x8];
3450 u8 reserved_at_e0[0x20];
3453 struct mlx5_ifc_crypto_cap_bits {
3454 u8 reserved_at_0[0x3];
3455 u8 synchronize_dek[0x1];
3456 u8 int_kek_manual[0x1];
3457 u8 int_kek_auto[0x1];
3458 u8 reserved_at_6[0x1a];
3460 u8 reserved_at_20[0x3];
3461 u8 log_dek_max_alloc[0x5];
3462 u8 reserved_at_28[0x3];
3463 u8 log_max_num_deks[0x5];
3464 u8 reserved_at_30[0x10];
3466 u8 reserved_at_40[0x20];
3468 u8 reserved_at_60[0x3];
3469 u8 log_dek_granularity[0x5];
3470 u8 reserved_at_68[0x3];
3471 u8 log_max_num_int_kek[0x5];
3472 u8 sw_wrapped_dek[0x10];
3474 u8 reserved_at_80[0x780];
3477 union mlx5_ifc_hca_cap_union_bits {
3478 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
3479 struct mlx5_ifc_cmd_hca_cap_2_bits cmd_hca_cap_2;
3480 struct mlx5_ifc_odp_cap_bits odp_cap;
3481 struct mlx5_ifc_atomic_caps_bits atomic_caps;
3482 struct mlx5_ifc_roce_cap_bits roce_cap;
3483 struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
3484 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
3485 struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
3486 struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
3487 struct mlx5_ifc_port_selection_cap_bits port_selection_cap;
3488 struct mlx5_ifc_qos_cap_bits qos_cap;
3489 struct mlx5_ifc_debug_cap_bits debug_cap;
3490 struct mlx5_ifc_fpga_cap_bits fpga_cap;
3491 struct mlx5_ifc_tls_cap_bits tls_cap;
3492 struct mlx5_ifc_device_mem_cap_bits device_mem_cap;
3493 struct mlx5_ifc_virtio_emulation_cap_bits virtio_emulation_cap;
3494 struct mlx5_ifc_macsec_cap_bits macsec_cap;
3495 struct mlx5_ifc_crypto_cap_bits crypto_cap;
3496 struct mlx5_ifc_ipsec_cap_bits ipsec_cap;
3497 u8 reserved_at_0[0x8000];
3501 MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
3502 MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
3503 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
3504 MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8,
3505 MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT = 0x10,
3506 MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20,
3507 MLX5_FLOW_CONTEXT_ACTION_MOD_HDR = 0x40,
3508 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP = 0x80,
3509 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
3510 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP_2 = 0x400,
3511 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2 = 0x800,
3512 MLX5_FLOW_CONTEXT_ACTION_CRYPTO_DECRYPT = 0x1000,
3513 MLX5_FLOW_CONTEXT_ACTION_CRYPTO_ENCRYPT = 0x2000,
3514 MLX5_FLOW_CONTEXT_ACTION_EXECUTE_ASO = 0x4000,
3518 MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT = 0x0,
3519 MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK = 0x1,
3520 MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT = 0x2,
3524 MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_IPSEC = 0x0,
3525 MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_MACSEC = 0x1,
3528 struct mlx5_ifc_vlan_bits {
3536 MLX5_FLOW_METER_COLOR_RED = 0x0,
3537 MLX5_FLOW_METER_COLOR_YELLOW = 0x1,
3538 MLX5_FLOW_METER_COLOR_GREEN = 0x2,
3539 MLX5_FLOW_METER_COLOR_UNDEFINED = 0x3,
3543 MLX5_EXE_ASO_FLOW_METER = 0x2,
3546 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits {
3547 u8 return_reg_id[0x4];
3549 u8 reserved_at_8[0x14];
3555 union mlx5_ifc_exe_aso_ctrl {
3556 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits exe_aso_ctrl_flow_meter;
3559 struct mlx5_ifc_execute_aso_bits {
3561 u8 reserved_at_1[0x7];
3562 u8 aso_object_id[0x18];
3564 union mlx5_ifc_exe_aso_ctrl exe_aso_ctrl;
3567 struct mlx5_ifc_flow_context_bits {
3568 struct mlx5_ifc_vlan_bits push_vlan;
3572 u8 reserved_at_40[0x8];
3575 u8 reserved_at_60[0x10];
3578 u8 extended_destination[0x1];
3579 u8 uplink_hairpin_en[0x1];
3580 u8 flow_source[0x2];
3581 u8 encrypt_decrypt_type[0x4];
3582 u8 destination_list_size[0x18];
3584 u8 reserved_at_a0[0x8];
3585 u8 flow_counter_list_size[0x18];
3587 u8 packet_reformat_id[0x20];
3589 u8 modify_header_id[0x20];
3591 struct mlx5_ifc_vlan_bits push_vlan_2;
3593 u8 encrypt_decrypt_obj_id[0x20];
3594 u8 reserved_at_140[0xc0];
3596 struct mlx5_ifc_fte_match_param_bits match_value;
3598 struct mlx5_ifc_execute_aso_bits execute_aso[4];
3600 u8 reserved_at_1300[0x500];
3602 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[];
3606 MLX5_XRC_SRQC_STATE_GOOD = 0x0,
3607 MLX5_XRC_SRQC_STATE_ERROR = 0x1,
3610 struct mlx5_ifc_xrc_srqc_bits {
3612 u8 log_xrc_srq_size[0x4];
3613 u8 reserved_at_8[0x18];
3615 u8 wq_signature[0x1];
3617 u8 reserved_at_22[0x1];
3619 u8 basic_cyclic_rcv_wqe[0x1];
3620 u8 log_rq_stride[0x3];
3623 u8 page_offset[0x6];
3624 u8 reserved_at_46[0x1];
3625 u8 dbr_umem_valid[0x1];
3628 u8 reserved_at_60[0x20];
3630 u8 user_index_equal_xrc_srqn[0x1];
3631 u8 reserved_at_81[0x1];
3632 u8 log_page_size[0x6];
3633 u8 user_index[0x18];
3635 u8 reserved_at_a0[0x20];
3637 u8 reserved_at_c0[0x8];
3643 u8 reserved_at_100[0x40];
3645 u8 db_record_addr_h[0x20];
3647 u8 db_record_addr_l[0x1e];
3648 u8 reserved_at_17e[0x2];
3650 u8 reserved_at_180[0x80];
3653 struct mlx5_ifc_vnic_diagnostic_statistics_bits {
3654 u8 counter_error_queues[0x20];
3656 u8 total_error_queues[0x20];
3658 u8 send_queue_priority_update_flow[0x20];
3660 u8 reserved_at_60[0x20];
3662 u8 nic_receive_steering_discard[0x40];
3664 u8 receive_discard_vport_down[0x40];
3666 u8 transmit_discard_vport_down[0x40];
3668 u8 async_eq_overrun[0x20];
3670 u8 comp_eq_overrun[0x20];
3672 u8 reserved_at_180[0x20];
3674 u8 invalid_command[0x20];
3676 u8 quota_exceeded_command[0x20];
3678 u8 internal_rq_out_of_buffer[0x20];
3680 u8 cq_overrun[0x20];
3682 u8 eth_wqe_too_small[0x20];
3684 u8 reserved_at_220[0xc0];
3686 u8 generated_pkt_steering_fail[0x40];
3688 u8 handled_pkt_steering_fail[0x40];
3690 u8 reserved_at_360[0xc80];
3693 struct mlx5_ifc_traffic_counter_bits {
3699 struct mlx5_ifc_tisc_bits {
3700 u8 strict_lag_tx_port_affinity[0x1];
3702 u8 reserved_at_2[0x2];
3703 u8 lag_tx_port_affinity[0x04];
3705 u8 reserved_at_8[0x4];
3707 u8 reserved_at_10[0x10];
3709 u8 reserved_at_20[0x100];
3711 u8 reserved_at_120[0x8];
3712 u8 transport_domain[0x18];
3714 u8 reserved_at_140[0x8];
3715 u8 underlay_qpn[0x18];
3717 u8 reserved_at_160[0x8];
3720 u8 reserved_at_180[0x380];
3724 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
3725 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
3729 MLX5_TIRC_PACKET_MERGE_MASK_IPV4_LRO = BIT(0),
3730 MLX5_TIRC_PACKET_MERGE_MASK_IPV6_LRO = BIT(1),
3734 MLX5_RX_HASH_FN_NONE = 0x0,
3735 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
3736 MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
3740 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST = 0x1,
3741 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST = 0x2,
3744 struct mlx5_ifc_tirc_bits {
3745 u8 reserved_at_0[0x20];
3749 u8 reserved_at_25[0x1b];
3751 u8 reserved_at_40[0x40];
3753 u8 reserved_at_80[0x4];
3754 u8 lro_timeout_period_usecs[0x10];
3755 u8 packet_merge_mask[0x4];
3756 u8 lro_max_ip_payload_size[0x8];
3758 u8 reserved_at_a0[0x40];
3760 u8 reserved_at_e0[0x8];
3761 u8 inline_rqn[0x18];
3763 u8 rx_hash_symmetric[0x1];
3764 u8 reserved_at_101[0x1];
3765 u8 tunneled_offload_en[0x1];
3766 u8 reserved_at_103[0x5];
3767 u8 indirect_table[0x18];
3770 u8 reserved_at_124[0x2];
3771 u8 self_lb_block[0x2];
3772 u8 transport_domain[0x18];
3774 u8 rx_hash_toeplitz_key[10][0x20];
3776 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
3778 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
3780 u8 reserved_at_2c0[0x4c0];
3784 MLX5_SRQC_STATE_GOOD = 0x0,
3785 MLX5_SRQC_STATE_ERROR = 0x1,
3788 struct mlx5_ifc_srqc_bits {
3790 u8 log_srq_size[0x4];
3791 u8 reserved_at_8[0x18];
3793 u8 wq_signature[0x1];
3795 u8 reserved_at_22[0x1];
3797 u8 reserved_at_24[0x1];
3798 u8 log_rq_stride[0x3];
3801 u8 page_offset[0x6];
3802 u8 reserved_at_46[0x2];
3805 u8 reserved_at_60[0x20];
3807 u8 reserved_at_80[0x2];
3808 u8 log_page_size[0x6];
3809 u8 reserved_at_88[0x18];
3811 u8 reserved_at_a0[0x20];
3813 u8 reserved_at_c0[0x8];
3819 u8 reserved_at_100[0x40];
3823 u8 reserved_at_180[0x80];
3827 MLX5_SQC_STATE_RST = 0x0,
3828 MLX5_SQC_STATE_RDY = 0x1,
3829 MLX5_SQC_STATE_ERR = 0x3,
3832 struct mlx5_ifc_sqc_bits {
3836 u8 flush_in_error_en[0x1];
3837 u8 allow_multi_pkt_send_wqe[0x1];
3838 u8 min_wqe_inline_mode[0x3];
3843 u8 reserved_at_f[0xb];
3845 u8 reserved_at_1c[0x4];
3847 u8 reserved_at_20[0x8];
3848 u8 user_index[0x18];
3850 u8 reserved_at_40[0x8];
3853 u8 reserved_at_60[0x8];
3854 u8 hairpin_peer_rq[0x18];
3856 u8 reserved_at_80[0x10];
3857 u8 hairpin_peer_vhca[0x10];
3859 u8 reserved_at_a0[0x20];
3861 u8 reserved_at_c0[0x8];
3862 u8 ts_cqe_to_dest_cqn[0x18];
3864 u8 reserved_at_e0[0x10];
3865 u8 packet_pacing_rate_limit_index[0x10];
3866 u8 tis_lst_sz[0x10];
3867 u8 qos_queue_group_id[0x10];
3869 u8 reserved_at_120[0x40];
3871 u8 reserved_at_160[0x8];
3874 struct mlx5_ifc_wq_bits wq;
3878 SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
3879 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
3880 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
3881 SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
3882 SCHEDULING_CONTEXT_ELEMENT_TYPE_QUEUE_GROUP = 0x4,
3886 ELEMENT_TYPE_CAP_MASK_TASR = 1 << 0,
3887 ELEMENT_TYPE_CAP_MASK_VPORT = 1 << 1,
3888 ELEMENT_TYPE_CAP_MASK_VPORT_TC = 1 << 2,
3889 ELEMENT_TYPE_CAP_MASK_PARA_VPORT_TC = 1 << 3,
3892 struct mlx5_ifc_scheduling_context_bits {
3893 u8 element_type[0x8];
3894 u8 reserved_at_8[0x18];
3896 u8 element_attributes[0x20];
3898 u8 parent_element_id[0x20];
3900 u8 reserved_at_60[0x40];
3904 u8 max_average_bw[0x20];
3906 u8 reserved_at_e0[0x120];
3909 struct mlx5_ifc_rqtc_bits {
3910 u8 reserved_at_0[0xa0];
3912 u8 reserved_at_a0[0x5];
3913 u8 list_q_type[0x3];
3914 u8 reserved_at_a8[0x8];
3915 u8 rqt_max_size[0x10];
3917 u8 rq_vhca_id_format[0x1];
3918 u8 reserved_at_c1[0xf];
3919 u8 rqt_actual_size[0x10];
3921 u8 reserved_at_e0[0x6a0];
3924 DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_num_bits, rq_num);
3925 DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_vhca_bits, rq_vhca);
3930 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
3931 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
3935 MLX5_RQC_STATE_RST = 0x0,
3936 MLX5_RQC_STATE_RDY = 0x1,
3937 MLX5_RQC_STATE_ERR = 0x3,
3941 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_BYTE = 0x0,
3942 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_STRIDE = 0x1,
3943 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_PAGE = 0x2,
3947 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_NO_MATCH = 0x0,
3948 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_EXTENDED = 0x1,
3949 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_FIVE_TUPLE = 0x2,
3952 struct mlx5_ifc_rqc_bits {
3954 u8 delay_drop_en[0x1];
3955 u8 scatter_fcs[0x1];
3957 u8 mem_rq_type[0x4];
3959 u8 reserved_at_c[0x1];
3960 u8 flush_in_error_en[0x1];
3962 u8 reserved_at_f[0xb];
3964 u8 reserved_at_1c[0x4];
3966 u8 reserved_at_20[0x8];
3967 u8 user_index[0x18];
3969 u8 reserved_at_40[0x8];
3972 u8 counter_set_id[0x8];
3973 u8 reserved_at_68[0x18];
3975 u8 reserved_at_80[0x8];
3978 u8 reserved_at_a0[0x8];
3979 u8 hairpin_peer_sq[0x18];
3981 u8 reserved_at_c0[0x10];
3982 u8 hairpin_peer_vhca[0x10];
3984 u8 reserved_at_e0[0x46];
3985 u8 shampo_no_match_alignment_granularity[0x2];
3986 u8 reserved_at_128[0x6];
3987 u8 shampo_match_criteria_type[0x2];
3988 u8 reservation_timeout[0x10];
3990 u8 reserved_at_140[0x40];
3992 struct mlx5_ifc_wq_bits wq;
3996 MLX5_RMPC_STATE_RDY = 0x1,
3997 MLX5_RMPC_STATE_ERR = 0x3,
4000 struct mlx5_ifc_rmpc_bits {
4001 u8 reserved_at_0[0x8];
4003 u8 reserved_at_c[0x14];
4005 u8 basic_cyclic_rcv_wqe[0x1];
4006 u8 reserved_at_21[0x1f];
4008 u8 reserved_at_40[0x140];
4010 struct mlx5_ifc_wq_bits wq;
4014 VHCA_ID_TYPE_HW = 0,
4015 VHCA_ID_TYPE_SW = 1,
4018 struct mlx5_ifc_nic_vport_context_bits {
4019 u8 reserved_at_0[0x5];
4020 u8 min_wqe_inline_mode[0x3];
4021 u8 reserved_at_8[0x15];
4022 u8 disable_mc_local_lb[0x1];
4023 u8 disable_uc_local_lb[0x1];
4026 u8 arm_change_event[0x1];
4027 u8 reserved_at_21[0x1a];
4028 u8 event_on_mtu[0x1];
4029 u8 event_on_promisc_change[0x1];
4030 u8 event_on_vlan_change[0x1];
4031 u8 event_on_mc_address_change[0x1];
4032 u8 event_on_uc_address_change[0x1];
4034 u8 vhca_id_type[0x1];
4035 u8 reserved_at_41[0xb];
4036 u8 affiliation_criteria[0x4];
4037 u8 affiliated_vhca_id[0x10];
4039 u8 reserved_at_60[0xa0];
4041 u8 reserved_at_100[0x1];
4043 u8 reserved_at_104[0x1c];
4045 u8 reserved_at_120[0x10];
4048 u8 system_image_guid[0x40];
4052 u8 reserved_at_200[0x140];
4053 u8 qkey_violation_counter[0x10];
4054 u8 reserved_at_350[0x430];
4058 u8 promisc_all[0x1];
4059 u8 reserved_at_783[0x2];
4060 u8 allowed_list_type[0x3];
4061 u8 reserved_at_788[0xc];
4062 u8 allowed_list_size[0xc];
4064 struct mlx5_ifc_mac_address_layout_bits permanent_address;
4066 u8 reserved_at_7e0[0x20];
4068 u8 current_uc_mac_address[][0x40];
4072 MLX5_MKC_ACCESS_MODE_PA = 0x0,
4073 MLX5_MKC_ACCESS_MODE_MTT = 0x1,
4074 MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
4075 MLX5_MKC_ACCESS_MODE_KSM = 0x3,
4076 MLX5_MKC_ACCESS_MODE_SW_ICM = 0x4,
4077 MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
4080 struct mlx5_ifc_mkc_bits {
4081 u8 reserved_at_0[0x1];
4083 u8 reserved_at_2[0x1];
4084 u8 access_mode_4_2[0x3];
4085 u8 reserved_at_6[0x7];
4086 u8 relaxed_ordering_write[0x1];
4087 u8 reserved_at_e[0x1];
4088 u8 small_fence_on_rdma_read_response[0x1];
4095 u8 access_mode_1_0[0x2];
4096 u8 reserved_at_18[0x2];
4097 u8 ma_translation_mode[0x2];
4098 u8 reserved_at_1c[0x4];
4103 u8 reserved_at_40[0x20];
4108 u8 reserved_at_63[0x2];
4109 u8 expected_sigerr_count[0x1];
4110 u8 reserved_at_66[0x1];
4114 u8 start_addr[0x40];
4118 u8 bsf_octword_size[0x20];
4120 u8 reserved_at_120[0x80];
4122 u8 translations_octword_size[0x20];
4124 u8 reserved_at_1c0[0x19];
4125 u8 relaxed_ordering_read[0x1];
4126 u8 reserved_at_1d9[0x1];
4127 u8 log_page_size[0x5];
4129 u8 reserved_at_1e0[0x20];
4132 struct mlx5_ifc_pkey_bits {
4133 u8 reserved_at_0[0x10];
4137 struct mlx5_ifc_array128_auto_bits {
4138 u8 array128_auto[16][0x8];
4141 struct mlx5_ifc_hca_vport_context_bits {
4142 u8 field_select[0x20];
4144 u8 reserved_at_20[0xe0];
4146 u8 sm_virt_aware[0x1];
4149 u8 grh_required[0x1];
4150 u8 reserved_at_104[0xc];
4151 u8 port_physical_state[0x4];
4152 u8 vport_state_policy[0x4];
4154 u8 vport_state[0x4];
4156 u8 reserved_at_120[0x20];
4158 u8 system_image_guid[0x40];
4166 u8 cap_mask1_field_select[0x20];
4170 u8 cap_mask2_field_select[0x20];
4172 u8 reserved_at_280[0x80];
4175 u8 reserved_at_310[0x4];
4176 u8 init_type_reply[0x4];
4178 u8 subnet_timeout[0x5];
4182 u8 reserved_at_334[0xc];
4184 u8 qkey_violation_counter[0x10];
4185 u8 pkey_violation_counter[0x10];
4187 u8 reserved_at_360[0xca0];
4190 struct mlx5_ifc_esw_vport_context_bits {
4191 u8 fdb_to_vport_reg_c[0x1];
4192 u8 reserved_at_1[0x2];
4193 u8 vport_svlan_strip[0x1];
4194 u8 vport_cvlan_strip[0x1];
4195 u8 vport_svlan_insert[0x1];
4196 u8 vport_cvlan_insert[0x2];
4197 u8 fdb_to_vport_reg_c_id[0x8];
4198 u8 reserved_at_10[0x10];
4200 u8 reserved_at_20[0x20];
4209 u8 reserved_at_60[0x720];
4211 u8 sw_steering_vport_icm_address_rx[0x40];
4213 u8 sw_steering_vport_icm_address_tx[0x40];
4217 MLX5_EQC_STATUS_OK = 0x0,
4218 MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
4222 MLX5_EQC_ST_ARMED = 0x9,
4223 MLX5_EQC_ST_FIRED = 0xa,
4226 struct mlx5_ifc_eqc_bits {
4228 u8 reserved_at_4[0x9];
4231 u8 reserved_at_f[0x5];
4233 u8 reserved_at_18[0x8];
4235 u8 reserved_at_20[0x20];
4237 u8 reserved_at_40[0x14];
4238 u8 page_offset[0x6];
4239 u8 reserved_at_5a[0x6];
4241 u8 reserved_at_60[0x3];
4242 u8 log_eq_size[0x5];
4245 u8 reserved_at_80[0x20];
4247 u8 reserved_at_a0[0x14];
4250 u8 reserved_at_c0[0x3];
4251 u8 log_page_size[0x5];
4252 u8 reserved_at_c8[0x18];
4254 u8 reserved_at_e0[0x60];
4256 u8 reserved_at_140[0x8];
4257 u8 consumer_counter[0x18];
4259 u8 reserved_at_160[0x8];
4260 u8 producer_counter[0x18];
4262 u8 reserved_at_180[0x80];
4266 MLX5_DCTC_STATE_ACTIVE = 0x0,
4267 MLX5_DCTC_STATE_DRAINING = 0x1,
4268 MLX5_DCTC_STATE_DRAINED = 0x2,
4272 MLX5_DCTC_CS_RES_DISABLE = 0x0,
4273 MLX5_DCTC_CS_RES_NA = 0x1,
4274 MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
4278 MLX5_DCTC_MTU_256_BYTES = 0x1,
4279 MLX5_DCTC_MTU_512_BYTES = 0x2,
4280 MLX5_DCTC_MTU_1K_BYTES = 0x3,
4281 MLX5_DCTC_MTU_2K_BYTES = 0x4,
4282 MLX5_DCTC_MTU_4K_BYTES = 0x5,
4285 struct mlx5_ifc_dctc_bits {
4286 u8 reserved_at_0[0x4];
4288 u8 reserved_at_8[0x18];
4290 u8 reserved_at_20[0x8];
4291 u8 user_index[0x18];
4293 u8 reserved_at_40[0x8];
4296 u8 counter_set_id[0x8];
4297 u8 atomic_mode[0x4];
4301 u8 atomic_like_write_en[0x1];
4302 u8 latency_sensitive[0x1];
4305 u8 reserved_at_73[0xd];
4307 u8 reserved_at_80[0x8];
4309 u8 reserved_at_90[0x3];
4310 u8 min_rnr_nak[0x5];
4311 u8 reserved_at_98[0x8];
4313 u8 reserved_at_a0[0x8];
4316 u8 reserved_at_c0[0x8];
4320 u8 reserved_at_e8[0x4];
4321 u8 flow_label[0x14];
4323 u8 dc_access_key[0x40];
4325 u8 reserved_at_140[0x5];
4328 u8 pkey_index[0x10];
4330 u8 reserved_at_160[0x8];
4331 u8 my_addr_index[0x8];
4332 u8 reserved_at_170[0x8];
4335 u8 dc_access_key_violation_count[0x20];
4337 u8 reserved_at_1a0[0x14];
4343 u8 reserved_at_1c0[0x20];
4348 MLX5_CQC_STATUS_OK = 0x0,
4349 MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
4350 MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
4354 MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
4355 MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
4359 MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
4360 MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
4361 MLX5_CQC_ST_FIRED = 0xa,
4365 MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
4366 MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
4367 MLX5_CQ_PERIOD_NUM_MODES
4370 struct mlx5_ifc_cqc_bits {
4372 u8 reserved_at_4[0x2];
4373 u8 dbr_umem_valid[0x1];
4377 u8 reserved_at_c[0x1];
4378 u8 scqe_break_moderation_en[0x1];
4380 u8 cq_period_mode[0x2];
4381 u8 cqe_comp_en[0x1];
4382 u8 mini_cqe_res_format[0x2];
4384 u8 reserved_at_18[0x6];
4385 u8 cqe_compression_layout[0x2];
4387 u8 reserved_at_20[0x20];
4389 u8 reserved_at_40[0x14];
4390 u8 page_offset[0x6];
4391 u8 reserved_at_5a[0x6];
4393 u8 reserved_at_60[0x3];
4394 u8 log_cq_size[0x5];
4397 u8 reserved_at_80[0x4];
4399 u8 cq_max_count[0x10];
4401 u8 c_eqn_or_apu_element[0x20];
4403 u8 reserved_at_c0[0x3];
4404 u8 log_page_size[0x5];
4405 u8 reserved_at_c8[0x18];
4407 u8 reserved_at_e0[0x20];
4409 u8 reserved_at_100[0x8];
4410 u8 last_notified_index[0x18];
4412 u8 reserved_at_120[0x8];
4413 u8 last_solicit_index[0x18];
4415 u8 reserved_at_140[0x8];
4416 u8 consumer_counter[0x18];
4418 u8 reserved_at_160[0x8];
4419 u8 producer_counter[0x18];
4421 u8 reserved_at_180[0x40];
4426 union mlx5_ifc_cong_control_roce_ecn_auto_bits {
4427 struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
4428 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
4429 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
4430 struct mlx5_ifc_cong_control_r_roce_general_bits cong_control_r_roce_general;
4431 u8 reserved_at_0[0x800];
4434 struct mlx5_ifc_query_adapter_param_block_bits {
4435 u8 reserved_at_0[0xc0];
4437 u8 reserved_at_c0[0x8];
4438 u8 ieee_vendor_id[0x18];
4440 u8 reserved_at_e0[0x10];
4441 u8 vsd_vendor_id[0x10];
4445 u8 vsd_contd_psid[16][0x8];
4449 MLX5_XRQC_STATE_GOOD = 0x0,
4450 MLX5_XRQC_STATE_ERROR = 0x1,
4454 MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
4455 MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1,
4459 MLX5_XRQC_OFFLOAD_RNDV = 0x1,
4462 struct mlx5_ifc_tag_matching_topology_context_bits {
4463 u8 log_matching_list_sz[0x4];
4464 u8 reserved_at_4[0xc];
4465 u8 append_next_index[0x10];
4467 u8 sw_phase_cnt[0x10];
4468 u8 hw_phase_cnt[0x10];
4470 u8 reserved_at_40[0x40];
4473 struct mlx5_ifc_xrqc_bits {
4476 u8 reserved_at_5[0xf];
4478 u8 reserved_at_18[0x4];
4481 u8 reserved_at_20[0x8];
4482 u8 user_index[0x18];
4484 u8 reserved_at_40[0x8];
4487 u8 reserved_at_60[0xa0];
4489 struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
4491 u8 reserved_at_180[0x280];
4493 struct mlx5_ifc_wq_bits wq;
4496 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
4497 struct mlx5_ifc_modify_field_select_bits modify_field_select;
4498 struct mlx5_ifc_resize_field_select_bits resize_field_select;
4499 u8 reserved_at_0[0x20];
4502 union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
4503 struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
4504 struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
4505 struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
4506 u8 reserved_at_0[0x20];
4509 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
4510 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
4511 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
4512 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
4513 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
4514 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
4515 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
4516 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout;
4517 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout;
4518 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
4519 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
4520 struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
4521 u8 reserved_at_0[0x7c0];
4524 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
4525 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
4526 u8 reserved_at_0[0x7c0];
4529 union mlx5_ifc_event_auto_bits {
4530 struct mlx5_ifc_comp_event_bits comp_event;
4531 struct mlx5_ifc_dct_events_bits dct_events;
4532 struct mlx5_ifc_qp_events_bits qp_events;
4533 struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
4534 struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
4535 struct mlx5_ifc_cq_error_bits cq_error;
4536 struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
4537 struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
4538 struct mlx5_ifc_gpio_event_bits gpio_event;
4539 struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
4540 struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
4541 struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
4542 u8 reserved_at_0[0xe0];
4545 struct mlx5_ifc_health_buffer_bits {
4546 u8 reserved_at_0[0x100];
4548 u8 assert_existptr[0x20];
4550 u8 assert_callra[0x20];
4552 u8 reserved_at_140[0x20];
4556 u8 fw_version[0x20];
4561 u8 reserved_at_1c1[0x3];
4564 u8 reserved_at_1c8[0x18];
4566 u8 irisc_index[0x8];
4571 struct mlx5_ifc_register_loopback_control_bits {
4573 u8 reserved_at_1[0x7];
4575 u8 reserved_at_10[0x10];
4577 u8 reserved_at_20[0x60];
4580 struct mlx5_ifc_vport_tc_element_bits {
4581 u8 traffic_class[0x4];
4582 u8 reserved_at_4[0xc];
4583 u8 vport_number[0x10];
4586 struct mlx5_ifc_vport_element_bits {
4587 u8 reserved_at_0[0x10];
4588 u8 vport_number[0x10];
4592 TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
4593 TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
4594 TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
4597 struct mlx5_ifc_tsar_element_bits {
4598 u8 reserved_at_0[0x8];
4600 u8 reserved_at_10[0x10];
4604 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
4605 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
4608 struct mlx5_ifc_teardown_hca_out_bits {
4610 u8 reserved_at_8[0x18];
4614 u8 reserved_at_40[0x3f];
4620 MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
4621 MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE = 0x1,
4622 MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN = 0x2,
4625 struct mlx5_ifc_teardown_hca_in_bits {
4627 u8 reserved_at_10[0x10];
4629 u8 reserved_at_20[0x10];
4632 u8 reserved_at_40[0x10];
4635 u8 reserved_at_60[0x20];
4638 struct mlx5_ifc_sqerr2rts_qp_out_bits {
4640 u8 reserved_at_8[0x18];
4644 u8 reserved_at_40[0x40];
4647 struct mlx5_ifc_sqerr2rts_qp_in_bits {
4651 u8 reserved_at_20[0x10];
4654 u8 reserved_at_40[0x8];
4657 u8 reserved_at_60[0x20];
4659 u8 opt_param_mask[0x20];
4661 u8 reserved_at_a0[0x20];
4663 struct mlx5_ifc_qpc_bits qpc;
4665 u8 reserved_at_800[0x80];
4668 struct mlx5_ifc_sqd2rts_qp_out_bits {
4670 u8 reserved_at_8[0x18];
4674 u8 reserved_at_40[0x40];
4677 struct mlx5_ifc_sqd2rts_qp_in_bits {
4681 u8 reserved_at_20[0x10];
4684 u8 reserved_at_40[0x8];
4687 u8 reserved_at_60[0x20];
4689 u8 opt_param_mask[0x20];
4691 u8 reserved_at_a0[0x20];
4693 struct mlx5_ifc_qpc_bits qpc;
4695 u8 reserved_at_800[0x80];
4698 struct mlx5_ifc_set_roce_address_out_bits {
4700 u8 reserved_at_8[0x18];
4704 u8 reserved_at_40[0x40];
4707 struct mlx5_ifc_set_roce_address_in_bits {
4709 u8 reserved_at_10[0x10];
4711 u8 reserved_at_20[0x10];
4714 u8 roce_address_index[0x10];
4715 u8 reserved_at_50[0xc];
4716 u8 vhca_port_num[0x4];
4718 u8 reserved_at_60[0x20];
4720 struct mlx5_ifc_roce_addr_layout_bits roce_address;
4723 struct mlx5_ifc_set_mad_demux_out_bits {
4725 u8 reserved_at_8[0x18];
4729 u8 reserved_at_40[0x40];
4733 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
4734 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
4737 struct mlx5_ifc_set_mad_demux_in_bits {
4739 u8 reserved_at_10[0x10];
4741 u8 reserved_at_20[0x10];
4744 u8 reserved_at_40[0x20];
4746 u8 reserved_at_60[0x6];
4748 u8 reserved_at_68[0x18];
4751 struct mlx5_ifc_set_l2_table_entry_out_bits {
4753 u8 reserved_at_8[0x18];
4757 u8 reserved_at_40[0x40];
4760 struct mlx5_ifc_set_l2_table_entry_in_bits {
4762 u8 reserved_at_10[0x10];
4764 u8 reserved_at_20[0x10];
4767 u8 reserved_at_40[0x60];
4769 u8 reserved_at_a0[0x8];
4770 u8 table_index[0x18];
4772 u8 reserved_at_c0[0x20];
4774 u8 reserved_at_e0[0x10];
4775 u8 silent_mode_valid[0x1];
4776 u8 silent_mode[0x1];
4777 u8 reserved_at_f2[0x1];
4781 struct mlx5_ifc_mac_address_layout_bits mac_address;
4783 u8 reserved_at_140[0xc0];
4786 struct mlx5_ifc_set_issi_out_bits {
4788 u8 reserved_at_8[0x18];
4792 u8 reserved_at_40[0x40];
4795 struct mlx5_ifc_set_issi_in_bits {
4797 u8 reserved_at_10[0x10];
4799 u8 reserved_at_20[0x10];
4802 u8 reserved_at_40[0x10];
4803 u8 current_issi[0x10];
4805 u8 reserved_at_60[0x20];
4808 struct mlx5_ifc_set_hca_cap_out_bits {
4810 u8 reserved_at_8[0x18];
4814 u8 reserved_at_40[0x40];
4817 struct mlx5_ifc_set_hca_cap_in_bits {
4819 u8 reserved_at_10[0x10];
4821 u8 reserved_at_20[0x10];
4824 u8 other_function[0x1];
4825 u8 ec_vf_function[0x1];
4826 u8 reserved_at_42[0xe];
4827 u8 function_id[0x10];
4829 u8 reserved_at_60[0x20];
4831 union mlx5_ifc_hca_cap_union_bits capability;
4835 MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
4836 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
4837 MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
4838 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3,
4839 MLX5_SET_FTE_MODIFY_ENABLE_MASK_IPSEC_OBJ_ID = 0x4
4842 struct mlx5_ifc_set_fte_out_bits {
4844 u8 reserved_at_8[0x18];
4848 u8 reserved_at_40[0x40];
4851 struct mlx5_ifc_set_fte_in_bits {
4853 u8 reserved_at_10[0x10];
4855 u8 reserved_at_20[0x10];
4858 u8 other_vport[0x1];
4859 u8 reserved_at_41[0xf];
4860 u8 vport_number[0x10];
4862 u8 reserved_at_60[0x20];
4865 u8 reserved_at_88[0x18];
4867 u8 reserved_at_a0[0x8];
4870 u8 ignore_flow_level[0x1];
4871 u8 reserved_at_c1[0x17];
4872 u8 modify_enable_mask[0x8];
4874 u8 reserved_at_e0[0x20];
4876 u8 flow_index[0x20];
4878 u8 reserved_at_120[0xe0];
4880 struct mlx5_ifc_flow_context_bits flow_context;
4883 struct mlx5_ifc_rts2rts_qp_out_bits {
4885 u8 reserved_at_8[0x18];
4889 u8 reserved_at_40[0x20];
4893 struct mlx5_ifc_rts2rts_qp_in_bits {
4897 u8 reserved_at_20[0x10];
4900 u8 reserved_at_40[0x8];
4903 u8 reserved_at_60[0x20];
4905 u8 opt_param_mask[0x20];
4909 struct mlx5_ifc_qpc_bits qpc;
4911 u8 reserved_at_800[0x80];
4914 struct mlx5_ifc_rtr2rts_qp_out_bits {
4916 u8 reserved_at_8[0x18];
4920 u8 reserved_at_40[0x20];
4924 struct mlx5_ifc_rtr2rts_qp_in_bits {
4928 u8 reserved_at_20[0x10];
4931 u8 reserved_at_40[0x8];
4934 u8 reserved_at_60[0x20];
4936 u8 opt_param_mask[0x20];
4940 struct mlx5_ifc_qpc_bits qpc;
4942 u8 reserved_at_800[0x80];
4945 struct mlx5_ifc_rst2init_qp_out_bits {
4947 u8 reserved_at_8[0x18];
4951 u8 reserved_at_40[0x20];
4955 struct mlx5_ifc_rst2init_qp_in_bits {
4959 u8 reserved_at_20[0x10];
4962 u8 reserved_at_40[0x8];
4965 u8 reserved_at_60[0x20];
4967 u8 opt_param_mask[0x20];
4971 struct mlx5_ifc_qpc_bits qpc;
4973 u8 reserved_at_800[0x80];
4976 struct mlx5_ifc_query_xrq_out_bits {
4978 u8 reserved_at_8[0x18];
4982 u8 reserved_at_40[0x40];
4984 struct mlx5_ifc_xrqc_bits xrq_context;
4987 struct mlx5_ifc_query_xrq_in_bits {
4989 u8 reserved_at_10[0x10];
4991 u8 reserved_at_20[0x10];
4994 u8 reserved_at_40[0x8];
4997 u8 reserved_at_60[0x20];
5000 struct mlx5_ifc_query_xrc_srq_out_bits {
5002 u8 reserved_at_8[0x18];
5006 u8 reserved_at_40[0x40];
5008 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
5010 u8 reserved_at_280[0x600];
5015 struct mlx5_ifc_query_xrc_srq_in_bits {
5017 u8 reserved_at_10[0x10];
5019 u8 reserved_at_20[0x10];
5022 u8 reserved_at_40[0x8];
5025 u8 reserved_at_60[0x20];
5029 MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
5030 MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
5033 struct mlx5_ifc_query_vport_state_out_bits {
5035 u8 reserved_at_8[0x18];
5039 u8 reserved_at_40[0x20];
5041 u8 reserved_at_60[0x18];
5042 u8 admin_state[0x4];
5047 MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT = 0x0,
5048 MLX5_VPORT_STATE_OP_MOD_ESW_VPORT = 0x1,
5049 MLX5_VPORT_STATE_OP_MOD_UPLINK = 0x2,
5052 struct mlx5_ifc_arm_monitor_counter_in_bits {
5056 u8 reserved_at_20[0x10];
5059 u8 reserved_at_40[0x20];
5061 u8 reserved_at_60[0x20];
5064 struct mlx5_ifc_arm_monitor_counter_out_bits {
5066 u8 reserved_at_8[0x18];
5070 u8 reserved_at_40[0x40];
5074 MLX5_QUERY_MONITOR_CNT_TYPE_PPCNT = 0x0,
5075 MLX5_QUERY_MONITOR_CNT_TYPE_Q_COUNTER = 0x1,
5078 enum mlx5_monitor_counter_ppcnt {
5079 MLX5_QUERY_MONITOR_PPCNT_IN_RANGE_LENGTH_ERRORS = 0x0,
5080 MLX5_QUERY_MONITOR_PPCNT_OUT_OF_RANGE_LENGTH_FIELD = 0x1,
5081 MLX5_QUERY_MONITOR_PPCNT_FRAME_TOO_LONG_ERRORS = 0x2,
5082 MLX5_QUERY_MONITOR_PPCNT_FRAME_CHECK_SEQUENCE_ERRORS = 0x3,
5083 MLX5_QUERY_MONITOR_PPCNT_ALIGNMENT_ERRORS = 0x4,
5084 MLX5_QUERY_MONITOR_PPCNT_IF_OUT_DISCARDS = 0x5,
5088 MLX5_QUERY_MONITOR_Q_COUNTER_RX_OUT_OF_BUFFER = 0x4,
5091 struct mlx5_ifc_monitor_counter_output_bits {
5092 u8 reserved_at_0[0x4];
5094 u8 reserved_at_8[0x8];
5097 u8 counter_group_id[0x20];
5100 #define MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 (6)
5101 #define MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1 (1)
5102 #define MLX5_CMD_SET_MONITOR_NUM_COUNTER (MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 +\
5103 MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1)
5105 struct mlx5_ifc_set_monitor_counter_in_bits {
5109 u8 reserved_at_20[0x10];
5112 u8 reserved_at_40[0x10];
5113 u8 num_of_counters[0x10];
5115 u8 reserved_at_60[0x20];
5117 struct mlx5_ifc_monitor_counter_output_bits monitor_counter[MLX5_CMD_SET_MONITOR_NUM_COUNTER];
5120 struct mlx5_ifc_set_monitor_counter_out_bits {
5122 u8 reserved_at_8[0x18];
5126 u8 reserved_at_40[0x40];
5129 struct mlx5_ifc_query_vport_state_in_bits {
5131 u8 reserved_at_10[0x10];
5133 u8 reserved_at_20[0x10];
5136 u8 other_vport[0x1];
5137 u8 reserved_at_41[0xf];
5138 u8 vport_number[0x10];
5140 u8 reserved_at_60[0x20];
5143 struct mlx5_ifc_query_vnic_env_out_bits {
5145 u8 reserved_at_8[0x18];
5149 u8 reserved_at_40[0x40];
5151 struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
5155 MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS = 0x0,
5158 struct mlx5_ifc_query_vnic_env_in_bits {
5160 u8 reserved_at_10[0x10];
5162 u8 reserved_at_20[0x10];
5165 u8 other_vport[0x1];
5166 u8 reserved_at_41[0xf];
5167 u8 vport_number[0x10];
5169 u8 reserved_at_60[0x20];
5172 struct mlx5_ifc_query_vport_counter_out_bits {
5174 u8 reserved_at_8[0x18];
5178 u8 reserved_at_40[0x40];
5180 struct mlx5_ifc_traffic_counter_bits received_errors;
5182 struct mlx5_ifc_traffic_counter_bits transmit_errors;
5184 struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
5186 struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
5188 struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
5190 struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
5192 struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
5194 struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
5196 struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
5198 struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
5200 struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
5202 struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
5204 struct mlx5_ifc_traffic_counter_bits local_loopback;
5206 u8 reserved_at_700[0x980];
5210 MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
5213 struct mlx5_ifc_query_vport_counter_in_bits {
5215 u8 reserved_at_10[0x10];
5217 u8 reserved_at_20[0x10];
5220 u8 other_vport[0x1];
5221 u8 reserved_at_41[0xb];
5223 u8 vport_number[0x10];
5225 u8 reserved_at_60[0x60];
5228 u8 reserved_at_c1[0x1f];
5230 u8 reserved_at_e0[0x20];
5233 struct mlx5_ifc_query_tis_out_bits {
5235 u8 reserved_at_8[0x18];
5239 u8 reserved_at_40[0x40];
5241 struct mlx5_ifc_tisc_bits tis_context;
5244 struct mlx5_ifc_query_tis_in_bits {
5246 u8 reserved_at_10[0x10];
5248 u8 reserved_at_20[0x10];
5251 u8 reserved_at_40[0x8];
5254 u8 reserved_at_60[0x20];
5257 struct mlx5_ifc_query_tir_out_bits {
5259 u8 reserved_at_8[0x18];
5263 u8 reserved_at_40[0xc0];
5265 struct mlx5_ifc_tirc_bits tir_context;
5268 struct mlx5_ifc_query_tir_in_bits {
5270 u8 reserved_at_10[0x10];
5272 u8 reserved_at_20[0x10];
5275 u8 reserved_at_40[0x8];
5278 u8 reserved_at_60[0x20];
5281 struct mlx5_ifc_query_srq_out_bits {
5283 u8 reserved_at_8[0x18];
5287 u8 reserved_at_40[0x40];
5289 struct mlx5_ifc_srqc_bits srq_context_entry;
5291 u8 reserved_at_280[0x600];
5296 struct mlx5_ifc_query_srq_in_bits {
5298 u8 reserved_at_10[0x10];
5300 u8 reserved_at_20[0x10];
5303 u8 reserved_at_40[0x8];
5306 u8 reserved_at_60[0x20];
5309 struct mlx5_ifc_query_sq_out_bits {
5311 u8 reserved_at_8[0x18];
5315 u8 reserved_at_40[0xc0];
5317 struct mlx5_ifc_sqc_bits sq_context;
5320 struct mlx5_ifc_query_sq_in_bits {
5322 u8 reserved_at_10[0x10];
5324 u8 reserved_at_20[0x10];
5327 u8 reserved_at_40[0x8];
5330 u8 reserved_at_60[0x20];
5333 struct mlx5_ifc_query_special_contexts_out_bits {
5335 u8 reserved_at_8[0x18];
5339 u8 dump_fill_mkey[0x20];
5345 u8 terminate_scatter_list_mkey[0x20];
5347 u8 repeated_mkey[0x20];
5349 u8 reserved_at_a0[0x20];
5352 struct mlx5_ifc_query_special_contexts_in_bits {
5354 u8 reserved_at_10[0x10];
5356 u8 reserved_at_20[0x10];
5359 u8 reserved_at_40[0x40];
5362 struct mlx5_ifc_query_scheduling_element_out_bits {
5364 u8 reserved_at_10[0x10];
5366 u8 reserved_at_20[0x10];
5369 u8 reserved_at_40[0xc0];
5371 struct mlx5_ifc_scheduling_context_bits scheduling_context;
5373 u8 reserved_at_300[0x100];
5377 SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
5378 SCHEDULING_HIERARCHY_NIC = 0x3,
5381 struct mlx5_ifc_query_scheduling_element_in_bits {
5383 u8 reserved_at_10[0x10];
5385 u8 reserved_at_20[0x10];
5388 u8 scheduling_hierarchy[0x8];
5389 u8 reserved_at_48[0x18];
5391 u8 scheduling_element_id[0x20];
5393 u8 reserved_at_80[0x180];
5396 struct mlx5_ifc_query_rqt_out_bits {
5398 u8 reserved_at_8[0x18];
5402 u8 reserved_at_40[0xc0];
5404 struct mlx5_ifc_rqtc_bits rqt_context;
5407 struct mlx5_ifc_query_rqt_in_bits {
5409 u8 reserved_at_10[0x10];
5411 u8 reserved_at_20[0x10];
5414 u8 reserved_at_40[0x8];
5417 u8 reserved_at_60[0x20];
5420 struct mlx5_ifc_query_rq_out_bits {
5422 u8 reserved_at_8[0x18];
5426 u8 reserved_at_40[0xc0];
5428 struct mlx5_ifc_rqc_bits rq_context;
5431 struct mlx5_ifc_query_rq_in_bits {
5433 u8 reserved_at_10[0x10];
5435 u8 reserved_at_20[0x10];
5438 u8 reserved_at_40[0x8];
5441 u8 reserved_at_60[0x20];
5444 struct mlx5_ifc_query_roce_address_out_bits {
5446 u8 reserved_at_8[0x18];
5450 u8 reserved_at_40[0x40];
5452 struct mlx5_ifc_roce_addr_layout_bits roce_address;
5455 struct mlx5_ifc_query_roce_address_in_bits {
5457 u8 reserved_at_10[0x10];
5459 u8 reserved_at_20[0x10];
5462 u8 roce_address_index[0x10];
5463 u8 reserved_at_50[0xc];
5464 u8 vhca_port_num[0x4];
5466 u8 reserved_at_60[0x20];
5469 struct mlx5_ifc_query_rmp_out_bits {
5471 u8 reserved_at_8[0x18];
5475 u8 reserved_at_40[0xc0];
5477 struct mlx5_ifc_rmpc_bits rmp_context;
5480 struct mlx5_ifc_query_rmp_in_bits {
5482 u8 reserved_at_10[0x10];
5484 u8 reserved_at_20[0x10];
5487 u8 reserved_at_40[0x8];
5490 u8 reserved_at_60[0x20];
5493 struct mlx5_ifc_cqe_error_syndrome_bits {
5494 u8 hw_error_syndrome[0x8];
5495 u8 hw_syndrome_type[0x4];
5496 u8 reserved_at_c[0x4];
5497 u8 vendor_error_syndrome[0x8];
5501 struct mlx5_ifc_qp_context_extension_bits {
5502 u8 reserved_at_0[0x60];
5504 struct mlx5_ifc_cqe_error_syndrome_bits error_syndrome;
5506 u8 reserved_at_80[0x580];
5509 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits {
5510 struct mlx5_ifc_qp_context_extension_bits qpc_data_extension;
5515 struct mlx5_ifc_qp_pas_list_in_bits {
5516 struct mlx5_ifc_cmd_pas_bits pas[0];
5519 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits {
5520 struct mlx5_ifc_qp_pas_list_in_bits qp_pas_list;
5521 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits qpc_ext_and_pas_list;
5524 struct mlx5_ifc_query_qp_out_bits {
5526 u8 reserved_at_8[0x18];
5530 u8 reserved_at_40[0x40];
5532 u8 opt_param_mask[0x20];
5536 struct mlx5_ifc_qpc_bits qpc;
5538 u8 reserved_at_800[0x80];
5540 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits qp_pas_or_qpc_ext_and_pas;
5543 struct mlx5_ifc_query_qp_in_bits {
5545 u8 reserved_at_10[0x10];
5547 u8 reserved_at_20[0x10];
5551 u8 reserved_at_41[0x7];
5554 u8 reserved_at_60[0x20];
5557 struct mlx5_ifc_query_q_counter_out_bits {
5559 u8 reserved_at_8[0x18];
5563 u8 reserved_at_40[0x40];
5565 u8 rx_write_requests[0x20];
5567 u8 reserved_at_a0[0x20];
5569 u8 rx_read_requests[0x20];
5571 u8 reserved_at_e0[0x20];
5573 u8 rx_atomic_requests[0x20];
5575 u8 reserved_at_120[0x20];
5577 u8 rx_dct_connect[0x20];
5579 u8 reserved_at_160[0x20];
5581 u8 out_of_buffer[0x20];
5583 u8 reserved_at_1a0[0x20];
5585 u8 out_of_sequence[0x20];
5587 u8 reserved_at_1e0[0x20];
5589 u8 duplicate_request[0x20];
5591 u8 reserved_at_220[0x20];
5593 u8 rnr_nak_retry_err[0x20];
5595 u8 reserved_at_260[0x20];
5597 u8 packet_seq_err[0x20];
5599 u8 reserved_at_2a0[0x20];
5601 u8 implied_nak_seq_err[0x20];
5603 u8 reserved_at_2e0[0x20];
5605 u8 local_ack_timeout_err[0x20];
5607 u8 reserved_at_320[0xa0];
5609 u8 resp_local_length_error[0x20];
5611 u8 req_local_length_error[0x20];
5613 u8 resp_local_qp_error[0x20];
5615 u8 local_operation_error[0x20];
5617 u8 resp_local_protection[0x20];
5619 u8 req_local_protection[0x20];
5621 u8 resp_cqe_error[0x20];
5623 u8 req_cqe_error[0x20];
5625 u8 req_mw_binding[0x20];
5627 u8 req_bad_response[0x20];
5629 u8 req_remote_invalid_request[0x20];
5631 u8 resp_remote_invalid_request[0x20];
5633 u8 req_remote_access_errors[0x20];
5635 u8 resp_remote_access_errors[0x20];
5637 u8 req_remote_operation_errors[0x20];
5639 u8 req_transport_retries_exceeded[0x20];
5641 u8 cq_overflow[0x20];
5643 u8 resp_cqe_flush_error[0x20];
5645 u8 req_cqe_flush_error[0x20];
5647 u8 reserved_at_620[0x20];
5649 u8 roce_adp_retrans[0x20];
5651 u8 roce_adp_retrans_to[0x20];
5653 u8 roce_slow_restart[0x20];
5655 u8 roce_slow_restart_cnps[0x20];
5657 u8 roce_slow_restart_trans[0x20];
5659 u8 reserved_at_6e0[0x120];
5662 struct mlx5_ifc_query_q_counter_in_bits {
5664 u8 reserved_at_10[0x10];
5666 u8 reserved_at_20[0x10];
5669 u8 other_vport[0x1];
5670 u8 reserved_at_41[0xf];
5671 u8 vport_number[0x10];
5673 u8 reserved_at_60[0x60];
5677 u8 reserved_at_c2[0x1e];
5679 u8 reserved_at_e0[0x18];
5680 u8 counter_set_id[0x8];
5683 struct mlx5_ifc_query_pages_out_bits {
5685 u8 reserved_at_8[0x18];
5689 u8 embedded_cpu_function[0x1];
5690 u8 reserved_at_41[0xf];
5691 u8 function_id[0x10];
5697 MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
5698 MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
5699 MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
5702 struct mlx5_ifc_query_pages_in_bits {
5704 u8 reserved_at_10[0x10];
5706 u8 reserved_at_20[0x10];
5709 u8 embedded_cpu_function[0x1];
5710 u8 reserved_at_41[0xf];
5711 u8 function_id[0x10];
5713 u8 reserved_at_60[0x20];
5716 struct mlx5_ifc_query_nic_vport_context_out_bits {
5718 u8 reserved_at_8[0x18];
5722 u8 reserved_at_40[0x40];
5724 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
5727 struct mlx5_ifc_query_nic_vport_context_in_bits {
5729 u8 reserved_at_10[0x10];
5731 u8 reserved_at_20[0x10];
5734 u8 other_vport[0x1];
5735 u8 reserved_at_41[0xf];
5736 u8 vport_number[0x10];
5738 u8 reserved_at_60[0x5];
5739 u8 allowed_list_type[0x3];
5740 u8 reserved_at_68[0x18];
5743 struct mlx5_ifc_query_mkey_out_bits {
5745 u8 reserved_at_8[0x18];
5749 u8 reserved_at_40[0x40];
5751 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
5753 u8 reserved_at_280[0x600];
5755 u8 bsf0_klm0_pas_mtt0_1[16][0x8];
5757 u8 bsf1_klm1_pas_mtt2_3[16][0x8];
5760 struct mlx5_ifc_query_mkey_in_bits {
5762 u8 reserved_at_10[0x10];
5764 u8 reserved_at_20[0x10];
5767 u8 reserved_at_40[0x8];
5768 u8 mkey_index[0x18];
5771 u8 reserved_at_61[0x1f];
5774 struct mlx5_ifc_query_mad_demux_out_bits {
5776 u8 reserved_at_8[0x18];
5780 u8 reserved_at_40[0x40];
5782 u8 mad_dumux_parameters_block[0x20];
5785 struct mlx5_ifc_query_mad_demux_in_bits {
5787 u8 reserved_at_10[0x10];
5789 u8 reserved_at_20[0x10];
5792 u8 reserved_at_40[0x40];
5795 struct mlx5_ifc_query_l2_table_entry_out_bits {
5797 u8 reserved_at_8[0x18];
5801 u8 reserved_at_40[0xa0];
5803 u8 reserved_at_e0[0x13];
5807 struct mlx5_ifc_mac_address_layout_bits mac_address;
5809 u8 reserved_at_140[0xc0];
5812 struct mlx5_ifc_query_l2_table_entry_in_bits {
5814 u8 reserved_at_10[0x10];
5816 u8 reserved_at_20[0x10];
5819 u8 reserved_at_40[0x60];
5821 u8 reserved_at_a0[0x8];
5822 u8 table_index[0x18];
5824 u8 reserved_at_c0[0x140];
5827 struct mlx5_ifc_query_issi_out_bits {
5829 u8 reserved_at_8[0x18];
5833 u8 reserved_at_40[0x10];
5834 u8 current_issi[0x10];
5836 u8 reserved_at_60[0xa0];
5838 u8 reserved_at_100[76][0x8];
5839 u8 supported_issi_dw0[0x20];
5842 struct mlx5_ifc_query_issi_in_bits {
5844 u8 reserved_at_10[0x10];
5846 u8 reserved_at_20[0x10];
5849 u8 reserved_at_40[0x40];
5852 struct mlx5_ifc_set_driver_version_out_bits {
5854 u8 reserved_0[0x18];
5857 u8 reserved_1[0x40];
5860 struct mlx5_ifc_set_driver_version_in_bits {
5862 u8 reserved_0[0x10];
5864 u8 reserved_1[0x10];
5867 u8 reserved_2[0x40];
5868 u8 driver_version[64][0x8];
5871 struct mlx5_ifc_query_hca_vport_pkey_out_bits {
5873 u8 reserved_at_8[0x18];
5877 u8 reserved_at_40[0x40];
5879 struct mlx5_ifc_pkey_bits pkey[];
5882 struct mlx5_ifc_query_hca_vport_pkey_in_bits {
5884 u8 reserved_at_10[0x10];
5886 u8 reserved_at_20[0x10];
5889 u8 other_vport[0x1];
5890 u8 reserved_at_41[0xb];
5892 u8 vport_number[0x10];
5894 u8 reserved_at_60[0x10];
5895 u8 pkey_index[0x10];
5899 MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0,
5900 MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1,
5901 MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2,
5904 struct mlx5_ifc_query_hca_vport_gid_out_bits {
5906 u8 reserved_at_8[0x18];
5910 u8 reserved_at_40[0x20];
5913 u8 reserved_at_70[0x10];
5915 struct mlx5_ifc_array128_auto_bits gid[];
5918 struct mlx5_ifc_query_hca_vport_gid_in_bits {
5920 u8 reserved_at_10[0x10];
5922 u8 reserved_at_20[0x10];
5925 u8 other_vport[0x1];
5926 u8 reserved_at_41[0xb];
5928 u8 vport_number[0x10];
5930 u8 reserved_at_60[0x10];
5934 struct mlx5_ifc_query_hca_vport_context_out_bits {
5936 u8 reserved_at_8[0x18];
5940 u8 reserved_at_40[0x40];
5942 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
5945 struct mlx5_ifc_query_hca_vport_context_in_bits {
5947 u8 reserved_at_10[0x10];
5949 u8 reserved_at_20[0x10];
5952 u8 other_vport[0x1];
5953 u8 reserved_at_41[0xb];
5955 u8 vport_number[0x10];
5957 u8 reserved_at_60[0x20];
5960 struct mlx5_ifc_query_hca_cap_out_bits {
5962 u8 reserved_at_8[0x18];
5966 u8 reserved_at_40[0x40];
5968 union mlx5_ifc_hca_cap_union_bits capability;
5971 struct mlx5_ifc_query_hca_cap_in_bits {
5973 u8 reserved_at_10[0x10];
5975 u8 reserved_at_20[0x10];
5978 u8 other_function[0x1];
5979 u8 ec_vf_function[0x1];
5980 u8 reserved_at_42[0xe];
5981 u8 function_id[0x10];
5983 u8 reserved_at_60[0x20];
5986 struct mlx5_ifc_other_hca_cap_bits {
5988 u8 reserved_at_1[0x27f];
5991 struct mlx5_ifc_query_other_hca_cap_out_bits {
5993 u8 reserved_at_8[0x18];
5997 u8 reserved_at_40[0x40];
5999 struct mlx5_ifc_other_hca_cap_bits other_capability;
6002 struct mlx5_ifc_query_other_hca_cap_in_bits {
6004 u8 reserved_at_10[0x10];
6006 u8 reserved_at_20[0x10];
6009 u8 reserved_at_40[0x10];
6010 u8 function_id[0x10];
6012 u8 reserved_at_60[0x20];
6015 struct mlx5_ifc_modify_other_hca_cap_out_bits {
6017 u8 reserved_at_8[0x18];
6021 u8 reserved_at_40[0x40];
6024 struct mlx5_ifc_modify_other_hca_cap_in_bits {
6026 u8 reserved_at_10[0x10];
6028 u8 reserved_at_20[0x10];
6031 u8 reserved_at_40[0x10];
6032 u8 function_id[0x10];
6033 u8 field_select[0x20];
6035 struct mlx5_ifc_other_hca_cap_bits other_capability;
6038 struct mlx5_ifc_flow_table_context_bits {
6039 u8 reformat_en[0x1];
6042 u8 termination_table[0x1];
6043 u8 table_miss_action[0x4];
6045 u8 reserved_at_10[0x8];
6048 u8 reserved_at_20[0x8];
6049 u8 table_miss_id[0x18];
6051 u8 reserved_at_40[0x8];
6052 u8 lag_master_next_table_id[0x18];
6054 u8 reserved_at_60[0x60];
6056 u8 sw_owner_icm_root_1[0x40];
6058 u8 sw_owner_icm_root_0[0x40];
6062 struct mlx5_ifc_query_flow_table_out_bits {
6064 u8 reserved_at_8[0x18];
6068 u8 reserved_at_40[0x80];
6070 struct mlx5_ifc_flow_table_context_bits flow_table_context;
6073 struct mlx5_ifc_query_flow_table_in_bits {
6075 u8 reserved_at_10[0x10];
6077 u8 reserved_at_20[0x10];
6080 u8 reserved_at_40[0x40];
6083 u8 reserved_at_88[0x18];
6085 u8 reserved_at_a0[0x8];
6088 u8 reserved_at_c0[0x140];
6091 struct mlx5_ifc_query_fte_out_bits {
6093 u8 reserved_at_8[0x18];
6097 u8 reserved_at_40[0x1c0];
6099 struct mlx5_ifc_flow_context_bits flow_context;
6102 struct mlx5_ifc_query_fte_in_bits {
6104 u8 reserved_at_10[0x10];
6106 u8 reserved_at_20[0x10];
6109 u8 reserved_at_40[0x40];
6112 u8 reserved_at_88[0x18];
6114 u8 reserved_at_a0[0x8];
6117 u8 reserved_at_c0[0x40];
6119 u8 flow_index[0x20];
6121 u8 reserved_at_120[0xe0];
6124 struct mlx5_ifc_match_definer_format_0_bits {
6125 u8 reserved_at_0[0x100];
6127 u8 metadata_reg_c_0[0x20];
6129 u8 metadata_reg_c_1[0x20];
6131 u8 outer_dmac_47_16[0x20];
6133 u8 outer_dmac_15_0[0x10];
6134 u8 outer_ethertype[0x10];
6136 u8 reserved_at_180[0x1];
6138 u8 functional_lb[0x1];
6139 u8 outer_ip_frag[0x1];
6140 u8 outer_qp_type[0x2];
6141 u8 outer_encap_type[0x2];
6142 u8 port_number[0x2];
6143 u8 outer_l3_type[0x2];
6144 u8 outer_l4_type[0x2];
6145 u8 outer_first_vlan_type[0x2];
6146 u8 outer_first_vlan_prio[0x3];
6147 u8 outer_first_vlan_cfi[0x1];
6148 u8 outer_first_vlan_vid[0xc];
6150 u8 outer_l4_type_ext[0x4];
6151 u8 reserved_at_1a4[0x2];
6152 u8 outer_ipsec_layer[0x2];
6153 u8 outer_l2_type[0x2];
6155 u8 outer_l2_ok[0x1];
6156 u8 outer_l3_ok[0x1];
6157 u8 outer_l4_ok[0x1];
6158 u8 outer_second_vlan_type[0x2];
6159 u8 outer_second_vlan_prio[0x3];
6160 u8 outer_second_vlan_cfi[0x1];
6161 u8 outer_second_vlan_vid[0xc];
6163 u8 outer_smac_47_16[0x20];
6165 u8 outer_smac_15_0[0x10];
6166 u8 inner_ipv4_checksum_ok[0x1];
6167 u8 inner_l4_checksum_ok[0x1];
6168 u8 outer_ipv4_checksum_ok[0x1];
6169 u8 outer_l4_checksum_ok[0x1];
6170 u8 inner_l3_ok[0x1];
6171 u8 inner_l4_ok[0x1];
6172 u8 outer_l3_ok_duplicate[0x1];
6173 u8 outer_l4_ok_duplicate[0x1];
6174 u8 outer_tcp_cwr[0x1];
6175 u8 outer_tcp_ece[0x1];
6176 u8 outer_tcp_urg[0x1];
6177 u8 outer_tcp_ack[0x1];
6178 u8 outer_tcp_psh[0x1];
6179 u8 outer_tcp_rst[0x1];
6180 u8 outer_tcp_syn[0x1];
6181 u8 outer_tcp_fin[0x1];
6184 struct mlx5_ifc_match_definer_format_22_bits {
6185 u8 reserved_at_0[0x100];
6187 u8 outer_ip_src_addr[0x20];
6189 u8 outer_ip_dest_addr[0x20];
6191 u8 outer_l4_sport[0x10];
6192 u8 outer_l4_dport[0x10];
6194 u8 reserved_at_160[0x1];
6196 u8 functional_lb[0x1];
6197 u8 outer_ip_frag[0x1];
6198 u8 outer_qp_type[0x2];
6199 u8 outer_encap_type[0x2];
6200 u8 port_number[0x2];
6201 u8 outer_l3_type[0x2];
6202 u8 outer_l4_type[0x2];
6203 u8 outer_first_vlan_type[0x2];
6204 u8 outer_first_vlan_prio[0x3];
6205 u8 outer_first_vlan_cfi[0x1];
6206 u8 outer_first_vlan_vid[0xc];
6208 u8 metadata_reg_c_0[0x20];
6210 u8 outer_dmac_47_16[0x20];
6212 u8 outer_smac_47_16[0x20];
6214 u8 outer_smac_15_0[0x10];
6215 u8 outer_dmac_15_0[0x10];
6218 struct mlx5_ifc_match_definer_format_23_bits {
6219 u8 reserved_at_0[0x100];
6221 u8 inner_ip_src_addr[0x20];
6223 u8 inner_ip_dest_addr[0x20];
6225 u8 inner_l4_sport[0x10];
6226 u8 inner_l4_dport[0x10];
6228 u8 reserved_at_160[0x1];
6230 u8 functional_lb[0x1];
6231 u8 inner_ip_frag[0x1];
6232 u8 inner_qp_type[0x2];
6233 u8 inner_encap_type[0x2];
6234 u8 port_number[0x2];
6235 u8 inner_l3_type[0x2];
6236 u8 inner_l4_type[0x2];
6237 u8 inner_first_vlan_type[0x2];
6238 u8 inner_first_vlan_prio[0x3];
6239 u8 inner_first_vlan_cfi[0x1];
6240 u8 inner_first_vlan_vid[0xc];
6242 u8 tunnel_header_0[0x20];
6244 u8 inner_dmac_47_16[0x20];
6246 u8 inner_smac_47_16[0x20];
6248 u8 inner_smac_15_0[0x10];
6249 u8 inner_dmac_15_0[0x10];
6252 struct mlx5_ifc_match_definer_format_29_bits {
6253 u8 reserved_at_0[0xc0];
6255 u8 outer_ip_dest_addr[0x80];
6257 u8 outer_ip_src_addr[0x80];
6259 u8 outer_l4_sport[0x10];
6260 u8 outer_l4_dport[0x10];
6262 u8 reserved_at_1e0[0x20];
6265 struct mlx5_ifc_match_definer_format_30_bits {
6266 u8 reserved_at_0[0xa0];
6268 u8 outer_ip_dest_addr[0x80];
6270 u8 outer_ip_src_addr[0x80];
6272 u8 outer_dmac_47_16[0x20];
6274 u8 outer_smac_47_16[0x20];
6276 u8 outer_smac_15_0[0x10];
6277 u8 outer_dmac_15_0[0x10];
6280 struct mlx5_ifc_match_definer_format_31_bits {
6281 u8 reserved_at_0[0xc0];
6283 u8 inner_ip_dest_addr[0x80];
6285 u8 inner_ip_src_addr[0x80];
6287 u8 inner_l4_sport[0x10];
6288 u8 inner_l4_dport[0x10];
6290 u8 reserved_at_1e0[0x20];
6293 struct mlx5_ifc_match_definer_format_32_bits {
6294 u8 reserved_at_0[0xa0];
6296 u8 inner_ip_dest_addr[0x80];
6298 u8 inner_ip_src_addr[0x80];
6300 u8 inner_dmac_47_16[0x20];
6302 u8 inner_smac_47_16[0x20];
6304 u8 inner_smac_15_0[0x10];
6305 u8 inner_dmac_15_0[0x10];
6309 MLX5_IFC_DEFINER_FORMAT_ID_SELECT = 61,
6312 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_UNUSED 0x0
6313 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_OUTER_ETH_PKT_LEN 0x48
6314 #define MLX5_IFC_DEFINER_DW_SELECTORS_NUM 9
6315 #define MLX5_IFC_DEFINER_BYTE_SELECTORS_NUM 8
6317 struct mlx5_ifc_match_definer_match_mask_bits {
6318 u8 reserved_at_1c0[5][0x20];
6319 u8 match_dw_8[0x20];
6320 u8 match_dw_7[0x20];
6321 u8 match_dw_6[0x20];
6322 u8 match_dw_5[0x20];
6323 u8 match_dw_4[0x20];
6324 u8 match_dw_3[0x20];
6325 u8 match_dw_2[0x20];
6326 u8 match_dw_1[0x20];
6327 u8 match_dw_0[0x20];
6329 u8 match_byte_7[0x8];
6330 u8 match_byte_6[0x8];
6331 u8 match_byte_5[0x8];
6332 u8 match_byte_4[0x8];
6334 u8 match_byte_3[0x8];
6335 u8 match_byte_2[0x8];
6336 u8 match_byte_1[0x8];
6337 u8 match_byte_0[0x8];
6340 struct mlx5_ifc_match_definer_bits {
6341 u8 modify_field_select[0x40];
6343 u8 reserved_at_40[0x40];
6345 u8 reserved_at_80[0x10];
6348 u8 reserved_at_a0[0x60];
6350 u8 format_select_dw3[0x8];
6351 u8 format_select_dw2[0x8];
6352 u8 format_select_dw1[0x8];
6353 u8 format_select_dw0[0x8];
6355 u8 format_select_dw7[0x8];
6356 u8 format_select_dw6[0x8];
6357 u8 format_select_dw5[0x8];
6358 u8 format_select_dw4[0x8];
6360 u8 reserved_at_100[0x18];
6361 u8 format_select_dw8[0x8];
6363 u8 reserved_at_120[0x20];
6365 u8 format_select_byte3[0x8];
6366 u8 format_select_byte2[0x8];
6367 u8 format_select_byte1[0x8];
6368 u8 format_select_byte0[0x8];
6370 u8 format_select_byte7[0x8];
6371 u8 format_select_byte6[0x8];
6372 u8 format_select_byte5[0x8];
6373 u8 format_select_byte4[0x8];
6375 u8 reserved_at_180[0x40];
6379 u8 match_mask[16][0x20];
6381 struct mlx5_ifc_match_definer_match_mask_bits match_mask_format;
6385 struct mlx5_ifc_general_obj_create_param_bits {
6386 u8 alias_object[0x1];
6387 u8 reserved_at_1[0x2];
6388 u8 log_obj_range[0x5];
6389 u8 reserved_at_8[0x18];
6392 struct mlx5_ifc_general_obj_query_param_bits {
6393 u8 alias_object[0x1];
6394 u8 obj_offset[0x1f];
6397 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
6401 u8 vhca_tunnel_id[0x10];
6407 struct mlx5_ifc_general_obj_create_param_bits create;
6408 struct mlx5_ifc_general_obj_query_param_bits query;
6412 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
6414 u8 reserved_at_8[0x18];
6420 u8 reserved_at_60[0x20];
6423 struct mlx5_ifc_allow_other_vhca_access_in_bits {
6426 u8 reserved_at_20[0x10];
6428 u8 reserved_at_40[0x50];
6429 u8 object_type_to_be_accessed[0x10];
6430 u8 object_id_to_be_accessed[0x20];
6431 u8 reserved_at_c0[0x40];
6433 u8 access_key_raw[0x100];
6434 u8 access_key[8][0x20];
6438 struct mlx5_ifc_allow_other_vhca_access_out_bits {
6440 u8 reserved_at_8[0x18];
6442 u8 reserved_at_40[0x40];
6445 struct mlx5_ifc_modify_header_arg_bits {
6446 u8 reserved_at_0[0x80];
6448 u8 reserved_at_80[0x8];
6452 struct mlx5_ifc_create_modify_header_arg_in_bits {
6453 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
6454 struct mlx5_ifc_modify_header_arg_bits arg;
6457 struct mlx5_ifc_create_match_definer_in_bits {
6458 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
6460 struct mlx5_ifc_match_definer_bits obj_context;
6463 struct mlx5_ifc_create_match_definer_out_bits {
6464 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
6467 struct mlx5_ifc_alias_context_bits {
6468 u8 vhca_id_to_be_accessed[0x10];
6469 u8 reserved_at_10[0xd];
6471 u8 object_id_to_be_accessed[0x20];
6472 u8 reserved_at_40[0x40];
6474 u8 access_key_raw[0x100];
6475 u8 access_key[8][0x20];
6480 struct mlx5_ifc_create_alias_obj_in_bits {
6481 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
6482 struct mlx5_ifc_alias_context_bits alias_ctx;
6486 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
6487 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
6488 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
6489 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
6490 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_3 = 0x4,
6491 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_4 = 0x5,
6492 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_5 = 0x6,
6495 struct mlx5_ifc_query_flow_group_out_bits {
6497 u8 reserved_at_8[0x18];
6501 u8 reserved_at_40[0xa0];
6503 u8 start_flow_index[0x20];
6505 u8 reserved_at_100[0x20];
6507 u8 end_flow_index[0x20];
6509 u8 reserved_at_140[0xa0];
6511 u8 reserved_at_1e0[0x18];
6512 u8 match_criteria_enable[0x8];
6514 struct mlx5_ifc_fte_match_param_bits match_criteria;
6516 u8 reserved_at_1200[0xe00];
6519 struct mlx5_ifc_query_flow_group_in_bits {
6521 u8 reserved_at_10[0x10];
6523 u8 reserved_at_20[0x10];
6526 u8 reserved_at_40[0x40];
6529 u8 reserved_at_88[0x18];
6531 u8 reserved_at_a0[0x8];
6536 u8 reserved_at_e0[0x120];
6539 struct mlx5_ifc_query_flow_counter_out_bits {
6541 u8 reserved_at_8[0x18];
6545 u8 reserved_at_40[0x40];
6547 struct mlx5_ifc_traffic_counter_bits flow_statistics[];
6550 struct mlx5_ifc_query_flow_counter_in_bits {
6552 u8 reserved_at_10[0x10];
6554 u8 reserved_at_20[0x10];
6557 u8 reserved_at_40[0x80];
6560 u8 reserved_at_c1[0xf];
6561 u8 num_of_counters[0x10];
6563 u8 flow_counter_id[0x20];
6566 struct mlx5_ifc_query_esw_vport_context_out_bits {
6568 u8 reserved_at_8[0x18];
6572 u8 reserved_at_40[0x40];
6574 struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
6577 struct mlx5_ifc_query_esw_vport_context_in_bits {
6579 u8 reserved_at_10[0x10];
6581 u8 reserved_at_20[0x10];
6584 u8 other_vport[0x1];
6585 u8 reserved_at_41[0xf];
6586 u8 vport_number[0x10];
6588 u8 reserved_at_60[0x20];
6591 struct mlx5_ifc_modify_esw_vport_context_out_bits {
6593 u8 reserved_at_8[0x18];
6597 u8 reserved_at_40[0x40];
6600 struct mlx5_ifc_esw_vport_context_fields_select_bits {
6601 u8 reserved_at_0[0x1b];
6602 u8 fdb_to_vport_reg_c_id[0x1];
6603 u8 vport_cvlan_insert[0x1];
6604 u8 vport_svlan_insert[0x1];
6605 u8 vport_cvlan_strip[0x1];
6606 u8 vport_svlan_strip[0x1];
6609 struct mlx5_ifc_modify_esw_vport_context_in_bits {
6611 u8 reserved_at_10[0x10];
6613 u8 reserved_at_20[0x10];
6616 u8 other_vport[0x1];
6617 u8 reserved_at_41[0xf];
6618 u8 vport_number[0x10];
6620 struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
6622 struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
6625 struct mlx5_ifc_query_eq_out_bits {
6627 u8 reserved_at_8[0x18];
6631 u8 reserved_at_40[0x40];
6633 struct mlx5_ifc_eqc_bits eq_context_entry;
6635 u8 reserved_at_280[0x40];
6637 u8 event_bitmask[0x40];
6639 u8 reserved_at_300[0x580];
6644 struct mlx5_ifc_query_eq_in_bits {
6646 u8 reserved_at_10[0x10];
6648 u8 reserved_at_20[0x10];
6651 u8 reserved_at_40[0x18];
6654 u8 reserved_at_60[0x20];
6657 struct mlx5_ifc_packet_reformat_context_in_bits {
6658 u8 reformat_type[0x8];
6659 u8 reserved_at_8[0x4];
6660 u8 reformat_param_0[0x4];
6661 u8 reserved_at_10[0x6];
6662 u8 reformat_data_size[0xa];
6664 u8 reformat_param_1[0x8];
6665 u8 reserved_at_28[0x8];
6666 u8 reformat_data[2][0x8];
6668 u8 more_reformat_data[][0x8];
6671 struct mlx5_ifc_query_packet_reformat_context_out_bits {
6673 u8 reserved_at_8[0x18];
6677 u8 reserved_at_40[0xa0];
6679 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context[];
6682 struct mlx5_ifc_query_packet_reformat_context_in_bits {
6684 u8 reserved_at_10[0x10];
6686 u8 reserved_at_20[0x10];
6689 u8 packet_reformat_id[0x20];
6691 u8 reserved_at_60[0xa0];
6694 struct mlx5_ifc_alloc_packet_reformat_context_out_bits {
6696 u8 reserved_at_8[0x18];
6700 u8 packet_reformat_id[0x20];
6702 u8 reserved_at_60[0x20];
6706 MLX5_REFORMAT_CONTEXT_ANCHOR_MAC_START = 0x1,
6707 MLX5_REFORMAT_CONTEXT_ANCHOR_IP_START = 0x7,
6708 MLX5_REFORMAT_CONTEXT_ANCHOR_TCP_UDP_START = 0x9,
6711 enum mlx5_reformat_ctx_type {
6712 MLX5_REFORMAT_TYPE_L2_TO_VXLAN = 0x0,
6713 MLX5_REFORMAT_TYPE_L2_TO_NVGRE = 0x1,
6714 MLX5_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2,
6715 MLX5_REFORMAT_TYPE_L3_TUNNEL_TO_L2 = 0x3,
6716 MLX5_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4,
6717 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV4 = 0x5,
6718 MLX5_REFORMAT_TYPE_L2_TO_L3_ESP_TUNNEL = 0x6,
6719 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV4 = 0x7,
6720 MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT = 0x8,
6721 MLX5_REFORMAT_TYPE_L3_ESP_TUNNEL_TO_L2 = 0x9,
6722 MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT_OVER_UDP = 0xa,
6723 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV6 = 0xb,
6724 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV6 = 0xc,
6725 MLX5_REFORMAT_TYPE_INSERT_HDR = 0xf,
6726 MLX5_REFORMAT_TYPE_REMOVE_HDR = 0x10,
6727 MLX5_REFORMAT_TYPE_ADD_MACSEC = 0x11,
6728 MLX5_REFORMAT_TYPE_DEL_MACSEC = 0x12,
6731 struct mlx5_ifc_alloc_packet_reformat_context_in_bits {
6733 u8 reserved_at_10[0x10];
6735 u8 reserved_at_20[0x10];
6738 u8 reserved_at_40[0xa0];
6740 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context;
6743 struct mlx5_ifc_dealloc_packet_reformat_context_out_bits {
6745 u8 reserved_at_8[0x18];
6749 u8 reserved_at_40[0x40];
6752 struct mlx5_ifc_dealloc_packet_reformat_context_in_bits {
6754 u8 reserved_at_10[0x10];
6756 u8 reserved_20[0x10];
6759 u8 packet_reformat_id[0x20];
6761 u8 reserved_60[0x20];
6764 struct mlx5_ifc_set_action_in_bits {
6765 u8 action_type[0x4];
6767 u8 reserved_at_10[0x3];
6769 u8 reserved_at_18[0x3];
6775 struct mlx5_ifc_add_action_in_bits {
6776 u8 action_type[0x4];
6778 u8 reserved_at_10[0x10];
6783 struct mlx5_ifc_copy_action_in_bits {
6784 u8 action_type[0x4];
6786 u8 reserved_at_10[0x3];
6788 u8 reserved_at_18[0x3];
6791 u8 reserved_at_20[0x4];
6793 u8 reserved_at_30[0x3];
6795 u8 reserved_at_38[0x8];
6798 union mlx5_ifc_set_add_copy_action_in_auto_bits {
6799 struct mlx5_ifc_set_action_in_bits set_action_in;
6800 struct mlx5_ifc_add_action_in_bits add_action_in;
6801 struct mlx5_ifc_copy_action_in_bits copy_action_in;
6802 u8 reserved_at_0[0x40];
6806 MLX5_ACTION_TYPE_SET = 0x1,
6807 MLX5_ACTION_TYPE_ADD = 0x2,
6808 MLX5_ACTION_TYPE_COPY = 0x3,
6812 MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16 = 0x1,
6813 MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0 = 0x2,
6814 MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE = 0x3,
6815 MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16 = 0x4,
6816 MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0 = 0x5,
6817 MLX5_ACTION_IN_FIELD_OUT_IP_DSCP = 0x6,
6818 MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS = 0x7,
6819 MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT = 0x8,
6820 MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT = 0x9,
6821 MLX5_ACTION_IN_FIELD_OUT_IP_TTL = 0xa,
6822 MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT = 0xb,
6823 MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT = 0xc,
6824 MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96 = 0xd,
6825 MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64 = 0xe,
6826 MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32 = 0xf,
6827 MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0 = 0x10,
6828 MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96 = 0x11,
6829 MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64 = 0x12,
6830 MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32 = 0x13,
6831 MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0 = 0x14,
6832 MLX5_ACTION_IN_FIELD_OUT_SIPV4 = 0x15,
6833 MLX5_ACTION_IN_FIELD_OUT_DIPV4 = 0x16,
6834 MLX5_ACTION_IN_FIELD_OUT_FIRST_VID = 0x17,
6835 MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
6836 MLX5_ACTION_IN_FIELD_METADATA_REG_A = 0x49,
6837 MLX5_ACTION_IN_FIELD_METADATA_REG_B = 0x50,
6838 MLX5_ACTION_IN_FIELD_METADATA_REG_C_0 = 0x51,
6839 MLX5_ACTION_IN_FIELD_METADATA_REG_C_1 = 0x52,
6840 MLX5_ACTION_IN_FIELD_METADATA_REG_C_2 = 0x53,
6841 MLX5_ACTION_IN_FIELD_METADATA_REG_C_3 = 0x54,
6842 MLX5_ACTION_IN_FIELD_METADATA_REG_C_4 = 0x55,
6843 MLX5_ACTION_IN_FIELD_METADATA_REG_C_5 = 0x56,
6844 MLX5_ACTION_IN_FIELD_METADATA_REG_C_6 = 0x57,
6845 MLX5_ACTION_IN_FIELD_METADATA_REG_C_7 = 0x58,
6846 MLX5_ACTION_IN_FIELD_OUT_TCP_SEQ_NUM = 0x59,
6847 MLX5_ACTION_IN_FIELD_OUT_TCP_ACK_NUM = 0x5B,
6848 MLX5_ACTION_IN_FIELD_IPSEC_SYNDROME = 0x5D,
6849 MLX5_ACTION_IN_FIELD_OUT_EMD_47_32 = 0x6F,
6850 MLX5_ACTION_IN_FIELD_OUT_EMD_31_0 = 0x70,
6853 struct mlx5_ifc_alloc_modify_header_context_out_bits {
6855 u8 reserved_at_8[0x18];
6859 u8 modify_header_id[0x20];
6861 u8 reserved_at_60[0x20];
6864 struct mlx5_ifc_alloc_modify_header_context_in_bits {
6866 u8 reserved_at_10[0x10];
6868 u8 reserved_at_20[0x10];
6871 u8 reserved_at_40[0x20];
6874 u8 reserved_at_68[0x10];
6875 u8 num_of_actions[0x8];
6877 union mlx5_ifc_set_add_copy_action_in_auto_bits actions[];
6880 struct mlx5_ifc_dealloc_modify_header_context_out_bits {
6882 u8 reserved_at_8[0x18];
6886 u8 reserved_at_40[0x40];
6889 struct mlx5_ifc_dealloc_modify_header_context_in_bits {
6891 u8 reserved_at_10[0x10];
6893 u8 reserved_at_20[0x10];
6896 u8 modify_header_id[0x20];
6898 u8 reserved_at_60[0x20];
6901 struct mlx5_ifc_query_modify_header_context_in_bits {
6905 u8 reserved_at_20[0x10];
6908 u8 modify_header_id[0x20];
6910 u8 reserved_at_60[0xa0];
6913 struct mlx5_ifc_query_dct_out_bits {
6915 u8 reserved_at_8[0x18];
6919 u8 reserved_at_40[0x40];
6921 struct mlx5_ifc_dctc_bits dct_context_entry;
6923 u8 reserved_at_280[0x180];
6926 struct mlx5_ifc_query_dct_in_bits {
6928 u8 reserved_at_10[0x10];
6930 u8 reserved_at_20[0x10];
6933 u8 reserved_at_40[0x8];
6936 u8 reserved_at_60[0x20];
6939 struct mlx5_ifc_query_cq_out_bits {
6941 u8 reserved_at_8[0x18];
6945 u8 reserved_at_40[0x40];
6947 struct mlx5_ifc_cqc_bits cq_context;
6949 u8 reserved_at_280[0x600];
6954 struct mlx5_ifc_query_cq_in_bits {
6956 u8 reserved_at_10[0x10];
6958 u8 reserved_at_20[0x10];
6961 u8 reserved_at_40[0x8];
6964 u8 reserved_at_60[0x20];
6967 struct mlx5_ifc_query_cong_status_out_bits {
6969 u8 reserved_at_8[0x18];
6973 u8 reserved_at_40[0x20];
6977 u8 reserved_at_62[0x1e];
6980 struct mlx5_ifc_query_cong_status_in_bits {
6982 u8 reserved_at_10[0x10];
6984 u8 reserved_at_20[0x10];
6987 u8 reserved_at_40[0x18];
6989 u8 cong_protocol[0x4];
6991 u8 reserved_at_60[0x20];
6994 struct mlx5_ifc_query_cong_statistics_out_bits {
6996 u8 reserved_at_8[0x18];
7000 u8 reserved_at_40[0x40];
7002 u8 rp_cur_flows[0x20];
7006 u8 rp_cnp_ignored_high[0x20];
7008 u8 rp_cnp_ignored_low[0x20];
7010 u8 rp_cnp_handled_high[0x20];
7012 u8 rp_cnp_handled_low[0x20];
7014 u8 reserved_at_140[0x100];
7016 u8 time_stamp_high[0x20];
7018 u8 time_stamp_low[0x20];
7020 u8 accumulators_period[0x20];
7022 u8 np_ecn_marked_roce_packets_high[0x20];
7024 u8 np_ecn_marked_roce_packets_low[0x20];
7026 u8 np_cnp_sent_high[0x20];
7028 u8 np_cnp_sent_low[0x20];
7030 u8 reserved_at_320[0x560];
7033 struct mlx5_ifc_query_cong_statistics_in_bits {
7035 u8 reserved_at_10[0x10];
7037 u8 reserved_at_20[0x10];
7041 u8 reserved_at_41[0x1f];
7043 u8 reserved_at_60[0x20];
7046 struct mlx5_ifc_query_cong_params_out_bits {
7048 u8 reserved_at_8[0x18];
7052 u8 reserved_at_40[0x40];
7054 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
7057 struct mlx5_ifc_query_cong_params_in_bits {
7059 u8 reserved_at_10[0x10];
7061 u8 reserved_at_20[0x10];
7064 u8 reserved_at_40[0x1c];
7065 u8 cong_protocol[0x4];
7067 u8 reserved_at_60[0x20];
7070 struct mlx5_ifc_query_adapter_out_bits {
7072 u8 reserved_at_8[0x18];
7076 u8 reserved_at_40[0x40];
7078 struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
7081 struct mlx5_ifc_query_adapter_in_bits {
7083 u8 reserved_at_10[0x10];
7085 u8 reserved_at_20[0x10];
7088 u8 reserved_at_40[0x40];
7091 struct mlx5_ifc_qp_2rst_out_bits {
7093 u8 reserved_at_8[0x18];
7097 u8 reserved_at_40[0x40];
7100 struct mlx5_ifc_qp_2rst_in_bits {
7104 u8 reserved_at_20[0x10];
7107 u8 reserved_at_40[0x8];
7110 u8 reserved_at_60[0x20];
7113 struct mlx5_ifc_qp_2err_out_bits {
7115 u8 reserved_at_8[0x18];
7119 u8 reserved_at_40[0x40];
7122 struct mlx5_ifc_qp_2err_in_bits {
7126 u8 reserved_at_20[0x10];
7129 u8 reserved_at_40[0x8];
7132 u8 reserved_at_60[0x20];
7135 struct mlx5_ifc_page_fault_resume_out_bits {
7137 u8 reserved_at_8[0x18];
7141 u8 reserved_at_40[0x40];
7144 struct mlx5_ifc_page_fault_resume_in_bits {
7146 u8 reserved_at_10[0x10];
7148 u8 reserved_at_20[0x10];
7152 u8 reserved_at_41[0x4];
7153 u8 page_fault_type[0x3];
7156 u8 reserved_at_60[0x8];
7160 struct mlx5_ifc_nop_out_bits {
7162 u8 reserved_at_8[0x18];
7166 u8 reserved_at_40[0x40];
7169 struct mlx5_ifc_nop_in_bits {
7171 u8 reserved_at_10[0x10];
7173 u8 reserved_at_20[0x10];
7176 u8 reserved_at_40[0x40];
7179 struct mlx5_ifc_modify_vport_state_out_bits {
7181 u8 reserved_at_8[0x18];
7185 u8 reserved_at_40[0x40];
7188 struct mlx5_ifc_modify_vport_state_in_bits {
7190 u8 reserved_at_10[0x10];
7192 u8 reserved_at_20[0x10];
7195 u8 other_vport[0x1];
7196 u8 reserved_at_41[0xf];
7197 u8 vport_number[0x10];
7199 u8 reserved_at_60[0x18];
7200 u8 admin_state[0x4];
7201 u8 reserved_at_7c[0x4];
7204 struct mlx5_ifc_modify_tis_out_bits {
7206 u8 reserved_at_8[0x18];
7210 u8 reserved_at_40[0x40];
7213 struct mlx5_ifc_modify_tis_bitmask_bits {
7214 u8 reserved_at_0[0x20];
7216 u8 reserved_at_20[0x1d];
7217 u8 lag_tx_port_affinity[0x1];
7218 u8 strict_lag_tx_port_affinity[0x1];
7222 struct mlx5_ifc_modify_tis_in_bits {
7226 u8 reserved_at_20[0x10];
7229 u8 reserved_at_40[0x8];
7232 u8 reserved_at_60[0x20];
7234 struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
7236 u8 reserved_at_c0[0x40];
7238 struct mlx5_ifc_tisc_bits ctx;
7241 struct mlx5_ifc_modify_tir_bitmask_bits {
7242 u8 reserved_at_0[0x20];
7244 u8 reserved_at_20[0x1b];
7246 u8 reserved_at_3c[0x1];
7248 u8 reserved_at_3e[0x1];
7249 u8 packet_merge[0x1];
7252 struct mlx5_ifc_modify_tir_out_bits {
7254 u8 reserved_at_8[0x18];
7258 u8 reserved_at_40[0x40];
7261 struct mlx5_ifc_modify_tir_in_bits {
7265 u8 reserved_at_20[0x10];
7268 u8 reserved_at_40[0x8];
7271 u8 reserved_at_60[0x20];
7273 struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
7275 u8 reserved_at_c0[0x40];
7277 struct mlx5_ifc_tirc_bits ctx;
7280 struct mlx5_ifc_modify_sq_out_bits {
7282 u8 reserved_at_8[0x18];
7286 u8 reserved_at_40[0x40];
7289 struct mlx5_ifc_modify_sq_in_bits {
7293 u8 reserved_at_20[0x10];
7297 u8 reserved_at_44[0x4];
7300 u8 reserved_at_60[0x20];
7302 u8 modify_bitmask[0x40];
7304 u8 reserved_at_c0[0x40];
7306 struct mlx5_ifc_sqc_bits ctx;
7309 struct mlx5_ifc_modify_scheduling_element_out_bits {
7311 u8 reserved_at_8[0x18];
7315 u8 reserved_at_40[0x1c0];
7319 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
7320 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
7323 struct mlx5_ifc_modify_scheduling_element_in_bits {
7325 u8 reserved_at_10[0x10];
7327 u8 reserved_at_20[0x10];
7330 u8 scheduling_hierarchy[0x8];
7331 u8 reserved_at_48[0x18];
7333 u8 scheduling_element_id[0x20];
7335 u8 reserved_at_80[0x20];
7337 u8 modify_bitmask[0x20];
7339 u8 reserved_at_c0[0x40];
7341 struct mlx5_ifc_scheduling_context_bits scheduling_context;
7343 u8 reserved_at_300[0x100];
7346 struct mlx5_ifc_modify_rqt_out_bits {
7348 u8 reserved_at_8[0x18];
7352 u8 reserved_at_40[0x40];
7355 struct mlx5_ifc_rqt_bitmask_bits {
7356 u8 reserved_at_0[0x20];
7358 u8 reserved_at_20[0x1f];
7362 struct mlx5_ifc_modify_rqt_in_bits {
7366 u8 reserved_at_20[0x10];
7369 u8 reserved_at_40[0x8];
7372 u8 reserved_at_60[0x20];
7374 struct mlx5_ifc_rqt_bitmask_bits bitmask;
7376 u8 reserved_at_c0[0x40];
7378 struct mlx5_ifc_rqtc_bits ctx;
7381 struct mlx5_ifc_modify_rq_out_bits {
7383 u8 reserved_at_8[0x18];
7387 u8 reserved_at_40[0x40];
7391 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
7392 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
7393 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
7396 struct mlx5_ifc_modify_rq_in_bits {
7400 u8 reserved_at_20[0x10];
7404 u8 reserved_at_44[0x4];
7407 u8 reserved_at_60[0x20];
7409 u8 modify_bitmask[0x40];
7411 u8 reserved_at_c0[0x40];
7413 struct mlx5_ifc_rqc_bits ctx;
7416 struct mlx5_ifc_modify_rmp_out_bits {
7418 u8 reserved_at_8[0x18];
7422 u8 reserved_at_40[0x40];
7425 struct mlx5_ifc_rmp_bitmask_bits {
7426 u8 reserved_at_0[0x20];
7428 u8 reserved_at_20[0x1f];
7432 struct mlx5_ifc_modify_rmp_in_bits {
7436 u8 reserved_at_20[0x10];
7440 u8 reserved_at_44[0x4];
7443 u8 reserved_at_60[0x20];
7445 struct mlx5_ifc_rmp_bitmask_bits bitmask;
7447 u8 reserved_at_c0[0x40];
7449 struct mlx5_ifc_rmpc_bits ctx;
7452 struct mlx5_ifc_modify_nic_vport_context_out_bits {
7454 u8 reserved_at_8[0x18];
7458 u8 reserved_at_40[0x40];
7461 struct mlx5_ifc_modify_nic_vport_field_select_bits {
7462 u8 reserved_at_0[0x12];
7463 u8 affiliation[0x1];
7464 u8 reserved_at_13[0x1];
7465 u8 disable_uc_local_lb[0x1];
7466 u8 disable_mc_local_lb[0x1];
7471 u8 change_event[0x1];
7473 u8 permanent_address[0x1];
7474 u8 addresses_list[0x1];
7476 u8 reserved_at_1f[0x1];
7479 struct mlx5_ifc_modify_nic_vport_context_in_bits {
7481 u8 reserved_at_10[0x10];
7483 u8 reserved_at_20[0x10];
7486 u8 other_vport[0x1];
7487 u8 reserved_at_41[0xf];
7488 u8 vport_number[0x10];
7490 struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
7492 u8 reserved_at_80[0x780];
7494 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
7497 struct mlx5_ifc_modify_hca_vport_context_out_bits {
7499 u8 reserved_at_8[0x18];
7503 u8 reserved_at_40[0x40];
7506 struct mlx5_ifc_modify_hca_vport_context_in_bits {
7508 u8 reserved_at_10[0x10];
7510 u8 reserved_at_20[0x10];
7513 u8 other_vport[0x1];
7514 u8 reserved_at_41[0xb];
7516 u8 vport_number[0x10];
7518 u8 reserved_at_60[0x20];
7520 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
7523 struct mlx5_ifc_modify_cq_out_bits {
7525 u8 reserved_at_8[0x18];
7529 u8 reserved_at_40[0x40];
7533 MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
7534 MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
7537 struct mlx5_ifc_modify_cq_in_bits {
7541 u8 reserved_at_20[0x10];
7544 u8 reserved_at_40[0x8];
7547 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
7549 struct mlx5_ifc_cqc_bits cq_context;
7551 u8 reserved_at_280[0x60];
7553 u8 cq_umem_valid[0x1];
7554 u8 reserved_at_2e1[0x1f];
7556 u8 reserved_at_300[0x580];
7561 struct mlx5_ifc_modify_cong_status_out_bits {
7563 u8 reserved_at_8[0x18];
7567 u8 reserved_at_40[0x40];
7570 struct mlx5_ifc_modify_cong_status_in_bits {
7572 u8 reserved_at_10[0x10];
7574 u8 reserved_at_20[0x10];
7577 u8 reserved_at_40[0x18];
7579 u8 cong_protocol[0x4];
7583 u8 reserved_at_62[0x1e];
7586 struct mlx5_ifc_modify_cong_params_out_bits {
7588 u8 reserved_at_8[0x18];
7592 u8 reserved_at_40[0x40];
7595 struct mlx5_ifc_modify_cong_params_in_bits {
7597 u8 reserved_at_10[0x10];
7599 u8 reserved_at_20[0x10];
7602 u8 reserved_at_40[0x1c];
7603 u8 cong_protocol[0x4];
7605 union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
7607 u8 reserved_at_80[0x80];
7609 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
7612 struct mlx5_ifc_manage_pages_out_bits {
7614 u8 reserved_at_8[0x18];
7618 u8 output_num_entries[0x20];
7620 u8 reserved_at_60[0x20];
7626 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
7627 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
7628 MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
7631 struct mlx5_ifc_manage_pages_in_bits {
7633 u8 reserved_at_10[0x10];
7635 u8 reserved_at_20[0x10];
7638 u8 embedded_cpu_function[0x1];
7639 u8 reserved_at_41[0xf];
7640 u8 function_id[0x10];
7642 u8 input_num_entries[0x20];
7647 struct mlx5_ifc_mad_ifc_out_bits {
7649 u8 reserved_at_8[0x18];
7653 u8 reserved_at_40[0x40];
7655 u8 response_mad_packet[256][0x8];
7658 struct mlx5_ifc_mad_ifc_in_bits {
7660 u8 reserved_at_10[0x10];
7662 u8 reserved_at_20[0x10];
7665 u8 remote_lid[0x10];
7666 u8 reserved_at_50[0x8];
7669 u8 reserved_at_60[0x20];
7674 struct mlx5_ifc_init_hca_out_bits {
7676 u8 reserved_at_8[0x18];
7680 u8 reserved_at_40[0x40];
7683 struct mlx5_ifc_init_hca_in_bits {
7685 u8 reserved_at_10[0x10];
7687 u8 reserved_at_20[0x10];
7690 u8 reserved_at_40[0x20];
7692 u8 reserved_at_60[0x2];
7694 u8 reserved_at_70[0x10];
7696 u8 sw_owner_id[4][0x20];
7699 struct mlx5_ifc_init2rtr_qp_out_bits {
7701 u8 reserved_at_8[0x18];
7705 u8 reserved_at_40[0x20];
7709 struct mlx5_ifc_init2rtr_qp_in_bits {
7713 u8 reserved_at_20[0x10];
7716 u8 reserved_at_40[0x8];
7719 u8 reserved_at_60[0x20];
7721 u8 opt_param_mask[0x20];
7725 struct mlx5_ifc_qpc_bits qpc;
7727 u8 reserved_at_800[0x80];
7730 struct mlx5_ifc_init2init_qp_out_bits {
7732 u8 reserved_at_8[0x18];
7736 u8 reserved_at_40[0x20];
7740 struct mlx5_ifc_init2init_qp_in_bits {
7744 u8 reserved_at_20[0x10];
7747 u8 reserved_at_40[0x8];
7750 u8 reserved_at_60[0x20];
7752 u8 opt_param_mask[0x20];
7756 struct mlx5_ifc_qpc_bits qpc;
7758 u8 reserved_at_800[0x80];
7761 struct mlx5_ifc_get_dropped_packet_log_out_bits {
7763 u8 reserved_at_8[0x18];
7767 u8 reserved_at_40[0x40];
7769 u8 packet_headers_log[128][0x8];
7771 u8 packet_syndrome[64][0x8];
7774 struct mlx5_ifc_get_dropped_packet_log_in_bits {
7776 u8 reserved_at_10[0x10];
7778 u8 reserved_at_20[0x10];
7781 u8 reserved_at_40[0x40];
7784 struct mlx5_ifc_gen_eqe_in_bits {
7786 u8 reserved_at_10[0x10];
7788 u8 reserved_at_20[0x10];
7791 u8 reserved_at_40[0x18];
7794 u8 reserved_at_60[0x20];
7799 struct mlx5_ifc_gen_eq_out_bits {
7801 u8 reserved_at_8[0x18];
7805 u8 reserved_at_40[0x40];
7808 struct mlx5_ifc_enable_hca_out_bits {
7810 u8 reserved_at_8[0x18];
7814 u8 reserved_at_40[0x20];
7817 struct mlx5_ifc_enable_hca_in_bits {
7819 u8 reserved_at_10[0x10];
7821 u8 reserved_at_20[0x10];
7824 u8 embedded_cpu_function[0x1];
7825 u8 reserved_at_41[0xf];
7826 u8 function_id[0x10];
7828 u8 reserved_at_60[0x20];
7831 struct mlx5_ifc_drain_dct_out_bits {
7833 u8 reserved_at_8[0x18];
7837 u8 reserved_at_40[0x40];
7840 struct mlx5_ifc_drain_dct_in_bits {
7844 u8 reserved_at_20[0x10];
7847 u8 reserved_at_40[0x8];
7850 u8 reserved_at_60[0x20];
7853 struct mlx5_ifc_disable_hca_out_bits {
7855 u8 reserved_at_8[0x18];
7859 u8 reserved_at_40[0x20];
7862 struct mlx5_ifc_disable_hca_in_bits {
7864 u8 reserved_at_10[0x10];
7866 u8 reserved_at_20[0x10];
7869 u8 embedded_cpu_function[0x1];
7870 u8 reserved_at_41[0xf];
7871 u8 function_id[0x10];
7873 u8 reserved_at_60[0x20];
7876 struct mlx5_ifc_detach_from_mcg_out_bits {
7878 u8 reserved_at_8[0x18];
7882 u8 reserved_at_40[0x40];
7885 struct mlx5_ifc_detach_from_mcg_in_bits {
7889 u8 reserved_at_20[0x10];
7892 u8 reserved_at_40[0x8];
7895 u8 reserved_at_60[0x20];
7897 u8 multicast_gid[16][0x8];
7900 struct mlx5_ifc_destroy_xrq_out_bits {
7902 u8 reserved_at_8[0x18];
7906 u8 reserved_at_40[0x40];
7909 struct mlx5_ifc_destroy_xrq_in_bits {
7913 u8 reserved_at_20[0x10];
7916 u8 reserved_at_40[0x8];
7919 u8 reserved_at_60[0x20];
7922 struct mlx5_ifc_destroy_xrc_srq_out_bits {
7924 u8 reserved_at_8[0x18];
7928 u8 reserved_at_40[0x40];
7931 struct mlx5_ifc_destroy_xrc_srq_in_bits {
7935 u8 reserved_at_20[0x10];
7938 u8 reserved_at_40[0x8];
7941 u8 reserved_at_60[0x20];
7944 struct mlx5_ifc_destroy_tis_out_bits {
7946 u8 reserved_at_8[0x18];
7950 u8 reserved_at_40[0x40];
7953 struct mlx5_ifc_destroy_tis_in_bits {
7957 u8 reserved_at_20[0x10];
7960 u8 reserved_at_40[0x8];
7963 u8 reserved_at_60[0x20];
7966 struct mlx5_ifc_destroy_tir_out_bits {
7968 u8 reserved_at_8[0x18];
7972 u8 reserved_at_40[0x40];
7975 struct mlx5_ifc_destroy_tir_in_bits {
7979 u8 reserved_at_20[0x10];
7982 u8 reserved_at_40[0x8];
7985 u8 reserved_at_60[0x20];
7988 struct mlx5_ifc_destroy_srq_out_bits {
7990 u8 reserved_at_8[0x18];
7994 u8 reserved_at_40[0x40];
7997 struct mlx5_ifc_destroy_srq_in_bits {
8001 u8 reserved_at_20[0x10];
8004 u8 reserved_at_40[0x8];
8007 u8 reserved_at_60[0x20];
8010 struct mlx5_ifc_destroy_sq_out_bits {
8012 u8 reserved_at_8[0x18];
8016 u8 reserved_at_40[0x40];
8019 struct mlx5_ifc_destroy_sq_in_bits {
8023 u8 reserved_at_20[0x10];
8026 u8 reserved_at_40[0x8];
8029 u8 reserved_at_60[0x20];
8032 struct mlx5_ifc_destroy_scheduling_element_out_bits {
8034 u8 reserved_at_8[0x18];
8038 u8 reserved_at_40[0x1c0];
8041 struct mlx5_ifc_destroy_scheduling_element_in_bits {
8043 u8 reserved_at_10[0x10];
8045 u8 reserved_at_20[0x10];
8048 u8 scheduling_hierarchy[0x8];
8049 u8 reserved_at_48[0x18];
8051 u8 scheduling_element_id[0x20];
8053 u8 reserved_at_80[0x180];
8056 struct mlx5_ifc_destroy_rqt_out_bits {
8058 u8 reserved_at_8[0x18];
8062 u8 reserved_at_40[0x40];
8065 struct mlx5_ifc_destroy_rqt_in_bits {
8069 u8 reserved_at_20[0x10];
8072 u8 reserved_at_40[0x8];
8075 u8 reserved_at_60[0x20];
8078 struct mlx5_ifc_destroy_rq_out_bits {
8080 u8 reserved_at_8[0x18];
8084 u8 reserved_at_40[0x40];
8087 struct mlx5_ifc_destroy_rq_in_bits {
8091 u8 reserved_at_20[0x10];
8094 u8 reserved_at_40[0x8];
8097 u8 reserved_at_60[0x20];
8100 struct mlx5_ifc_set_delay_drop_params_in_bits {
8102 u8 reserved_at_10[0x10];
8104 u8 reserved_at_20[0x10];
8107 u8 reserved_at_40[0x20];
8109 u8 reserved_at_60[0x10];
8110 u8 delay_drop_timeout[0x10];
8113 struct mlx5_ifc_set_delay_drop_params_out_bits {
8115 u8 reserved_at_8[0x18];
8119 u8 reserved_at_40[0x40];
8122 struct mlx5_ifc_destroy_rmp_out_bits {
8124 u8 reserved_at_8[0x18];
8128 u8 reserved_at_40[0x40];
8131 struct mlx5_ifc_destroy_rmp_in_bits {
8135 u8 reserved_at_20[0x10];
8138 u8 reserved_at_40[0x8];
8141 u8 reserved_at_60[0x20];
8144 struct mlx5_ifc_destroy_qp_out_bits {
8146 u8 reserved_at_8[0x18];
8150 u8 reserved_at_40[0x40];
8153 struct mlx5_ifc_destroy_qp_in_bits {
8157 u8 reserved_at_20[0x10];
8160 u8 reserved_at_40[0x8];
8163 u8 reserved_at_60[0x20];
8166 struct mlx5_ifc_destroy_psv_out_bits {
8168 u8 reserved_at_8[0x18];
8172 u8 reserved_at_40[0x40];
8175 struct mlx5_ifc_destroy_psv_in_bits {
8177 u8 reserved_at_10[0x10];
8179 u8 reserved_at_20[0x10];
8182 u8 reserved_at_40[0x8];
8185 u8 reserved_at_60[0x20];
8188 struct mlx5_ifc_destroy_mkey_out_bits {
8190 u8 reserved_at_8[0x18];
8194 u8 reserved_at_40[0x40];
8197 struct mlx5_ifc_destroy_mkey_in_bits {
8201 u8 reserved_at_20[0x10];
8204 u8 reserved_at_40[0x8];
8205 u8 mkey_index[0x18];
8207 u8 reserved_at_60[0x20];
8210 struct mlx5_ifc_destroy_flow_table_out_bits {
8212 u8 reserved_at_8[0x18];
8216 u8 reserved_at_40[0x40];
8219 struct mlx5_ifc_destroy_flow_table_in_bits {
8221 u8 reserved_at_10[0x10];
8223 u8 reserved_at_20[0x10];
8226 u8 other_vport[0x1];
8227 u8 reserved_at_41[0xf];
8228 u8 vport_number[0x10];
8230 u8 reserved_at_60[0x20];
8233 u8 reserved_at_88[0x18];
8235 u8 reserved_at_a0[0x8];
8238 u8 reserved_at_c0[0x140];
8241 struct mlx5_ifc_destroy_flow_group_out_bits {
8243 u8 reserved_at_8[0x18];
8247 u8 reserved_at_40[0x40];
8250 struct mlx5_ifc_destroy_flow_group_in_bits {
8252 u8 reserved_at_10[0x10];
8254 u8 reserved_at_20[0x10];
8257 u8 other_vport[0x1];
8258 u8 reserved_at_41[0xf];
8259 u8 vport_number[0x10];
8261 u8 reserved_at_60[0x20];
8264 u8 reserved_at_88[0x18];
8266 u8 reserved_at_a0[0x8];
8271 u8 reserved_at_e0[0x120];
8274 struct mlx5_ifc_destroy_eq_out_bits {
8276 u8 reserved_at_8[0x18];
8280 u8 reserved_at_40[0x40];
8283 struct mlx5_ifc_destroy_eq_in_bits {
8285 u8 reserved_at_10[0x10];
8287 u8 reserved_at_20[0x10];
8290 u8 reserved_at_40[0x18];
8293 u8 reserved_at_60[0x20];
8296 struct mlx5_ifc_destroy_dct_out_bits {
8298 u8 reserved_at_8[0x18];
8302 u8 reserved_at_40[0x40];
8305 struct mlx5_ifc_destroy_dct_in_bits {
8309 u8 reserved_at_20[0x10];
8312 u8 reserved_at_40[0x8];
8315 u8 reserved_at_60[0x20];
8318 struct mlx5_ifc_destroy_cq_out_bits {
8320 u8 reserved_at_8[0x18];
8324 u8 reserved_at_40[0x40];
8327 struct mlx5_ifc_destroy_cq_in_bits {
8331 u8 reserved_at_20[0x10];
8334 u8 reserved_at_40[0x8];
8337 u8 reserved_at_60[0x20];
8340 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
8342 u8 reserved_at_8[0x18];
8346 u8 reserved_at_40[0x40];
8349 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
8351 u8 reserved_at_10[0x10];
8353 u8 reserved_at_20[0x10];
8356 u8 reserved_at_40[0x20];
8358 u8 reserved_at_60[0x10];
8359 u8 vxlan_udp_port[0x10];
8362 struct mlx5_ifc_delete_l2_table_entry_out_bits {
8364 u8 reserved_at_8[0x18];
8368 u8 reserved_at_40[0x40];
8371 struct mlx5_ifc_delete_l2_table_entry_in_bits {
8373 u8 reserved_at_10[0x10];
8375 u8 reserved_at_20[0x10];
8378 u8 reserved_at_40[0x60];
8380 u8 reserved_at_a0[0x8];
8381 u8 table_index[0x18];
8383 u8 reserved_at_c0[0x140];
8386 struct mlx5_ifc_delete_fte_out_bits {
8388 u8 reserved_at_8[0x18];
8392 u8 reserved_at_40[0x40];
8395 struct mlx5_ifc_delete_fte_in_bits {
8397 u8 reserved_at_10[0x10];
8399 u8 reserved_at_20[0x10];
8402 u8 other_vport[0x1];
8403 u8 reserved_at_41[0xf];
8404 u8 vport_number[0x10];
8406 u8 reserved_at_60[0x20];
8409 u8 reserved_at_88[0x18];
8411 u8 reserved_at_a0[0x8];
8414 u8 reserved_at_c0[0x40];
8416 u8 flow_index[0x20];
8418 u8 reserved_at_120[0xe0];
8421 struct mlx5_ifc_dealloc_xrcd_out_bits {
8423 u8 reserved_at_8[0x18];
8427 u8 reserved_at_40[0x40];
8430 struct mlx5_ifc_dealloc_xrcd_in_bits {
8434 u8 reserved_at_20[0x10];
8437 u8 reserved_at_40[0x8];
8440 u8 reserved_at_60[0x20];
8443 struct mlx5_ifc_dealloc_uar_out_bits {
8445 u8 reserved_at_8[0x18];
8449 u8 reserved_at_40[0x40];
8452 struct mlx5_ifc_dealloc_uar_in_bits {
8456 u8 reserved_at_20[0x10];
8459 u8 reserved_at_40[0x8];
8462 u8 reserved_at_60[0x20];
8465 struct mlx5_ifc_dealloc_transport_domain_out_bits {
8467 u8 reserved_at_8[0x18];
8471 u8 reserved_at_40[0x40];
8474 struct mlx5_ifc_dealloc_transport_domain_in_bits {
8478 u8 reserved_at_20[0x10];
8481 u8 reserved_at_40[0x8];
8482 u8 transport_domain[0x18];
8484 u8 reserved_at_60[0x20];
8487 struct mlx5_ifc_dealloc_q_counter_out_bits {
8489 u8 reserved_at_8[0x18];
8493 u8 reserved_at_40[0x40];
8496 struct mlx5_ifc_dealloc_q_counter_in_bits {
8498 u8 reserved_at_10[0x10];
8500 u8 reserved_at_20[0x10];
8503 u8 reserved_at_40[0x18];
8504 u8 counter_set_id[0x8];
8506 u8 reserved_at_60[0x20];
8509 struct mlx5_ifc_dealloc_pd_out_bits {
8511 u8 reserved_at_8[0x18];
8515 u8 reserved_at_40[0x40];
8518 struct mlx5_ifc_dealloc_pd_in_bits {
8522 u8 reserved_at_20[0x10];
8525 u8 reserved_at_40[0x8];
8528 u8 reserved_at_60[0x20];
8531 struct mlx5_ifc_dealloc_flow_counter_out_bits {
8533 u8 reserved_at_8[0x18];
8537 u8 reserved_at_40[0x40];
8540 struct mlx5_ifc_dealloc_flow_counter_in_bits {
8542 u8 reserved_at_10[0x10];
8544 u8 reserved_at_20[0x10];
8547 u8 flow_counter_id[0x20];
8549 u8 reserved_at_60[0x20];
8552 struct mlx5_ifc_create_xrq_out_bits {
8554 u8 reserved_at_8[0x18];
8558 u8 reserved_at_40[0x8];
8561 u8 reserved_at_60[0x20];
8564 struct mlx5_ifc_create_xrq_in_bits {
8568 u8 reserved_at_20[0x10];
8571 u8 reserved_at_40[0x40];
8573 struct mlx5_ifc_xrqc_bits xrq_context;
8576 struct mlx5_ifc_create_xrc_srq_out_bits {
8578 u8 reserved_at_8[0x18];
8582 u8 reserved_at_40[0x8];
8585 u8 reserved_at_60[0x20];
8588 struct mlx5_ifc_create_xrc_srq_in_bits {
8592 u8 reserved_at_20[0x10];
8595 u8 reserved_at_40[0x40];
8597 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
8599 u8 reserved_at_280[0x60];
8601 u8 xrc_srq_umem_valid[0x1];
8602 u8 reserved_at_2e1[0x1f];
8604 u8 reserved_at_300[0x580];
8609 struct mlx5_ifc_create_tis_out_bits {
8611 u8 reserved_at_8[0x18];
8615 u8 reserved_at_40[0x8];
8618 u8 reserved_at_60[0x20];
8621 struct mlx5_ifc_create_tis_in_bits {
8625 u8 reserved_at_20[0x10];
8628 u8 reserved_at_40[0xc0];
8630 struct mlx5_ifc_tisc_bits ctx;
8633 struct mlx5_ifc_create_tir_out_bits {
8635 u8 icm_address_63_40[0x18];
8639 u8 icm_address_39_32[0x8];
8642 u8 icm_address_31_0[0x20];
8645 struct mlx5_ifc_create_tir_in_bits {
8649 u8 reserved_at_20[0x10];
8652 u8 reserved_at_40[0xc0];
8654 struct mlx5_ifc_tirc_bits ctx;
8657 struct mlx5_ifc_create_srq_out_bits {
8659 u8 reserved_at_8[0x18];
8663 u8 reserved_at_40[0x8];
8666 u8 reserved_at_60[0x20];
8669 struct mlx5_ifc_create_srq_in_bits {
8673 u8 reserved_at_20[0x10];
8676 u8 reserved_at_40[0x40];
8678 struct mlx5_ifc_srqc_bits srq_context_entry;
8680 u8 reserved_at_280[0x600];
8685 struct mlx5_ifc_create_sq_out_bits {
8687 u8 reserved_at_8[0x18];
8691 u8 reserved_at_40[0x8];
8694 u8 reserved_at_60[0x20];
8697 struct mlx5_ifc_create_sq_in_bits {
8701 u8 reserved_at_20[0x10];
8704 u8 reserved_at_40[0xc0];
8706 struct mlx5_ifc_sqc_bits ctx;
8709 struct mlx5_ifc_create_scheduling_element_out_bits {
8711 u8 reserved_at_8[0x18];
8715 u8 reserved_at_40[0x40];
8717 u8 scheduling_element_id[0x20];
8719 u8 reserved_at_a0[0x160];
8722 struct mlx5_ifc_create_scheduling_element_in_bits {
8724 u8 reserved_at_10[0x10];
8726 u8 reserved_at_20[0x10];
8729 u8 scheduling_hierarchy[0x8];
8730 u8 reserved_at_48[0x18];
8732 u8 reserved_at_60[0xa0];
8734 struct mlx5_ifc_scheduling_context_bits scheduling_context;
8736 u8 reserved_at_300[0x100];
8739 struct mlx5_ifc_create_rqt_out_bits {
8741 u8 reserved_at_8[0x18];
8745 u8 reserved_at_40[0x8];
8748 u8 reserved_at_60[0x20];
8751 struct mlx5_ifc_create_rqt_in_bits {
8755 u8 reserved_at_20[0x10];
8758 u8 reserved_at_40[0xc0];
8760 struct mlx5_ifc_rqtc_bits rqt_context;
8763 struct mlx5_ifc_create_rq_out_bits {
8765 u8 reserved_at_8[0x18];
8769 u8 reserved_at_40[0x8];
8772 u8 reserved_at_60[0x20];
8775 struct mlx5_ifc_create_rq_in_bits {
8779 u8 reserved_at_20[0x10];
8782 u8 reserved_at_40[0xc0];
8784 struct mlx5_ifc_rqc_bits ctx;
8787 struct mlx5_ifc_create_rmp_out_bits {
8789 u8 reserved_at_8[0x18];
8793 u8 reserved_at_40[0x8];
8796 u8 reserved_at_60[0x20];
8799 struct mlx5_ifc_create_rmp_in_bits {
8803 u8 reserved_at_20[0x10];
8806 u8 reserved_at_40[0xc0];
8808 struct mlx5_ifc_rmpc_bits ctx;
8811 struct mlx5_ifc_create_qp_out_bits {
8813 u8 reserved_at_8[0x18];
8817 u8 reserved_at_40[0x8];
8823 struct mlx5_ifc_create_qp_in_bits {
8827 u8 reserved_at_20[0x10];
8831 u8 reserved_at_41[0x7];
8834 u8 reserved_at_60[0x20];
8835 u8 opt_param_mask[0x20];
8839 struct mlx5_ifc_qpc_bits qpc;
8841 u8 reserved_at_800[0x60];
8843 u8 wq_umem_valid[0x1];
8844 u8 reserved_at_861[0x1f];
8849 struct mlx5_ifc_create_psv_out_bits {
8851 u8 reserved_at_8[0x18];
8855 u8 reserved_at_40[0x40];
8857 u8 reserved_at_80[0x8];
8858 u8 psv0_index[0x18];
8860 u8 reserved_at_a0[0x8];
8861 u8 psv1_index[0x18];
8863 u8 reserved_at_c0[0x8];
8864 u8 psv2_index[0x18];
8866 u8 reserved_at_e0[0x8];
8867 u8 psv3_index[0x18];
8870 struct mlx5_ifc_create_psv_in_bits {
8872 u8 reserved_at_10[0x10];
8874 u8 reserved_at_20[0x10];
8878 u8 reserved_at_44[0x4];
8881 u8 reserved_at_60[0x20];
8884 struct mlx5_ifc_create_mkey_out_bits {
8886 u8 reserved_at_8[0x18];
8890 u8 reserved_at_40[0x8];
8891 u8 mkey_index[0x18];
8893 u8 reserved_at_60[0x20];
8896 struct mlx5_ifc_create_mkey_in_bits {
8900 u8 reserved_at_20[0x10];
8903 u8 reserved_at_40[0x20];
8906 u8 mkey_umem_valid[0x1];
8907 u8 reserved_at_62[0x1e];
8909 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
8911 u8 reserved_at_280[0x80];
8913 u8 translations_octword_actual_size[0x20];
8915 u8 reserved_at_320[0x560];
8917 u8 klm_pas_mtt[][0x20];
8921 MLX5_FLOW_TABLE_TYPE_NIC_RX = 0x0,
8922 MLX5_FLOW_TABLE_TYPE_NIC_TX = 0x1,
8923 MLX5_FLOW_TABLE_TYPE_ESW_EGRESS_ACL = 0x2,
8924 MLX5_FLOW_TABLE_TYPE_ESW_INGRESS_ACL = 0x3,
8925 MLX5_FLOW_TABLE_TYPE_FDB = 0X4,
8926 MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 0X5,
8927 MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 0X6,
8930 struct mlx5_ifc_create_flow_table_out_bits {
8932 u8 icm_address_63_40[0x18];
8936 u8 icm_address_39_32[0x8];
8939 u8 icm_address_31_0[0x20];
8942 struct mlx5_ifc_create_flow_table_in_bits {
8946 u8 reserved_at_20[0x10];
8949 u8 other_vport[0x1];
8950 u8 reserved_at_41[0xf];
8951 u8 vport_number[0x10];
8953 u8 reserved_at_60[0x20];
8956 u8 reserved_at_88[0x18];
8958 u8 reserved_at_a0[0x20];
8960 struct mlx5_ifc_flow_table_context_bits flow_table_context;
8963 struct mlx5_ifc_create_flow_group_out_bits {
8965 u8 reserved_at_8[0x18];
8969 u8 reserved_at_40[0x8];
8972 u8 reserved_at_60[0x20];
8976 MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_TCAM_SUBTABLE = 0x0,
8977 MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_HASH_SPLIT = 0x1,
8981 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
8982 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
8983 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
8984 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
8987 struct mlx5_ifc_create_flow_group_in_bits {
8989 u8 reserved_at_10[0x10];
8991 u8 reserved_at_20[0x10];
8994 u8 other_vport[0x1];
8995 u8 reserved_at_41[0xf];
8996 u8 vport_number[0x10];
8998 u8 reserved_at_60[0x20];
9001 u8 reserved_at_88[0x4];
9003 u8 reserved_at_90[0x10];
9005 u8 reserved_at_a0[0x8];
9008 u8 source_eswitch_owner_vhca_id_valid[0x1];
9010 u8 reserved_at_c1[0x1f];
9012 u8 start_flow_index[0x20];
9014 u8 reserved_at_100[0x20];
9016 u8 end_flow_index[0x20];
9018 u8 reserved_at_140[0x10];
9019 u8 match_definer_id[0x10];
9021 u8 reserved_at_160[0x80];
9023 u8 reserved_at_1e0[0x18];
9024 u8 match_criteria_enable[0x8];
9026 struct mlx5_ifc_fte_match_param_bits match_criteria;
9028 u8 reserved_at_1200[0xe00];
9031 struct mlx5_ifc_create_eq_out_bits {
9033 u8 reserved_at_8[0x18];
9037 u8 reserved_at_40[0x18];
9040 u8 reserved_at_60[0x20];
9043 struct mlx5_ifc_create_eq_in_bits {
9047 u8 reserved_at_20[0x10];
9050 u8 reserved_at_40[0x40];
9052 struct mlx5_ifc_eqc_bits eq_context_entry;
9054 u8 reserved_at_280[0x40];
9056 u8 event_bitmask[4][0x40];
9058 u8 reserved_at_3c0[0x4c0];
9063 struct mlx5_ifc_create_dct_out_bits {
9065 u8 reserved_at_8[0x18];
9069 u8 reserved_at_40[0x8];
9075 struct mlx5_ifc_create_dct_in_bits {
9079 u8 reserved_at_20[0x10];
9082 u8 reserved_at_40[0x40];
9084 struct mlx5_ifc_dctc_bits dct_context_entry;
9086 u8 reserved_at_280[0x180];
9089 struct mlx5_ifc_create_cq_out_bits {
9091 u8 reserved_at_8[0x18];
9095 u8 reserved_at_40[0x8];
9098 u8 reserved_at_60[0x20];
9101 struct mlx5_ifc_create_cq_in_bits {
9105 u8 reserved_at_20[0x10];
9108 u8 reserved_at_40[0x40];
9110 struct mlx5_ifc_cqc_bits cq_context;
9112 u8 reserved_at_280[0x60];
9114 u8 cq_umem_valid[0x1];
9115 u8 reserved_at_2e1[0x59f];
9120 struct mlx5_ifc_config_int_moderation_out_bits {
9122 u8 reserved_at_8[0x18];
9126 u8 reserved_at_40[0x4];
9128 u8 int_vector[0x10];
9130 u8 reserved_at_60[0x20];
9134 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
9135 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
9138 struct mlx5_ifc_config_int_moderation_in_bits {
9140 u8 reserved_at_10[0x10];
9142 u8 reserved_at_20[0x10];
9145 u8 reserved_at_40[0x4];
9147 u8 int_vector[0x10];
9149 u8 reserved_at_60[0x20];
9152 struct mlx5_ifc_attach_to_mcg_out_bits {
9154 u8 reserved_at_8[0x18];
9158 u8 reserved_at_40[0x40];
9161 struct mlx5_ifc_attach_to_mcg_in_bits {
9165 u8 reserved_at_20[0x10];
9168 u8 reserved_at_40[0x8];
9171 u8 reserved_at_60[0x20];
9173 u8 multicast_gid[16][0x8];
9176 struct mlx5_ifc_arm_xrq_out_bits {
9178 u8 reserved_at_8[0x18];
9182 u8 reserved_at_40[0x40];
9185 struct mlx5_ifc_arm_xrq_in_bits {
9187 u8 reserved_at_10[0x10];
9189 u8 reserved_at_20[0x10];
9192 u8 reserved_at_40[0x8];
9195 u8 reserved_at_60[0x10];
9199 struct mlx5_ifc_arm_xrc_srq_out_bits {
9201 u8 reserved_at_8[0x18];
9205 u8 reserved_at_40[0x40];
9209 MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
9212 struct mlx5_ifc_arm_xrc_srq_in_bits {
9216 u8 reserved_at_20[0x10];
9219 u8 reserved_at_40[0x8];
9222 u8 reserved_at_60[0x10];
9226 struct mlx5_ifc_arm_rq_out_bits {
9228 u8 reserved_at_8[0x18];
9232 u8 reserved_at_40[0x40];
9236 MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
9237 MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
9240 struct mlx5_ifc_arm_rq_in_bits {
9244 u8 reserved_at_20[0x10];
9247 u8 reserved_at_40[0x8];
9248 u8 srq_number[0x18];
9250 u8 reserved_at_60[0x10];
9254 struct mlx5_ifc_arm_dct_out_bits {
9256 u8 reserved_at_8[0x18];
9260 u8 reserved_at_40[0x40];
9263 struct mlx5_ifc_arm_dct_in_bits {
9265 u8 reserved_at_10[0x10];
9267 u8 reserved_at_20[0x10];
9270 u8 reserved_at_40[0x8];
9271 u8 dct_number[0x18];
9273 u8 reserved_at_60[0x20];
9276 struct mlx5_ifc_alloc_xrcd_out_bits {
9278 u8 reserved_at_8[0x18];
9282 u8 reserved_at_40[0x8];
9285 u8 reserved_at_60[0x20];
9288 struct mlx5_ifc_alloc_xrcd_in_bits {
9292 u8 reserved_at_20[0x10];
9295 u8 reserved_at_40[0x40];
9298 struct mlx5_ifc_alloc_uar_out_bits {
9300 u8 reserved_at_8[0x18];
9304 u8 reserved_at_40[0x8];
9307 u8 reserved_at_60[0x20];
9310 struct mlx5_ifc_alloc_uar_in_bits {
9314 u8 reserved_at_20[0x10];
9317 u8 reserved_at_40[0x40];
9320 struct mlx5_ifc_alloc_transport_domain_out_bits {
9322 u8 reserved_at_8[0x18];
9326 u8 reserved_at_40[0x8];
9327 u8 transport_domain[0x18];
9329 u8 reserved_at_60[0x20];
9332 struct mlx5_ifc_alloc_transport_domain_in_bits {
9336 u8 reserved_at_20[0x10];
9339 u8 reserved_at_40[0x40];
9342 struct mlx5_ifc_alloc_q_counter_out_bits {
9344 u8 reserved_at_8[0x18];
9348 u8 reserved_at_40[0x18];
9349 u8 counter_set_id[0x8];
9351 u8 reserved_at_60[0x20];
9354 struct mlx5_ifc_alloc_q_counter_in_bits {
9358 u8 reserved_at_20[0x10];
9361 u8 reserved_at_40[0x40];
9364 struct mlx5_ifc_alloc_pd_out_bits {
9366 u8 reserved_at_8[0x18];
9370 u8 reserved_at_40[0x8];
9373 u8 reserved_at_60[0x20];
9376 struct mlx5_ifc_alloc_pd_in_bits {
9380 u8 reserved_at_20[0x10];
9383 u8 reserved_at_40[0x40];
9386 struct mlx5_ifc_alloc_flow_counter_out_bits {
9388 u8 reserved_at_8[0x18];
9392 u8 flow_counter_id[0x20];
9394 u8 reserved_at_60[0x20];
9397 struct mlx5_ifc_alloc_flow_counter_in_bits {
9399 u8 reserved_at_10[0x10];
9401 u8 reserved_at_20[0x10];
9404 u8 reserved_at_40[0x33];
9405 u8 flow_counter_bulk_log_size[0x5];
9406 u8 flow_counter_bulk[0x8];
9409 struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
9411 u8 reserved_at_8[0x18];
9415 u8 reserved_at_40[0x40];
9418 struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
9420 u8 reserved_at_10[0x10];
9422 u8 reserved_at_20[0x10];
9425 u8 reserved_at_40[0x20];
9427 u8 reserved_at_60[0x10];
9428 u8 vxlan_udp_port[0x10];
9431 struct mlx5_ifc_set_pp_rate_limit_out_bits {
9433 u8 reserved_at_8[0x18];
9437 u8 reserved_at_40[0x40];
9440 struct mlx5_ifc_set_pp_rate_limit_context_bits {
9441 u8 rate_limit[0x20];
9443 u8 burst_upper_bound[0x20];
9445 u8 reserved_at_40[0x10];
9446 u8 typical_packet_size[0x10];
9448 u8 reserved_at_60[0x120];
9451 struct mlx5_ifc_set_pp_rate_limit_in_bits {
9455 u8 reserved_at_20[0x10];
9458 u8 reserved_at_40[0x10];
9459 u8 rate_limit_index[0x10];
9461 u8 reserved_at_60[0x20];
9463 struct mlx5_ifc_set_pp_rate_limit_context_bits ctx;
9466 struct mlx5_ifc_access_register_out_bits {
9468 u8 reserved_at_8[0x18];
9472 u8 reserved_at_40[0x40];
9474 u8 register_data[][0x20];
9478 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
9479 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
9482 struct mlx5_ifc_access_register_in_bits {
9484 u8 reserved_at_10[0x10];
9486 u8 reserved_at_20[0x10];
9489 u8 reserved_at_40[0x10];
9490 u8 register_id[0x10];
9494 u8 register_data[][0x20];
9497 struct mlx5_ifc_sltp_reg_bits {
9502 u8 reserved_at_12[0x2];
9504 u8 reserved_at_18[0x8];
9506 u8 reserved_at_20[0x20];
9508 u8 reserved_at_40[0x7];
9514 u8 reserved_at_60[0xc];
9515 u8 ob_preemp_mode[0x4];
9519 u8 reserved_at_80[0x20];
9522 struct mlx5_ifc_slrg_reg_bits {
9527 u8 reserved_at_12[0x2];
9529 u8 reserved_at_18[0x8];
9531 u8 time_to_link_up[0x10];
9532 u8 reserved_at_30[0xc];
9533 u8 grade_lane_speed[0x4];
9535 u8 grade_version[0x8];
9538 u8 reserved_at_60[0x4];
9539 u8 height_grade_type[0x4];
9540 u8 height_grade[0x18];
9545 u8 reserved_at_a0[0x10];
9546 u8 height_sigma[0x10];
9548 u8 reserved_at_c0[0x20];
9550 u8 reserved_at_e0[0x4];
9551 u8 phase_grade_type[0x4];
9552 u8 phase_grade[0x18];
9554 u8 reserved_at_100[0x8];
9555 u8 phase_eo_pos[0x8];
9556 u8 reserved_at_110[0x8];
9557 u8 phase_eo_neg[0x8];
9559 u8 ffe_set_tested[0x10];
9560 u8 test_errors_per_lane[0x10];
9563 struct mlx5_ifc_pvlc_reg_bits {
9564 u8 reserved_at_0[0x8];
9566 u8 reserved_at_10[0x10];
9568 u8 reserved_at_20[0x1c];
9571 u8 reserved_at_40[0x1c];
9574 u8 reserved_at_60[0x1c];
9575 u8 vl_operational[0x4];
9578 struct mlx5_ifc_pude_reg_bits {
9581 u8 reserved_at_10[0x4];
9582 u8 admin_status[0x4];
9583 u8 reserved_at_18[0x4];
9584 u8 oper_status[0x4];
9586 u8 reserved_at_20[0x60];
9589 struct mlx5_ifc_ptys_reg_bits {
9590 u8 reserved_at_0[0x1];
9591 u8 an_disable_admin[0x1];
9592 u8 an_disable_cap[0x1];
9593 u8 reserved_at_3[0x5];
9595 u8 reserved_at_10[0xd];
9599 u8 reserved_at_24[0xc];
9600 u8 data_rate_oper[0x10];
9602 u8 ext_eth_proto_capability[0x20];
9604 u8 eth_proto_capability[0x20];
9606 u8 ib_link_width_capability[0x10];
9607 u8 ib_proto_capability[0x10];
9609 u8 ext_eth_proto_admin[0x20];
9611 u8 eth_proto_admin[0x20];
9613 u8 ib_link_width_admin[0x10];
9614 u8 ib_proto_admin[0x10];
9616 u8 ext_eth_proto_oper[0x20];
9618 u8 eth_proto_oper[0x20];
9620 u8 ib_link_width_oper[0x10];
9621 u8 ib_proto_oper[0x10];
9623 u8 reserved_at_160[0x1c];
9624 u8 connector_type[0x4];
9626 u8 eth_proto_lp_advertise[0x20];
9628 u8 reserved_at_1a0[0x60];
9631 struct mlx5_ifc_mlcr_reg_bits {
9632 u8 reserved_at_0[0x8];
9634 u8 reserved_at_10[0x20];
9636 u8 beacon_duration[0x10];
9637 u8 reserved_at_40[0x10];
9639 u8 beacon_remain[0x10];
9642 struct mlx5_ifc_ptas_reg_bits {
9643 u8 reserved_at_0[0x20];
9645 u8 algorithm_options[0x10];
9646 u8 reserved_at_30[0x4];
9647 u8 repetitions_mode[0x4];
9648 u8 num_of_repetitions[0x8];
9650 u8 grade_version[0x8];
9651 u8 height_grade_type[0x4];
9652 u8 phase_grade_type[0x4];
9653 u8 height_grade_weight[0x8];
9654 u8 phase_grade_weight[0x8];
9656 u8 gisim_measure_bits[0x10];
9657 u8 adaptive_tap_measure_bits[0x10];
9659 u8 ber_bath_high_error_threshold[0x10];
9660 u8 ber_bath_mid_error_threshold[0x10];
9662 u8 ber_bath_low_error_threshold[0x10];
9663 u8 one_ratio_high_threshold[0x10];
9665 u8 one_ratio_high_mid_threshold[0x10];
9666 u8 one_ratio_low_mid_threshold[0x10];
9668 u8 one_ratio_low_threshold[0x10];
9669 u8 ndeo_error_threshold[0x10];
9671 u8 mixer_offset_step_size[0x10];
9672 u8 reserved_at_110[0x8];
9673 u8 mix90_phase_for_voltage_bath[0x8];
9675 u8 mixer_offset_start[0x10];
9676 u8 mixer_offset_end[0x10];
9678 u8 reserved_at_140[0x15];
9679 u8 ber_test_time[0xb];
9682 struct mlx5_ifc_pspa_reg_bits {
9686 u8 reserved_at_18[0x8];
9688 u8 reserved_at_20[0x20];
9691 struct mlx5_ifc_pqdr_reg_bits {
9692 u8 reserved_at_0[0x8];
9694 u8 reserved_at_10[0x5];
9696 u8 reserved_at_18[0x6];
9699 u8 reserved_at_20[0x20];
9701 u8 reserved_at_40[0x10];
9702 u8 min_threshold[0x10];
9704 u8 reserved_at_60[0x10];
9705 u8 max_threshold[0x10];
9707 u8 reserved_at_80[0x10];
9708 u8 mark_probability_denominator[0x10];
9710 u8 reserved_at_a0[0x60];
9713 struct mlx5_ifc_ppsc_reg_bits {
9714 u8 reserved_at_0[0x8];
9716 u8 reserved_at_10[0x10];
9718 u8 reserved_at_20[0x60];
9720 u8 reserved_at_80[0x1c];
9723 u8 reserved_at_a0[0x1c];
9724 u8 wrps_status[0x4];
9726 u8 reserved_at_c0[0x8];
9727 u8 up_threshold[0x8];
9728 u8 reserved_at_d0[0x8];
9729 u8 down_threshold[0x8];
9731 u8 reserved_at_e0[0x20];
9733 u8 reserved_at_100[0x1c];
9736 u8 reserved_at_120[0x1c];
9737 u8 srps_status[0x4];
9739 u8 reserved_at_140[0x40];
9742 struct mlx5_ifc_pplr_reg_bits {
9743 u8 reserved_at_0[0x8];
9745 u8 reserved_at_10[0x10];
9747 u8 reserved_at_20[0x8];
9749 u8 reserved_at_30[0x8];
9753 struct mlx5_ifc_pplm_reg_bits {
9754 u8 reserved_at_0[0x8];
9756 u8 reserved_at_10[0x10];
9758 u8 reserved_at_20[0x20];
9760 u8 port_profile_mode[0x8];
9761 u8 static_port_profile[0x8];
9762 u8 active_port_profile[0x8];
9763 u8 reserved_at_58[0x8];
9765 u8 retransmission_active[0x8];
9766 u8 fec_mode_active[0x18];
9768 u8 rs_fec_correction_bypass_cap[0x4];
9769 u8 reserved_at_84[0x8];
9770 u8 fec_override_cap_56g[0x4];
9771 u8 fec_override_cap_100g[0x4];
9772 u8 fec_override_cap_50g[0x4];
9773 u8 fec_override_cap_25g[0x4];
9774 u8 fec_override_cap_10g_40g[0x4];
9776 u8 rs_fec_correction_bypass_admin[0x4];
9777 u8 reserved_at_a4[0x8];
9778 u8 fec_override_admin_56g[0x4];
9779 u8 fec_override_admin_100g[0x4];
9780 u8 fec_override_admin_50g[0x4];
9781 u8 fec_override_admin_25g[0x4];
9782 u8 fec_override_admin_10g_40g[0x4];
9784 u8 fec_override_cap_400g_8x[0x10];
9785 u8 fec_override_cap_200g_4x[0x10];
9787 u8 fec_override_cap_100g_2x[0x10];
9788 u8 fec_override_cap_50g_1x[0x10];
9790 u8 fec_override_admin_400g_8x[0x10];
9791 u8 fec_override_admin_200g_4x[0x10];
9793 u8 fec_override_admin_100g_2x[0x10];
9794 u8 fec_override_admin_50g_1x[0x10];
9796 u8 reserved_at_140[0x140];
9799 struct mlx5_ifc_ppcnt_reg_bits {
9803 u8 reserved_at_12[0x8];
9807 u8 reserved_at_21[0x1c];
9810 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
9813 struct mlx5_ifc_mpein_reg_bits {
9814 u8 reserved_at_0[0x2];
9818 u8 reserved_at_18[0x8];
9820 u8 capability_mask[0x20];
9822 u8 reserved_at_40[0x8];
9823 u8 link_width_enabled[0x8];
9824 u8 link_speed_enabled[0x10];
9826 u8 lane0_physical_position[0x8];
9827 u8 link_width_active[0x8];
9828 u8 link_speed_active[0x10];
9830 u8 num_of_pfs[0x10];
9831 u8 num_of_vfs[0x10];
9834 u8 reserved_at_b0[0x10];
9836 u8 max_read_request_size[0x4];
9837 u8 max_payload_size[0x4];
9838 u8 reserved_at_c8[0x5];
9841 u8 reserved_at_d4[0xb];
9842 u8 lane_reversal[0x1];
9844 u8 reserved_at_e0[0x14];
9847 u8 reserved_at_100[0x20];
9849 u8 device_status[0x10];
9851 u8 reserved_at_138[0x8];
9853 u8 reserved_at_140[0x10];
9854 u8 receiver_detect_result[0x10];
9856 u8 reserved_at_160[0x20];
9859 struct mlx5_ifc_mpcnt_reg_bits {
9860 u8 reserved_at_0[0x8];
9862 u8 reserved_at_10[0xa];
9866 u8 reserved_at_21[0x1f];
9868 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
9871 struct mlx5_ifc_ppad_reg_bits {
9872 u8 reserved_at_0[0x3];
9874 u8 reserved_at_4[0x4];
9880 u8 reserved_at_40[0x40];
9883 struct mlx5_ifc_pmtu_reg_bits {
9884 u8 reserved_at_0[0x8];
9886 u8 reserved_at_10[0x10];
9889 u8 reserved_at_30[0x10];
9892 u8 reserved_at_50[0x10];
9895 u8 reserved_at_70[0x10];
9898 struct mlx5_ifc_pmpr_reg_bits {
9899 u8 reserved_at_0[0x8];
9901 u8 reserved_at_10[0x10];
9903 u8 reserved_at_20[0x18];
9904 u8 attenuation_5g[0x8];
9906 u8 reserved_at_40[0x18];
9907 u8 attenuation_7g[0x8];
9909 u8 reserved_at_60[0x18];
9910 u8 attenuation_12g[0x8];
9913 struct mlx5_ifc_pmpe_reg_bits {
9914 u8 reserved_at_0[0x8];
9916 u8 reserved_at_10[0xc];
9917 u8 module_status[0x4];
9919 u8 reserved_at_20[0x60];
9922 struct mlx5_ifc_pmpc_reg_bits {
9923 u8 module_state_updated[32][0x8];
9926 struct mlx5_ifc_pmlpn_reg_bits {
9927 u8 reserved_at_0[0x4];
9928 u8 mlpn_status[0x4];
9930 u8 reserved_at_10[0x10];
9933 u8 reserved_at_21[0x1f];
9936 struct mlx5_ifc_pmlp_reg_bits {
9938 u8 reserved_at_1[0x7];
9940 u8 reserved_at_10[0x8];
9943 u8 lane0_module_mapping[0x20];
9945 u8 lane1_module_mapping[0x20];
9947 u8 lane2_module_mapping[0x20];
9949 u8 lane3_module_mapping[0x20];
9951 u8 reserved_at_a0[0x160];
9954 struct mlx5_ifc_pmaos_reg_bits {
9955 u8 reserved_at_0[0x8];
9957 u8 reserved_at_10[0x4];
9958 u8 admin_status[0x4];
9959 u8 reserved_at_18[0x4];
9960 u8 oper_status[0x4];
9964 u8 reserved_at_22[0x1c];
9967 u8 reserved_at_40[0x40];
9970 struct mlx5_ifc_plpc_reg_bits {
9971 u8 reserved_at_0[0x4];
9973 u8 reserved_at_10[0x4];
9975 u8 reserved_at_18[0x8];
9977 u8 reserved_at_20[0x10];
9978 u8 lane_speed[0x10];
9980 u8 reserved_at_40[0x17];
9982 u8 fec_mode_policy[0x8];
9984 u8 retransmission_capability[0x8];
9985 u8 fec_mode_capability[0x18];
9987 u8 retransmission_support_admin[0x8];
9988 u8 fec_mode_support_admin[0x18];
9990 u8 retransmission_request_admin[0x8];
9991 u8 fec_mode_request_admin[0x18];
9993 u8 reserved_at_c0[0x80];
9996 struct mlx5_ifc_plib_reg_bits {
9997 u8 reserved_at_0[0x8];
9999 u8 reserved_at_10[0x8];
10002 u8 reserved_at_20[0x60];
10005 struct mlx5_ifc_plbf_reg_bits {
10006 u8 reserved_at_0[0x8];
10007 u8 local_port[0x8];
10008 u8 reserved_at_10[0xd];
10011 u8 reserved_at_20[0x20];
10014 struct mlx5_ifc_pipg_reg_bits {
10015 u8 reserved_at_0[0x8];
10016 u8 local_port[0x8];
10017 u8 reserved_at_10[0x10];
10020 u8 reserved_at_21[0x19];
10022 u8 reserved_at_3e[0x2];
10025 struct mlx5_ifc_pifr_reg_bits {
10026 u8 reserved_at_0[0x8];
10027 u8 local_port[0x8];
10028 u8 reserved_at_10[0x10];
10030 u8 reserved_at_20[0xe0];
10032 u8 port_filter[8][0x20];
10034 u8 port_filter_update_en[8][0x20];
10037 struct mlx5_ifc_pfcc_reg_bits {
10038 u8 reserved_at_0[0x8];
10039 u8 local_port[0x8];
10040 u8 reserved_at_10[0xb];
10041 u8 ppan_mask_n[0x1];
10042 u8 minor_stall_mask[0x1];
10043 u8 critical_stall_mask[0x1];
10044 u8 reserved_at_1e[0x2];
10047 u8 reserved_at_24[0x4];
10048 u8 prio_mask_tx[0x8];
10049 u8 reserved_at_30[0x8];
10050 u8 prio_mask_rx[0x8];
10054 u8 pptx_mask_n[0x1];
10055 u8 reserved_at_43[0x5];
10057 u8 reserved_at_50[0x10];
10061 u8 pprx_mask_n[0x1];
10062 u8 reserved_at_63[0x5];
10064 u8 reserved_at_70[0x10];
10066 u8 device_stall_minor_watermark[0x10];
10067 u8 device_stall_critical_watermark[0x10];
10069 u8 reserved_at_a0[0x60];
10072 struct mlx5_ifc_pelc_reg_bits {
10074 u8 reserved_at_4[0x4];
10075 u8 local_port[0x8];
10076 u8 reserved_at_10[0x10];
10079 u8 op_capability[0x8];
10080 u8 op_request[0x8];
10085 u8 capability[0x40];
10091 u8 reserved_at_140[0x80];
10094 struct mlx5_ifc_peir_reg_bits {
10095 u8 reserved_at_0[0x8];
10096 u8 local_port[0x8];
10097 u8 reserved_at_10[0x10];
10099 u8 reserved_at_20[0xc];
10100 u8 error_count[0x4];
10101 u8 reserved_at_30[0x10];
10103 u8 reserved_at_40[0xc];
10105 u8 reserved_at_50[0x8];
10106 u8 error_type[0x8];
10109 struct mlx5_ifc_mpegc_reg_bits {
10110 u8 reserved_at_0[0x30];
10111 u8 field_select[0x10];
10113 u8 tx_overflow_sense[0x1];
10116 u8 reserved_at_43[0x1b];
10117 u8 tx_lossy_overflow_oper[0x2];
10119 u8 reserved_at_60[0x100];
10122 struct mlx5_ifc_mpir_reg_bits {
10124 u8 reserved_at_1[0x1b];
10125 u8 host_buses[0x4];
10127 u8 reserved_at_20[0x20];
10129 u8 local_port[0x8];
10130 u8 reserved_at_28[0x18];
10132 u8 reserved_at_60[0x20];
10136 MLX5_MTUTC_FREQ_ADJ_UNITS_PPB = 0x0,
10137 MLX5_MTUTC_FREQ_ADJ_UNITS_SCALED_PPM = 0x1,
10141 MLX5_MTUTC_OPERATION_SET_TIME_IMMEDIATE = 0x1,
10142 MLX5_MTUTC_OPERATION_ADJUST_TIME = 0x2,
10143 MLX5_MTUTC_OPERATION_ADJUST_FREQ_UTC = 0x3,
10146 struct mlx5_ifc_mtutc_reg_bits {
10147 u8 reserved_at_0[0x5];
10148 u8 freq_adj_units[0x3];
10149 u8 reserved_at_8[0x3];
10150 u8 log_max_freq_adjustment[0x5];
10152 u8 reserved_at_10[0xc];
10155 u8 freq_adjustment[0x20];
10157 u8 reserved_at_40[0x40];
10161 u8 reserved_at_a0[0x2];
10164 u8 time_adjustment[0x20];
10167 struct mlx5_ifc_pcam_enhanced_features_bits {
10168 u8 reserved_at_0[0x68];
10169 u8 fec_50G_per_lane_in_pplm[0x1];
10170 u8 reserved_at_69[0x4];
10171 u8 rx_icrc_encapsulated_counter[0x1];
10172 u8 reserved_at_6e[0x4];
10173 u8 ptys_extended_ethernet[0x1];
10174 u8 reserved_at_73[0x3];
10176 u8 reserved_at_77[0x3];
10177 u8 per_lane_error_counters[0x1];
10178 u8 rx_buffer_fullness_counters[0x1];
10179 u8 ptys_connector_type[0x1];
10180 u8 reserved_at_7d[0x1];
10181 u8 ppcnt_discard_group[0x1];
10182 u8 ppcnt_statistical_group[0x1];
10185 struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
10186 u8 port_access_reg_cap_mask_127_to_96[0x20];
10187 u8 port_access_reg_cap_mask_95_to_64[0x20];
10189 u8 port_access_reg_cap_mask_63_to_36[0x1c];
10191 u8 port_access_reg_cap_mask_34_to_32[0x3];
10193 u8 port_access_reg_cap_mask_31_to_13[0x13];
10196 u8 port_access_reg_cap_mask_10_to_09[0x2];
10198 u8 port_access_reg_cap_mask_07_to_00[0x8];
10201 struct mlx5_ifc_pcam_reg_bits {
10202 u8 reserved_at_0[0x8];
10203 u8 feature_group[0x8];
10204 u8 reserved_at_10[0x8];
10205 u8 access_reg_group[0x8];
10207 u8 reserved_at_20[0x20];
10210 struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
10211 u8 reserved_at_0[0x80];
10212 } port_access_reg_cap_mask;
10214 u8 reserved_at_c0[0x80];
10217 struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
10218 u8 reserved_at_0[0x80];
10219 } feature_cap_mask;
10221 u8 reserved_at_1c0[0xc0];
10224 struct mlx5_ifc_mcam_enhanced_features_bits {
10225 u8 reserved_at_0[0x50];
10226 u8 mtutc_freq_adj_units[0x1];
10227 u8 mtutc_time_adjustment_extended_range[0x1];
10228 u8 reserved_at_52[0xb];
10229 u8 mcia_32dwords[0x1];
10230 u8 out_pulse_duration_ns[0x1];
10231 u8 npps_period[0x1];
10232 u8 reserved_at_60[0xa];
10233 u8 reset_state[0x1];
10234 u8 ptpcyc2realtime_modify[0x1];
10235 u8 reserved_at_6c[0x2];
10236 u8 pci_status_and_power[0x1];
10237 u8 reserved_at_6f[0x5];
10238 u8 mark_tx_action_cnp[0x1];
10239 u8 mark_tx_action_cqe[0x1];
10240 u8 dynamic_tx_overflow[0x1];
10241 u8 reserved_at_77[0x4];
10242 u8 pcie_outbound_stalled[0x1];
10243 u8 tx_overflow_buffer_pkt[0x1];
10244 u8 mtpps_enh_out_per_adj[0x1];
10246 u8 pcie_performance_group[0x1];
10249 struct mlx5_ifc_mcam_access_reg_bits {
10250 u8 reserved_at_0[0x1c];
10256 u8 regs_95_to_87[0x9];
10259 u8 regs_84_to_68[0x11];
10260 u8 tracer_registers[0x4];
10262 u8 regs_63_to_46[0x12];
10264 u8 regs_44_to_32[0xd];
10266 u8 regs_31_to_10[0x16];
10268 u8 regs_8_to_0[0x9];
10271 struct mlx5_ifc_mcam_access_reg_bits1 {
10272 u8 regs_127_to_96[0x20];
10274 u8 regs_95_to_64[0x20];
10276 u8 regs_63_to_32[0x20];
10278 u8 regs_31_to_0[0x20];
10281 struct mlx5_ifc_mcam_access_reg_bits2 {
10282 u8 regs_127_to_99[0x1d];
10284 u8 regs_97_to_96[0x2];
10286 u8 regs_95_to_87[0x09];
10287 u8 synce_registers[0x2];
10288 u8 regs_84_to_64[0x15];
10290 u8 regs_63_to_32[0x20];
10292 u8 regs_31_to_0[0x20];
10295 struct mlx5_ifc_mcam_reg_bits {
10296 u8 reserved_at_0[0x8];
10297 u8 feature_group[0x8];
10298 u8 reserved_at_10[0x8];
10299 u8 access_reg_group[0x8];
10301 u8 reserved_at_20[0x20];
10304 struct mlx5_ifc_mcam_access_reg_bits access_regs;
10305 struct mlx5_ifc_mcam_access_reg_bits1 access_regs1;
10306 struct mlx5_ifc_mcam_access_reg_bits2 access_regs2;
10307 u8 reserved_at_0[0x80];
10308 } mng_access_reg_cap_mask;
10310 u8 reserved_at_c0[0x80];
10313 struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
10314 u8 reserved_at_0[0x80];
10315 } mng_feature_cap_mask;
10317 u8 reserved_at_1c0[0x80];
10320 struct mlx5_ifc_qcam_access_reg_cap_mask {
10321 u8 qcam_access_reg_cap_mask_127_to_20[0x6C];
10323 u8 qcam_access_reg_cap_mask_18_to_4[0x0F];
10327 u8 qcam_access_reg_cap_mask_0[0x1];
10330 struct mlx5_ifc_qcam_qos_feature_cap_mask {
10331 u8 qcam_qos_feature_cap_mask_127_to_1[0x7F];
10332 u8 qpts_trust_both[0x1];
10335 struct mlx5_ifc_qcam_reg_bits {
10336 u8 reserved_at_0[0x8];
10337 u8 feature_group[0x8];
10338 u8 reserved_at_10[0x8];
10339 u8 access_reg_group[0x8];
10340 u8 reserved_at_20[0x20];
10343 struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
10344 u8 reserved_at_0[0x80];
10345 } qos_access_reg_cap_mask;
10347 u8 reserved_at_c0[0x80];
10350 struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
10351 u8 reserved_at_0[0x80];
10352 } qos_feature_cap_mask;
10354 u8 reserved_at_1c0[0x80];
10357 struct mlx5_ifc_core_dump_reg_bits {
10358 u8 reserved_at_0[0x18];
10359 u8 core_dump_type[0x8];
10361 u8 reserved_at_20[0x30];
10364 u8 reserved_at_60[0x8];
10366 u8 reserved_at_80[0x180];
10369 struct mlx5_ifc_pcap_reg_bits {
10370 u8 reserved_at_0[0x8];
10371 u8 local_port[0x8];
10372 u8 reserved_at_10[0x10];
10374 u8 port_capability_mask[4][0x20];
10377 struct mlx5_ifc_paos_reg_bits {
10379 u8 local_port[0x8];
10380 u8 reserved_at_10[0x4];
10381 u8 admin_status[0x4];
10382 u8 reserved_at_18[0x4];
10383 u8 oper_status[0x4];
10387 u8 reserved_at_22[0x1c];
10390 u8 reserved_at_40[0x40];
10393 struct mlx5_ifc_pamp_reg_bits {
10394 u8 reserved_at_0[0x8];
10395 u8 opamp_group[0x8];
10396 u8 reserved_at_10[0xc];
10397 u8 opamp_group_type[0x4];
10399 u8 start_index[0x10];
10400 u8 reserved_at_30[0x4];
10401 u8 num_of_indices[0xc];
10403 u8 index_data[18][0x10];
10406 struct mlx5_ifc_pcmr_reg_bits {
10407 u8 reserved_at_0[0x8];
10408 u8 local_port[0x8];
10409 u8 reserved_at_10[0x10];
10411 u8 entropy_force_cap[0x1];
10412 u8 entropy_calc_cap[0x1];
10413 u8 entropy_gre_calc_cap[0x1];
10414 u8 reserved_at_23[0xf];
10415 u8 rx_ts_over_crc_cap[0x1];
10416 u8 reserved_at_33[0xb];
10418 u8 reserved_at_3f[0x1];
10420 u8 entropy_force[0x1];
10421 u8 entropy_calc[0x1];
10422 u8 entropy_gre_calc[0x1];
10423 u8 reserved_at_43[0xf];
10424 u8 rx_ts_over_crc[0x1];
10425 u8 reserved_at_53[0xb];
10427 u8 reserved_at_5f[0x1];
10430 struct mlx5_ifc_lane_2_module_mapping_bits {
10431 u8 reserved_at_0[0x4];
10433 u8 reserved_at_8[0x4];
10435 u8 reserved_at_10[0x8];
10439 struct mlx5_ifc_bufferx_reg_bits {
10440 u8 reserved_at_0[0x6];
10443 u8 reserved_at_8[0x8];
10446 u8 xoff_threshold[0x10];
10447 u8 xon_threshold[0x10];
10450 struct mlx5_ifc_set_node_in_bits {
10451 u8 node_description[64][0x8];
10454 struct mlx5_ifc_register_power_settings_bits {
10455 u8 reserved_at_0[0x18];
10456 u8 power_settings_level[0x8];
10458 u8 reserved_at_20[0x60];
10461 struct mlx5_ifc_register_host_endianness_bits {
10463 u8 reserved_at_1[0x1f];
10465 u8 reserved_at_20[0x60];
10468 struct mlx5_ifc_umr_pointer_desc_argument_bits {
10469 u8 reserved_at_0[0x20];
10473 u8 addressh_63_32[0x20];
10475 u8 addressl_31_0[0x20];
10478 struct mlx5_ifc_ud_adrs_vector_bits {
10482 u8 reserved_at_41[0x7];
10483 u8 destination_qp_dct[0x18];
10485 u8 static_rate[0x4];
10486 u8 sl_eth_prio[0x4];
10489 u8 rlid_udp_sport[0x10];
10491 u8 reserved_at_80[0x20];
10493 u8 rmac_47_16[0x20];
10495 u8 rmac_15_0[0x10];
10499 u8 reserved_at_e0[0x1];
10501 u8 reserved_at_e2[0x2];
10502 u8 src_addr_index[0x8];
10503 u8 flow_label[0x14];
10505 u8 rgid_rip[16][0x8];
10508 struct mlx5_ifc_pages_req_event_bits {
10509 u8 reserved_at_0[0x10];
10510 u8 function_id[0x10];
10512 u8 num_pages[0x20];
10514 u8 reserved_at_40[0xa0];
10517 struct mlx5_ifc_eqe_bits {
10518 u8 reserved_at_0[0x8];
10519 u8 event_type[0x8];
10520 u8 reserved_at_10[0x8];
10521 u8 event_sub_type[0x8];
10523 u8 reserved_at_20[0xe0];
10525 union mlx5_ifc_event_auto_bits event_data;
10527 u8 reserved_at_1e0[0x10];
10529 u8 reserved_at_1f8[0x7];
10534 MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
10537 struct mlx5_ifc_cmd_queue_entry_bits {
10539 u8 reserved_at_8[0x18];
10541 u8 input_length[0x20];
10543 u8 input_mailbox_pointer_63_32[0x20];
10545 u8 input_mailbox_pointer_31_9[0x17];
10546 u8 reserved_at_77[0x9];
10548 u8 command_input_inline_data[16][0x8];
10550 u8 command_output_inline_data[16][0x8];
10552 u8 output_mailbox_pointer_63_32[0x20];
10554 u8 output_mailbox_pointer_31_9[0x17];
10555 u8 reserved_at_1b7[0x9];
10557 u8 output_length[0x20];
10561 u8 reserved_at_1f0[0x8];
10566 struct mlx5_ifc_cmd_out_bits {
10568 u8 reserved_at_8[0x18];
10572 u8 command_output[0x20];
10575 struct mlx5_ifc_cmd_in_bits {
10577 u8 reserved_at_10[0x10];
10579 u8 reserved_at_20[0x10];
10582 u8 command[][0x20];
10585 struct mlx5_ifc_cmd_if_box_bits {
10586 u8 mailbox_data[512][0x8];
10588 u8 reserved_at_1000[0x180];
10590 u8 next_pointer_63_32[0x20];
10592 u8 next_pointer_31_10[0x16];
10593 u8 reserved_at_11b6[0xa];
10595 u8 block_number[0x20];
10597 u8 reserved_at_11e0[0x8];
10599 u8 ctrl_signature[0x8];
10603 struct mlx5_ifc_mtt_bits {
10604 u8 ptag_63_32[0x20];
10606 u8 ptag_31_8[0x18];
10607 u8 reserved_at_38[0x6];
10612 struct mlx5_ifc_query_wol_rol_out_bits {
10614 u8 reserved_at_8[0x18];
10618 u8 reserved_at_40[0x10];
10622 u8 reserved_at_60[0x20];
10625 struct mlx5_ifc_query_wol_rol_in_bits {
10627 u8 reserved_at_10[0x10];
10629 u8 reserved_at_20[0x10];
10632 u8 reserved_at_40[0x40];
10635 struct mlx5_ifc_set_wol_rol_out_bits {
10637 u8 reserved_at_8[0x18];
10641 u8 reserved_at_40[0x40];
10644 struct mlx5_ifc_set_wol_rol_in_bits {
10646 u8 reserved_at_10[0x10];
10648 u8 reserved_at_20[0x10];
10651 u8 rol_mode_valid[0x1];
10652 u8 wol_mode_valid[0x1];
10653 u8 reserved_at_42[0xe];
10657 u8 reserved_at_60[0x20];
10661 MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
10662 MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
10663 MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
10667 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
10668 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
10669 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
10673 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
10674 MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
10675 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
10676 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
10677 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
10678 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
10679 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
10680 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
10681 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
10682 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
10683 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
10684 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PCI_POISONED_ERR = 0x12,
10687 struct mlx5_ifc_initial_seg_bits {
10688 u8 fw_rev_minor[0x10];
10689 u8 fw_rev_major[0x10];
10691 u8 cmd_interface_rev[0x10];
10692 u8 fw_rev_subminor[0x10];
10694 u8 reserved_at_40[0x40];
10696 u8 cmdq_phy_addr_63_32[0x20];
10698 u8 cmdq_phy_addr_31_12[0x14];
10699 u8 reserved_at_b4[0x2];
10700 u8 nic_interface[0x2];
10701 u8 log_cmdq_size[0x4];
10702 u8 log_cmdq_stride[0x4];
10704 u8 command_doorbell_vector[0x20];
10706 u8 reserved_at_e0[0xf00];
10708 u8 initializing[0x1];
10709 u8 reserved_at_fe1[0x4];
10710 u8 nic_interface_supported[0x3];
10711 u8 embedded_cpu[0x1];
10712 u8 reserved_at_fe9[0x17];
10714 struct mlx5_ifc_health_buffer_bits health_buffer;
10716 u8 no_dram_nic_offset[0x20];
10718 u8 reserved_at_1220[0x6e40];
10720 u8 reserved_at_8060[0x1f];
10723 u8 health_syndrome[0x8];
10724 u8 health_counter[0x18];
10726 u8 reserved_at_80a0[0x17fc0];
10729 struct mlx5_ifc_mtpps_reg_bits {
10730 u8 reserved_at_0[0xc];
10731 u8 cap_number_of_pps_pins[0x4];
10732 u8 reserved_at_10[0x4];
10733 u8 cap_max_num_of_pps_in_pins[0x4];
10734 u8 reserved_at_18[0x4];
10735 u8 cap_max_num_of_pps_out_pins[0x4];
10737 u8 reserved_at_20[0x13];
10738 u8 cap_log_min_npps_period[0x5];
10739 u8 reserved_at_38[0x3];
10740 u8 cap_log_min_out_pulse_duration_ns[0x5];
10742 u8 reserved_at_40[0x4];
10743 u8 cap_pin_3_mode[0x4];
10744 u8 reserved_at_48[0x4];
10745 u8 cap_pin_2_mode[0x4];
10746 u8 reserved_at_50[0x4];
10747 u8 cap_pin_1_mode[0x4];
10748 u8 reserved_at_58[0x4];
10749 u8 cap_pin_0_mode[0x4];
10751 u8 reserved_at_60[0x4];
10752 u8 cap_pin_7_mode[0x4];
10753 u8 reserved_at_68[0x4];
10754 u8 cap_pin_6_mode[0x4];
10755 u8 reserved_at_70[0x4];
10756 u8 cap_pin_5_mode[0x4];
10757 u8 reserved_at_78[0x4];
10758 u8 cap_pin_4_mode[0x4];
10760 u8 field_select[0x20];
10761 u8 reserved_at_a0[0x20];
10763 u8 npps_period[0x40];
10766 u8 reserved_at_101[0xb];
10768 u8 reserved_at_110[0x4];
10772 u8 reserved_at_120[0x2];
10773 u8 out_pulse_duration_ns[0x1e];
10775 u8 time_stamp[0x40];
10777 u8 out_pulse_duration[0x10];
10778 u8 out_periodic_adjustment[0x10];
10779 u8 enhanced_out_periodic_adjustment[0x20];
10781 u8 reserved_at_1c0[0x20];
10784 struct mlx5_ifc_mtppse_reg_bits {
10785 u8 reserved_at_0[0x18];
10788 u8 reserved_at_21[0x1b];
10789 u8 event_generation_mode[0x4];
10790 u8 reserved_at_40[0x40];
10793 struct mlx5_ifc_mcqs_reg_bits {
10794 u8 last_index_flag[0x1];
10795 u8 reserved_at_1[0x7];
10797 u8 component_index[0x10];
10799 u8 reserved_at_20[0x10];
10800 u8 identifier[0x10];
10802 u8 reserved_at_40[0x17];
10803 u8 component_status[0x5];
10804 u8 component_update_state[0x4];
10806 u8 last_update_state_changer_type[0x4];
10807 u8 last_update_state_changer_host_id[0x4];
10808 u8 reserved_at_68[0x18];
10811 struct mlx5_ifc_mcqi_cap_bits {
10812 u8 supported_info_bitmask[0x20];
10814 u8 component_size[0x20];
10816 u8 max_component_size[0x20];
10818 u8 log_mcda_word_size[0x4];
10819 u8 reserved_at_64[0xc];
10820 u8 mcda_max_write_size[0x10];
10823 u8 reserved_at_81[0x1];
10824 u8 match_chip_id[0x1];
10825 u8 match_psid[0x1];
10826 u8 check_user_timestamp[0x1];
10827 u8 match_base_guid_mac[0x1];
10828 u8 reserved_at_86[0x1a];
10831 struct mlx5_ifc_mcqi_version_bits {
10832 u8 reserved_at_0[0x2];
10833 u8 build_time_valid[0x1];
10834 u8 user_defined_time_valid[0x1];
10835 u8 reserved_at_4[0x14];
10836 u8 version_string_length[0x8];
10840 u8 build_time[0x40];
10842 u8 user_defined_time[0x40];
10844 u8 build_tool_version[0x20];
10846 u8 reserved_at_e0[0x20];
10848 u8 version_string[92][0x8];
10851 struct mlx5_ifc_mcqi_activation_method_bits {
10852 u8 pending_server_ac_power_cycle[0x1];
10853 u8 pending_server_dc_power_cycle[0x1];
10854 u8 pending_server_reboot[0x1];
10855 u8 pending_fw_reset[0x1];
10856 u8 auto_activate[0x1];
10857 u8 all_hosts_sync[0x1];
10858 u8 device_hw_reset[0x1];
10859 u8 reserved_at_7[0x19];
10862 union mlx5_ifc_mcqi_reg_data_bits {
10863 struct mlx5_ifc_mcqi_cap_bits mcqi_caps;
10864 struct mlx5_ifc_mcqi_version_bits mcqi_version;
10865 struct mlx5_ifc_mcqi_activation_method_bits mcqi_activation_mathod;
10868 struct mlx5_ifc_mcqi_reg_bits {
10869 u8 read_pending_component[0x1];
10870 u8 reserved_at_1[0xf];
10871 u8 component_index[0x10];
10873 u8 reserved_at_20[0x20];
10875 u8 reserved_at_40[0x1b];
10878 u8 info_size[0x20];
10882 u8 reserved_at_a0[0x10];
10883 u8 data_size[0x10];
10885 union mlx5_ifc_mcqi_reg_data_bits data[];
10888 struct mlx5_ifc_mcc_reg_bits {
10889 u8 reserved_at_0[0x4];
10890 u8 time_elapsed_since_last_cmd[0xc];
10891 u8 reserved_at_10[0x8];
10892 u8 instruction[0x8];
10894 u8 reserved_at_20[0x10];
10895 u8 component_index[0x10];
10897 u8 reserved_at_40[0x8];
10898 u8 update_handle[0x18];
10900 u8 handle_owner_type[0x4];
10901 u8 handle_owner_host_id[0x4];
10902 u8 reserved_at_68[0x1];
10903 u8 control_progress[0x7];
10904 u8 error_code[0x8];
10905 u8 reserved_at_78[0x4];
10906 u8 control_state[0x4];
10908 u8 component_size[0x20];
10910 u8 reserved_at_a0[0x60];
10913 struct mlx5_ifc_mcda_reg_bits {
10914 u8 reserved_at_0[0x8];
10915 u8 update_handle[0x18];
10919 u8 reserved_at_40[0x10];
10922 u8 reserved_at_60[0x20];
10928 MLX5_MFRL_REG_RESET_STATE_IDLE = 0,
10929 MLX5_MFRL_REG_RESET_STATE_IN_NEGOTIATION = 1,
10930 MLX5_MFRL_REG_RESET_STATE_RESET_IN_PROGRESS = 2,
10931 MLX5_MFRL_REG_RESET_STATE_NEG_TIMEOUT = 3,
10932 MLX5_MFRL_REG_RESET_STATE_NACK = 4,
10933 MLX5_MFRL_REG_RESET_STATE_UNLOAD_TIMEOUT = 5,
10937 MLX5_MFRL_REG_RESET_TYPE_FULL_CHIP = BIT(0),
10938 MLX5_MFRL_REG_RESET_TYPE_NET_PORT_ALIVE = BIT(1),
10942 MLX5_MFRL_REG_RESET_LEVEL0 = BIT(0),
10943 MLX5_MFRL_REG_RESET_LEVEL3 = BIT(3),
10944 MLX5_MFRL_REG_RESET_LEVEL6 = BIT(6),
10947 struct mlx5_ifc_mfrl_reg_bits {
10948 u8 reserved_at_0[0x20];
10950 u8 reserved_at_20[0x2];
10951 u8 pci_sync_for_fw_update_start[0x1];
10952 u8 pci_sync_for_fw_update_resp[0x2];
10953 u8 rst_type_sel[0x3];
10954 u8 reserved_at_28[0x4];
10955 u8 reset_state[0x4];
10956 u8 reset_type[0x8];
10957 u8 reset_level[0x8];
10960 struct mlx5_ifc_mirc_reg_bits {
10961 u8 reserved_at_0[0x18];
10962 u8 status_code[0x8];
10964 u8 reserved_at_20[0x20];
10967 struct mlx5_ifc_pddr_monitor_opcode_bits {
10968 u8 reserved_at_0[0x10];
10969 u8 monitor_opcode[0x10];
10972 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits {
10973 struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode;
10974 u8 reserved_at_0[0x20];
10978 /* Monitor opcodes */
10979 MLX5_PDDR_REG_TRBLSH_GROUP_OPCODE_MONITOR = 0x0,
10982 struct mlx5_ifc_pddr_troubleshooting_page_bits {
10983 u8 reserved_at_0[0x10];
10984 u8 group_opcode[0x10];
10986 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits status_opcode;
10988 u8 reserved_at_40[0x20];
10990 u8 status_message[59][0x20];
10993 union mlx5_ifc_pddr_reg_page_data_auto_bits {
10994 struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page;
10995 u8 reserved_at_0[0x7c0];
10999 MLX5_PDDR_REG_PAGE_SELECT_TROUBLESHOOTING_INFO_PAGE = 0x1,
11002 struct mlx5_ifc_pddr_reg_bits {
11003 u8 reserved_at_0[0x8];
11004 u8 local_port[0x8];
11006 u8 reserved_at_12[0xe];
11008 u8 reserved_at_20[0x18];
11009 u8 page_select[0x8];
11011 union mlx5_ifc_pddr_reg_page_data_auto_bits page_data;
11014 struct mlx5_ifc_mrtc_reg_bits {
11015 u8 time_synced[0x1];
11016 u8 reserved_at_1[0x1f];
11018 u8 reserved_at_20[0x20];
11025 struct mlx5_ifc_mtcap_reg_bits {
11026 u8 reserved_at_0[0x19];
11027 u8 sensor_count[0x7];
11029 u8 reserved_at_20[0x20];
11031 u8 sensor_map[0x40];
11034 struct mlx5_ifc_mtmp_reg_bits {
11035 u8 reserved_at_0[0x14];
11036 u8 sensor_index[0xc];
11038 u8 reserved_at_20[0x10];
11039 u8 temperature[0x10];
11043 u8 reserved_at_42[0xe];
11044 u8 max_temperature[0x10];
11047 u8 reserved_at_62[0xe];
11048 u8 temp_threshold_hi[0x10];
11050 u8 reserved_at_80[0x10];
11051 u8 temp_threshold_lo[0x10];
11053 u8 reserved_at_a0[0x20];
11055 u8 sensor_name_hi[0x20];
11056 u8 sensor_name_lo[0x20];
11059 union mlx5_ifc_ports_control_registers_document_bits {
11060 struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
11061 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
11062 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
11063 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
11064 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
11065 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
11066 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
11067 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout;
11068 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout;
11069 struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
11070 struct mlx5_ifc_pamp_reg_bits pamp_reg;
11071 struct mlx5_ifc_paos_reg_bits paos_reg;
11072 struct mlx5_ifc_pcap_reg_bits pcap_reg;
11073 struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode;
11074 struct mlx5_ifc_pddr_reg_bits pddr_reg;
11075 struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page;
11076 struct mlx5_ifc_peir_reg_bits peir_reg;
11077 struct mlx5_ifc_pelc_reg_bits pelc_reg;
11078 struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
11079 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
11080 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
11081 struct mlx5_ifc_pifr_reg_bits pifr_reg;
11082 struct mlx5_ifc_pipg_reg_bits pipg_reg;
11083 struct mlx5_ifc_plbf_reg_bits plbf_reg;
11084 struct mlx5_ifc_plib_reg_bits plib_reg;
11085 struct mlx5_ifc_plpc_reg_bits plpc_reg;
11086 struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
11087 struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
11088 struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
11089 struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
11090 struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
11091 struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
11092 struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
11093 struct mlx5_ifc_ppad_reg_bits ppad_reg;
11094 struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
11095 struct mlx5_ifc_mpein_reg_bits mpein_reg;
11096 struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
11097 struct mlx5_ifc_pplm_reg_bits pplm_reg;
11098 struct mlx5_ifc_pplr_reg_bits pplr_reg;
11099 struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
11100 struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
11101 struct mlx5_ifc_pspa_reg_bits pspa_reg;
11102 struct mlx5_ifc_ptas_reg_bits ptas_reg;
11103 struct mlx5_ifc_ptys_reg_bits ptys_reg;
11104 struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
11105 struct mlx5_ifc_pude_reg_bits pude_reg;
11106 struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
11107 struct mlx5_ifc_slrg_reg_bits slrg_reg;
11108 struct mlx5_ifc_sltp_reg_bits sltp_reg;
11109 struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
11110 struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
11111 struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
11112 struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
11113 struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
11114 struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
11115 struct mlx5_ifc_mcc_reg_bits mcc_reg;
11116 struct mlx5_ifc_mcda_reg_bits mcda_reg;
11117 struct mlx5_ifc_mirc_reg_bits mirc_reg;
11118 struct mlx5_ifc_mfrl_reg_bits mfrl_reg;
11119 struct mlx5_ifc_mtutc_reg_bits mtutc_reg;
11120 struct mlx5_ifc_mrtc_reg_bits mrtc_reg;
11121 struct mlx5_ifc_mtcap_reg_bits mtcap_reg;
11122 struct mlx5_ifc_mtmp_reg_bits mtmp_reg;
11123 u8 reserved_at_0[0x60e0];
11126 union mlx5_ifc_debug_enhancements_document_bits {
11127 struct mlx5_ifc_health_buffer_bits health_buffer;
11128 u8 reserved_at_0[0x200];
11131 union mlx5_ifc_uplink_pci_interface_document_bits {
11132 struct mlx5_ifc_initial_seg_bits initial_seg;
11133 u8 reserved_at_0[0x20060];
11136 struct mlx5_ifc_set_flow_table_root_out_bits {
11138 u8 reserved_at_8[0x18];
11142 u8 reserved_at_40[0x40];
11145 struct mlx5_ifc_set_flow_table_root_in_bits {
11147 u8 reserved_at_10[0x10];
11149 u8 reserved_at_20[0x10];
11152 u8 other_vport[0x1];
11153 u8 reserved_at_41[0xf];
11154 u8 vport_number[0x10];
11156 u8 reserved_at_60[0x20];
11158 u8 table_type[0x8];
11159 u8 reserved_at_88[0x7];
11160 u8 table_of_other_vport[0x1];
11161 u8 table_vport_number[0x10];
11163 u8 reserved_at_a0[0x8];
11166 u8 reserved_at_c0[0x8];
11167 u8 underlay_qpn[0x18];
11168 u8 table_eswitch_owner_vhca_id_valid[0x1];
11169 u8 reserved_at_e1[0xf];
11170 u8 table_eswitch_owner_vhca_id[0x10];
11171 u8 reserved_at_100[0x100];
11175 MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0),
11176 MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
11179 struct mlx5_ifc_modify_flow_table_out_bits {
11181 u8 reserved_at_8[0x18];
11185 u8 reserved_at_40[0x40];
11188 struct mlx5_ifc_modify_flow_table_in_bits {
11190 u8 reserved_at_10[0x10];
11192 u8 reserved_at_20[0x10];
11195 u8 other_vport[0x1];
11196 u8 reserved_at_41[0xf];
11197 u8 vport_number[0x10];
11199 u8 reserved_at_60[0x10];
11200 u8 modify_field_select[0x10];
11202 u8 table_type[0x8];
11203 u8 reserved_at_88[0x18];
11205 u8 reserved_at_a0[0x8];
11208 struct mlx5_ifc_flow_table_context_bits flow_table_context;
11211 struct mlx5_ifc_ets_tcn_config_reg_bits {
11215 u8 reserved_at_3[0x9];
11217 u8 reserved_at_10[0x9];
11218 u8 bw_allocation[0x7];
11220 u8 reserved_at_20[0xc];
11221 u8 max_bw_units[0x4];
11222 u8 reserved_at_30[0x8];
11223 u8 max_bw_value[0x8];
11226 struct mlx5_ifc_ets_global_config_reg_bits {
11227 u8 reserved_at_0[0x2];
11229 u8 reserved_at_3[0x1d];
11231 u8 reserved_at_20[0xc];
11232 u8 max_bw_units[0x4];
11233 u8 reserved_at_30[0x8];
11234 u8 max_bw_value[0x8];
11237 struct mlx5_ifc_qetc_reg_bits {
11238 u8 reserved_at_0[0x8];
11239 u8 port_number[0x8];
11240 u8 reserved_at_10[0x30];
11242 struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8];
11243 struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
11246 struct mlx5_ifc_qpdpm_dscp_reg_bits {
11248 u8 reserved_at_01[0x0b];
11252 struct mlx5_ifc_qpdpm_reg_bits {
11253 u8 reserved_at_0[0x8];
11254 u8 local_port[0x8];
11255 u8 reserved_at_10[0x10];
11256 struct mlx5_ifc_qpdpm_dscp_reg_bits dscp[64];
11259 struct mlx5_ifc_qpts_reg_bits {
11260 u8 reserved_at_0[0x8];
11261 u8 local_port[0x8];
11262 u8 reserved_at_10[0x2d];
11263 u8 trust_state[0x3];
11266 struct mlx5_ifc_pptb_reg_bits {
11267 u8 reserved_at_0[0x2];
11269 u8 reserved_at_4[0x4];
11270 u8 local_port[0x8];
11271 u8 reserved_at_10[0x6];
11276 u8 prio_x_buff[0x20];
11279 u8 reserved_at_48[0x10];
11281 u8 untagged_buff[0x4];
11284 struct mlx5_ifc_sbcam_reg_bits {
11285 u8 reserved_at_0[0x8];
11286 u8 feature_group[0x8];
11287 u8 reserved_at_10[0x8];
11288 u8 access_reg_group[0x8];
11290 u8 reserved_at_20[0x20];
11292 u8 sb_access_reg_cap_mask[4][0x20];
11294 u8 reserved_at_c0[0x80];
11296 u8 sb_feature_cap_mask[4][0x20];
11298 u8 reserved_at_1c0[0x40];
11300 u8 cap_total_buffer_size[0x20];
11302 u8 cap_cell_size[0x10];
11303 u8 cap_max_pg_buffers[0x8];
11304 u8 cap_num_pool_supported[0x8];
11306 u8 reserved_at_240[0x8];
11307 u8 cap_sbsr_stat_size[0x8];
11308 u8 cap_max_tclass_data[0x8];
11309 u8 cap_max_cpu_ingress_tclass_sb[0x8];
11312 struct mlx5_ifc_pbmc_reg_bits {
11313 u8 reserved_at_0[0x8];
11314 u8 local_port[0x8];
11315 u8 reserved_at_10[0x10];
11317 u8 xoff_timer_value[0x10];
11318 u8 xoff_refresh[0x10];
11320 u8 reserved_at_40[0x9];
11321 u8 fullness_threshold[0x7];
11322 u8 port_buffer_size[0x10];
11324 struct mlx5_ifc_bufferx_reg_bits buffer[10];
11326 u8 reserved_at_2e0[0x80];
11329 struct mlx5_ifc_sbpr_reg_bits {
11332 u8 reserved_at_2[0x4];
11334 u8 reserved_at_8[0x14];
11338 u8 reserved_at_21[0x7];
11341 u8 reserved_at_40[0x1c];
11344 u8 reserved_at_60[0x8];
11345 u8 buff_occupancy[0x18];
11348 u8 reserved_at_81[0x7];
11349 u8 max_buff_occupancy[0x18];
11351 u8 reserved_at_a0[0x8];
11352 u8 ext_buff_occupancy[0x18];
11355 struct mlx5_ifc_sbcm_reg_bits {
11358 u8 reserved_at_2[0x6];
11359 u8 local_port[0x8];
11362 u8 reserved_at_18[0x6];
11365 u8 reserved_at_20[0x1f];
11368 u8 reserved_at_40[0x40];
11370 u8 reserved_at_80[0x8];
11371 u8 buff_occupancy[0x18];
11374 u8 reserved_at_a1[0x7];
11375 u8 max_buff_occupancy[0x18];
11377 u8 reserved_at_c0[0x8];
11381 u8 reserved_at_e1[0x7];
11384 u8 reserved_at_100[0x20];
11386 u8 reserved_at_120[0x1c];
11390 struct mlx5_ifc_qtct_reg_bits {
11391 u8 reserved_at_0[0x8];
11392 u8 port_number[0x8];
11393 u8 reserved_at_10[0xd];
11396 u8 reserved_at_20[0x1d];
11400 struct mlx5_ifc_mcia_reg_bits {
11402 u8 reserved_at_1[0x7];
11404 u8 reserved_at_10[0x8];
11407 u8 i2c_device_address[0x8];
11408 u8 page_number[0x8];
11409 u8 device_address[0x10];
11411 u8 reserved_at_40[0x10];
11414 u8 reserved_at_60[0x20];
11430 struct mlx5_ifc_dcbx_param_bits {
11431 u8 dcbx_cee_cap[0x1];
11432 u8 dcbx_ieee_cap[0x1];
11433 u8 dcbx_standby_cap[0x1];
11434 u8 reserved_at_3[0x5];
11435 u8 port_number[0x8];
11436 u8 reserved_at_10[0xa];
11437 u8 max_application_table_size[6];
11438 u8 reserved_at_20[0x15];
11439 u8 version_oper[0x3];
11440 u8 reserved_at_38[5];
11441 u8 version_admin[0x3];
11442 u8 willing_admin[0x1];
11443 u8 reserved_at_41[0x3];
11444 u8 pfc_cap_oper[0x4];
11445 u8 reserved_at_48[0x4];
11446 u8 pfc_cap_admin[0x4];
11447 u8 reserved_at_50[0x4];
11448 u8 num_of_tc_oper[0x4];
11449 u8 reserved_at_58[0x4];
11450 u8 num_of_tc_admin[0x4];
11451 u8 remote_willing[0x1];
11452 u8 reserved_at_61[3];
11453 u8 remote_pfc_cap[4];
11454 u8 reserved_at_68[0x14];
11455 u8 remote_num_of_tc[0x4];
11456 u8 reserved_at_80[0x18];
11458 u8 reserved_at_a0[0x160];
11462 MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY = 0,
11463 MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT = 1,
11464 MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_MPESW = 2,
11467 struct mlx5_ifc_lagc_bits {
11468 u8 fdb_selection_mode[0x1];
11469 u8 reserved_at_1[0x14];
11470 u8 port_select_mode[0x3];
11471 u8 reserved_at_18[0x5];
11474 u8 reserved_at_20[0xc];
11475 u8 active_port[0x4];
11476 u8 reserved_at_30[0x4];
11477 u8 tx_remap_affinity_2[0x4];
11478 u8 reserved_at_38[0x4];
11479 u8 tx_remap_affinity_1[0x4];
11482 struct mlx5_ifc_create_lag_out_bits {
11484 u8 reserved_at_8[0x18];
11488 u8 reserved_at_40[0x40];
11491 struct mlx5_ifc_create_lag_in_bits {
11493 u8 reserved_at_10[0x10];
11495 u8 reserved_at_20[0x10];
11498 struct mlx5_ifc_lagc_bits ctx;
11501 struct mlx5_ifc_modify_lag_out_bits {
11503 u8 reserved_at_8[0x18];
11507 u8 reserved_at_40[0x40];
11510 struct mlx5_ifc_modify_lag_in_bits {
11512 u8 reserved_at_10[0x10];
11514 u8 reserved_at_20[0x10];
11517 u8 reserved_at_40[0x20];
11518 u8 field_select[0x20];
11520 struct mlx5_ifc_lagc_bits ctx;
11523 struct mlx5_ifc_query_lag_out_bits {
11525 u8 reserved_at_8[0x18];
11529 struct mlx5_ifc_lagc_bits ctx;
11532 struct mlx5_ifc_query_lag_in_bits {
11534 u8 reserved_at_10[0x10];
11536 u8 reserved_at_20[0x10];
11539 u8 reserved_at_40[0x40];
11542 struct mlx5_ifc_destroy_lag_out_bits {
11544 u8 reserved_at_8[0x18];
11548 u8 reserved_at_40[0x40];
11551 struct mlx5_ifc_destroy_lag_in_bits {
11553 u8 reserved_at_10[0x10];
11555 u8 reserved_at_20[0x10];
11558 u8 reserved_at_40[0x40];
11561 struct mlx5_ifc_create_vport_lag_out_bits {
11563 u8 reserved_at_8[0x18];
11567 u8 reserved_at_40[0x40];
11570 struct mlx5_ifc_create_vport_lag_in_bits {
11572 u8 reserved_at_10[0x10];
11574 u8 reserved_at_20[0x10];
11577 u8 reserved_at_40[0x40];
11580 struct mlx5_ifc_destroy_vport_lag_out_bits {
11582 u8 reserved_at_8[0x18];
11586 u8 reserved_at_40[0x40];
11589 struct mlx5_ifc_destroy_vport_lag_in_bits {
11591 u8 reserved_at_10[0x10];
11593 u8 reserved_at_20[0x10];
11596 u8 reserved_at_40[0x40];
11600 MLX5_MODIFY_MEMIC_OP_MOD_ALLOC,
11601 MLX5_MODIFY_MEMIC_OP_MOD_DEALLOC,
11604 struct mlx5_ifc_modify_memic_in_bits {
11608 u8 reserved_at_20[0x10];
11611 u8 reserved_at_40[0x20];
11613 u8 reserved_at_60[0x18];
11614 u8 memic_operation_type[0x8];
11616 u8 memic_start_addr[0x40];
11618 u8 reserved_at_c0[0x140];
11621 struct mlx5_ifc_modify_memic_out_bits {
11623 u8 reserved_at_8[0x18];
11627 u8 reserved_at_40[0x40];
11629 u8 memic_operation_addr[0x40];
11631 u8 reserved_at_c0[0x140];
11634 struct mlx5_ifc_alloc_memic_in_bits {
11636 u8 reserved_at_10[0x10];
11638 u8 reserved_at_20[0x10];
11641 u8 reserved_at_30[0x20];
11643 u8 reserved_at_40[0x18];
11644 u8 log_memic_addr_alignment[0x8];
11646 u8 range_start_addr[0x40];
11648 u8 range_size[0x20];
11650 u8 memic_size[0x20];
11653 struct mlx5_ifc_alloc_memic_out_bits {
11655 u8 reserved_at_8[0x18];
11659 u8 memic_start_addr[0x40];
11662 struct mlx5_ifc_dealloc_memic_in_bits {
11664 u8 reserved_at_10[0x10];
11666 u8 reserved_at_20[0x10];
11669 u8 reserved_at_40[0x40];
11671 u8 memic_start_addr[0x40];
11673 u8 memic_size[0x20];
11675 u8 reserved_at_e0[0x20];
11678 struct mlx5_ifc_dealloc_memic_out_bits {
11680 u8 reserved_at_8[0x18];
11684 u8 reserved_at_40[0x40];
11687 struct mlx5_ifc_umem_bits {
11688 u8 reserved_at_0[0x80];
11691 u8 reserved_at_81[0x1a];
11692 u8 log_page_size[0x5];
11694 u8 page_offset[0x20];
11696 u8 num_of_mtt[0x40];
11698 struct mlx5_ifc_mtt_bits mtt[];
11701 struct mlx5_ifc_uctx_bits {
11704 u8 reserved_at_20[0x160];
11707 struct mlx5_ifc_sw_icm_bits {
11708 u8 modify_field_select[0x40];
11710 u8 reserved_at_40[0x18];
11711 u8 log_sw_icm_size[0x8];
11713 u8 reserved_at_60[0x20];
11715 u8 sw_icm_start_addr[0x40];
11717 u8 reserved_at_c0[0x140];
11720 struct mlx5_ifc_geneve_tlv_option_bits {
11721 u8 modify_field_select[0x40];
11723 u8 reserved_at_40[0x18];
11724 u8 geneve_option_fte_index[0x8];
11726 u8 option_class[0x10];
11727 u8 option_type[0x8];
11728 u8 reserved_at_78[0x3];
11729 u8 option_data_length[0x5];
11731 u8 reserved_at_80[0x180];
11734 struct mlx5_ifc_create_umem_in_bits {
11738 u8 reserved_at_20[0x10];
11741 u8 reserved_at_40[0x40];
11743 struct mlx5_ifc_umem_bits umem;
11746 struct mlx5_ifc_create_umem_out_bits {
11748 u8 reserved_at_8[0x18];
11752 u8 reserved_at_40[0x8];
11755 u8 reserved_at_60[0x20];
11758 struct mlx5_ifc_destroy_umem_in_bits {
11762 u8 reserved_at_20[0x10];
11765 u8 reserved_at_40[0x8];
11768 u8 reserved_at_60[0x20];
11771 struct mlx5_ifc_destroy_umem_out_bits {
11773 u8 reserved_at_8[0x18];
11777 u8 reserved_at_40[0x40];
11780 struct mlx5_ifc_create_uctx_in_bits {
11782 u8 reserved_at_10[0x10];
11784 u8 reserved_at_20[0x10];
11787 u8 reserved_at_40[0x40];
11789 struct mlx5_ifc_uctx_bits uctx;
11792 struct mlx5_ifc_create_uctx_out_bits {
11794 u8 reserved_at_8[0x18];
11798 u8 reserved_at_40[0x10];
11801 u8 reserved_at_60[0x20];
11804 struct mlx5_ifc_destroy_uctx_in_bits {
11806 u8 reserved_at_10[0x10];
11808 u8 reserved_at_20[0x10];
11811 u8 reserved_at_40[0x10];
11814 u8 reserved_at_60[0x20];
11817 struct mlx5_ifc_destroy_uctx_out_bits {
11819 u8 reserved_at_8[0x18];
11823 u8 reserved_at_40[0x40];
11826 struct mlx5_ifc_create_sw_icm_in_bits {
11827 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
11828 struct mlx5_ifc_sw_icm_bits sw_icm;
11831 struct mlx5_ifc_create_geneve_tlv_option_in_bits {
11832 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
11833 struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt;
11836 struct mlx5_ifc_mtrc_string_db_param_bits {
11837 u8 string_db_base_address[0x20];
11839 u8 reserved_at_20[0x8];
11840 u8 string_db_size[0x18];
11843 struct mlx5_ifc_mtrc_cap_bits {
11844 u8 trace_owner[0x1];
11845 u8 trace_to_memory[0x1];
11846 u8 reserved_at_2[0x4];
11848 u8 reserved_at_8[0x14];
11849 u8 num_string_db[0x4];
11851 u8 first_string_trace[0x8];
11852 u8 num_string_trace[0x8];
11853 u8 reserved_at_30[0x28];
11855 u8 log_max_trace_buffer_size[0x8];
11857 u8 reserved_at_60[0x20];
11859 struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8];
11861 u8 reserved_at_280[0x180];
11864 struct mlx5_ifc_mtrc_conf_bits {
11865 u8 reserved_at_0[0x1c];
11866 u8 trace_mode[0x4];
11867 u8 reserved_at_20[0x18];
11868 u8 log_trace_buffer_size[0x8];
11869 u8 trace_mkey[0x20];
11870 u8 reserved_at_60[0x3a0];
11873 struct mlx5_ifc_mtrc_stdb_bits {
11874 u8 string_db_index[0x4];
11875 u8 reserved_at_4[0x4];
11876 u8 read_size[0x18];
11877 u8 start_offset[0x20];
11878 u8 string_db_data[];
11881 struct mlx5_ifc_mtrc_ctrl_bits {
11882 u8 trace_status[0x2];
11883 u8 reserved_at_2[0x2];
11885 u8 reserved_at_5[0xb];
11886 u8 modify_field_select[0x10];
11887 u8 reserved_at_20[0x2b];
11888 u8 current_timestamp52_32[0x15];
11889 u8 current_timestamp31_0[0x20];
11890 u8 reserved_at_80[0x180];
11893 struct mlx5_ifc_host_params_context_bits {
11894 u8 host_number[0x8];
11895 u8 reserved_at_8[0x7];
11896 u8 host_pf_disabled[0x1];
11897 u8 host_num_of_vfs[0x10];
11899 u8 host_total_vfs[0x10];
11900 u8 host_pci_bus[0x10];
11902 u8 reserved_at_40[0x10];
11903 u8 host_pci_device[0x10];
11905 u8 reserved_at_60[0x10];
11906 u8 host_pci_function[0x10];
11908 u8 reserved_at_80[0x180];
11911 struct mlx5_ifc_query_esw_functions_in_bits {
11913 u8 reserved_at_10[0x10];
11915 u8 reserved_at_20[0x10];
11918 u8 reserved_at_40[0x40];
11921 struct mlx5_ifc_query_esw_functions_out_bits {
11923 u8 reserved_at_8[0x18];
11927 u8 reserved_at_40[0x40];
11929 struct mlx5_ifc_host_params_context_bits host_params_context;
11931 u8 reserved_at_280[0x180];
11932 u8 host_sf_enable[][0x40];
11935 struct mlx5_ifc_sf_partition_bits {
11936 u8 reserved_at_0[0x10];
11937 u8 log_num_sf[0x8];
11938 u8 log_sf_bar_size[0x8];
11941 struct mlx5_ifc_query_sf_partitions_out_bits {
11943 u8 reserved_at_8[0x18];
11947 u8 reserved_at_40[0x18];
11948 u8 num_sf_partitions[0x8];
11950 u8 reserved_at_60[0x20];
11952 struct mlx5_ifc_sf_partition_bits sf_partition[];
11955 struct mlx5_ifc_query_sf_partitions_in_bits {
11957 u8 reserved_at_10[0x10];
11959 u8 reserved_at_20[0x10];
11962 u8 reserved_at_40[0x40];
11965 struct mlx5_ifc_dealloc_sf_out_bits {
11967 u8 reserved_at_8[0x18];
11971 u8 reserved_at_40[0x40];
11974 struct mlx5_ifc_dealloc_sf_in_bits {
11976 u8 reserved_at_10[0x10];
11978 u8 reserved_at_20[0x10];
11981 u8 reserved_at_40[0x10];
11982 u8 function_id[0x10];
11984 u8 reserved_at_60[0x20];
11987 struct mlx5_ifc_alloc_sf_out_bits {
11989 u8 reserved_at_8[0x18];
11993 u8 reserved_at_40[0x40];
11996 struct mlx5_ifc_alloc_sf_in_bits {
11998 u8 reserved_at_10[0x10];
12000 u8 reserved_at_20[0x10];
12003 u8 reserved_at_40[0x10];
12004 u8 function_id[0x10];
12006 u8 reserved_at_60[0x20];
12009 struct mlx5_ifc_affiliated_event_header_bits {
12010 u8 reserved_at_0[0x10];
12017 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = BIT_ULL(0xc),
12018 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_IPSEC = BIT_ULL(0x13),
12019 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_SAMPLER = BIT_ULL(0x20),
12020 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = BIT_ULL(0x24),
12024 MLX5_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = 0xc,
12025 MLX5_GENERAL_OBJECT_TYPES_IPSEC = 0x13,
12026 MLX5_GENERAL_OBJECT_TYPES_SAMPLER = 0x20,
12027 MLX5_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = 0x24,
12028 MLX5_GENERAL_OBJECT_TYPES_MACSEC = 0x27,
12029 MLX5_GENERAL_OBJECT_TYPES_INT_KEK = 0x47,
12030 MLX5_GENERAL_OBJECT_TYPES_FLOW_TABLE_ALIAS = 0xff15,
12034 MLX5_IPSEC_OBJECT_ICV_LEN_16B,
12038 MLX5_IPSEC_ASO_REG_C_0_1 = 0x0,
12039 MLX5_IPSEC_ASO_REG_C_2_3 = 0x1,
12040 MLX5_IPSEC_ASO_REG_C_4_5 = 0x2,
12041 MLX5_IPSEC_ASO_REG_C_6_7 = 0x3,
12045 MLX5_IPSEC_ASO_MODE = 0x0,
12046 MLX5_IPSEC_ASO_REPLAY_PROTECTION = 0x1,
12047 MLX5_IPSEC_ASO_INC_SN = 0x2,
12051 MLX5_IPSEC_ASO_REPLAY_WIN_32BIT = 0x0,
12052 MLX5_IPSEC_ASO_REPLAY_WIN_64BIT = 0x1,
12053 MLX5_IPSEC_ASO_REPLAY_WIN_128BIT = 0x2,
12054 MLX5_IPSEC_ASO_REPLAY_WIN_256BIT = 0x3,
12057 struct mlx5_ifc_ipsec_aso_bits {
12059 u8 reserved_at_201[0x1];
12062 u8 soft_lft_arm[0x1];
12063 u8 hard_lft_arm[0x1];
12064 u8 remove_flow_enable[0x1];
12065 u8 esn_event_arm[0x1];
12066 u8 reserved_at_20a[0x16];
12068 u8 remove_flow_pkt_cnt[0x20];
12070 u8 remove_flow_soft_lft[0x20];
12072 u8 reserved_at_260[0x80];
12074 u8 mode_parameter[0x20];
12076 u8 replay_protection_window[0x100];
12079 struct mlx5_ifc_ipsec_obj_bits {
12080 u8 modify_field_select[0x40];
12081 u8 full_offload[0x1];
12082 u8 reserved_at_41[0x1];
12084 u8 esn_overlap[0x1];
12085 u8 reserved_at_44[0x2];
12086 u8 icv_length[0x2];
12087 u8 reserved_at_48[0x4];
12088 u8 aso_return_reg[0x4];
12089 u8 reserved_at_50[0x10];
12093 u8 reserved_at_80[0x8];
12098 u8 implicit_iv[0x40];
12100 u8 reserved_at_100[0x8];
12101 u8 ipsec_aso_access_pd[0x18];
12102 u8 reserved_at_120[0xe0];
12104 struct mlx5_ifc_ipsec_aso_bits ipsec_aso;
12107 struct mlx5_ifc_create_ipsec_obj_in_bits {
12108 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12109 struct mlx5_ifc_ipsec_obj_bits ipsec_object;
12113 MLX5_MODIFY_IPSEC_BITMASK_ESN_OVERLAP = BIT(0),
12114 MLX5_MODIFY_IPSEC_BITMASK_ESN_MSB = BIT(1),
12117 struct mlx5_ifc_query_ipsec_obj_out_bits {
12118 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12119 struct mlx5_ifc_ipsec_obj_bits ipsec_object;
12122 struct mlx5_ifc_modify_ipsec_obj_in_bits {
12123 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12124 struct mlx5_ifc_ipsec_obj_bits ipsec_object;
12128 MLX5_MACSEC_ASO_REPLAY_PROTECTION = 0x1,
12132 MLX5_MACSEC_ASO_REPLAY_WIN_32BIT = 0x0,
12133 MLX5_MACSEC_ASO_REPLAY_WIN_64BIT = 0x1,
12134 MLX5_MACSEC_ASO_REPLAY_WIN_128BIT = 0x2,
12135 MLX5_MACSEC_ASO_REPLAY_WIN_256BIT = 0x3,
12138 #define MLX5_MACSEC_ASO_INC_SN 0x2
12139 #define MLX5_MACSEC_ASO_REG_C_4_5 0x2
12141 struct mlx5_ifc_macsec_aso_bits {
12143 u8 reserved_at_1[0x1];
12145 u8 window_size[0x2];
12146 u8 soft_lifetime_arm[0x1];
12147 u8 hard_lifetime_arm[0x1];
12148 u8 remove_flow_enable[0x1];
12149 u8 epn_event_arm[0x1];
12150 u8 reserved_at_a[0x16];
12152 u8 remove_flow_packet_count[0x20];
12154 u8 remove_flow_soft_lifetime[0x20];
12156 u8 reserved_at_60[0x80];
12158 u8 mode_parameter[0x20];
12160 u8 replay_protection_window[8][0x20];
12163 struct mlx5_ifc_macsec_offload_obj_bits {
12164 u8 modify_field_select[0x40];
12166 u8 confidentiality_en[0x1];
12167 u8 reserved_at_41[0x1];
12169 u8 epn_overlap[0x1];
12170 u8 reserved_at_44[0x2];
12171 u8 confidentiality_offset[0x2];
12172 u8 reserved_at_48[0x4];
12173 u8 aso_return_reg[0x4];
12174 u8 reserved_at_50[0x10];
12178 u8 reserved_at_80[0x8];
12181 u8 reserved_at_a0[0x20];
12185 u8 reserved_at_100[0x8];
12186 u8 macsec_aso_access_pd[0x18];
12188 u8 reserved_at_120[0x60];
12192 u8 reserved_at_1e0[0x20];
12194 struct mlx5_ifc_macsec_aso_bits macsec_aso;
12197 struct mlx5_ifc_create_macsec_obj_in_bits {
12198 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12199 struct mlx5_ifc_macsec_offload_obj_bits macsec_object;
12202 struct mlx5_ifc_modify_macsec_obj_in_bits {
12203 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12204 struct mlx5_ifc_macsec_offload_obj_bits macsec_object;
12208 MLX5_MODIFY_MACSEC_BITMASK_EPN_OVERLAP = BIT(0),
12209 MLX5_MODIFY_MACSEC_BITMASK_EPN_MSB = BIT(1),
12212 struct mlx5_ifc_query_macsec_obj_out_bits {
12213 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12214 struct mlx5_ifc_macsec_offload_obj_bits macsec_object;
12217 struct mlx5_ifc_wrapped_dek_bits {
12220 u8 reserved_at_60[0x20];
12224 u8 reserved_at_82[0x2];
12225 u8 key2_invalid[0x1];
12226 u8 reserved_at_85[0x3];
12229 u8 key_purpose[0x5];
12230 u8 reserved_at_a5[0x13];
12233 u8 reserved_at_c0[0x40];
12235 u8 key1[0x8][0x20];
12237 u8 key2[0x8][0x20];
12239 u8 reserved_at_300[0x40];
12242 u8 reserved_at_341[0x1f];
12244 u8 reserved_at_360[0x20];
12249 struct mlx5_ifc_encryption_key_obj_bits {
12250 u8 modify_field_select[0x40];
12253 u8 sw_wrapped[0x1];
12254 u8 reserved_at_49[0xb];
12256 u8 reserved_at_58[0x4];
12257 u8 key_purpose[0x4];
12259 u8 reserved_at_60[0x8];
12262 u8 reserved_at_80[0x100];
12266 u8 reserved_at_1c0[0x40];
12270 u8 sw_wrapped_dek[8][0x80];
12272 u8 reserved_at_a00[0x600];
12275 struct mlx5_ifc_create_encryption_key_in_bits {
12276 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12277 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object;
12280 struct mlx5_ifc_modify_encryption_key_in_bits {
12281 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12282 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object;
12286 MLX5_FLOW_METER_MODE_BYTES_IP_LENGTH = 0x0,
12287 MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2 = 0x1,
12288 MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2_IPG = 0x2,
12289 MLX5_FLOW_METER_MODE_NUM_PACKETS = 0x3,
12292 struct mlx5_ifc_flow_meter_parameters_bits {
12294 u8 bucket_overflow[0x1];
12295 u8 start_color[0x2];
12296 u8 both_buckets_on_green[0x1];
12297 u8 reserved_at_5[0x1];
12298 u8 meter_mode[0x2];
12299 u8 reserved_at_8[0x18];
12301 u8 reserved_at_20[0x20];
12303 u8 reserved_at_40[0x3];
12304 u8 cbs_exponent[0x5];
12305 u8 cbs_mantissa[0x8];
12306 u8 reserved_at_50[0x3];
12307 u8 cir_exponent[0x5];
12308 u8 cir_mantissa[0x8];
12310 u8 reserved_at_60[0x20];
12312 u8 reserved_at_80[0x3];
12313 u8 ebs_exponent[0x5];
12314 u8 ebs_mantissa[0x8];
12315 u8 reserved_at_90[0x3];
12316 u8 eir_exponent[0x5];
12317 u8 eir_mantissa[0x8];
12319 u8 reserved_at_a0[0x60];
12322 struct mlx5_ifc_flow_meter_aso_obj_bits {
12323 u8 modify_field_select[0x40];
12325 u8 reserved_at_40[0x40];
12327 u8 reserved_at_80[0x8];
12328 u8 meter_aso_access_pd[0x18];
12330 u8 reserved_at_a0[0x160];
12332 struct mlx5_ifc_flow_meter_parameters_bits flow_meter_parameters[2];
12335 struct mlx5_ifc_create_flow_meter_aso_obj_in_bits {
12336 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
12337 struct mlx5_ifc_flow_meter_aso_obj_bits flow_meter_aso_obj;
12340 struct mlx5_ifc_int_kek_obj_bits {
12341 u8 modify_field_select[0x40];
12345 u8 reserved_at_49[0xb];
12347 u8 reserved_at_58[0x8];
12349 u8 reserved_at_60[0x8];
12352 u8 reserved_at_80[0x180];
12355 u8 reserved_at_600[0x200];
12358 struct mlx5_ifc_create_int_kek_obj_in_bits {
12359 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12360 struct mlx5_ifc_int_kek_obj_bits int_kek_object;
12363 struct mlx5_ifc_create_int_kek_obj_out_bits {
12364 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12365 struct mlx5_ifc_int_kek_obj_bits int_kek_object;
12368 struct mlx5_ifc_sampler_obj_bits {
12369 u8 modify_field_select[0x40];
12371 u8 table_type[0x8];
12373 u8 reserved_at_50[0xf];
12374 u8 ignore_flow_level[0x1];
12376 u8 sample_ratio[0x20];
12378 u8 reserved_at_80[0x8];
12379 u8 sample_table_id[0x18];
12381 u8 reserved_at_a0[0x8];
12382 u8 default_table_id[0x18];
12384 u8 sw_steering_icm_address_rx[0x40];
12385 u8 sw_steering_icm_address_tx[0x40];
12387 u8 reserved_at_140[0xa0];
12390 struct mlx5_ifc_create_sampler_obj_in_bits {
12391 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12392 struct mlx5_ifc_sampler_obj_bits sampler_object;
12395 struct mlx5_ifc_query_sampler_obj_out_bits {
12396 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12397 struct mlx5_ifc_sampler_obj_bits sampler_object;
12401 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_128 = 0x0,
12402 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_256 = 0x1,
12406 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_TLS = 0x1,
12407 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_IPSEC = 0x2,
12408 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_MACSEC = 0x4,
12411 struct mlx5_ifc_tls_static_params_bits {
12413 u8 tls_version[0x4];
12415 u8 reserved_at_8[0x14];
12416 u8 encryption_standard[0x4];
12418 u8 reserved_at_20[0x20];
12420 u8 initial_record_number[0x40];
12422 u8 resync_tcp_sn[0x20];
12426 u8 implicit_iv[0x40];
12428 u8 reserved_at_100[0x8];
12429 u8 dek_index[0x18];
12431 u8 reserved_at_120[0xe0];
12434 struct mlx5_ifc_tls_progress_params_bits {
12435 u8 next_record_tcp_sn[0x20];
12437 u8 hw_resync_tcp_sn[0x20];
12439 u8 record_tracker_state[0x2];
12440 u8 auth_state[0x2];
12441 u8 reserved_at_44[0x4];
12442 u8 hw_offset_record_number[0x18];
12446 MLX5_MTT_PERM_READ = 1 << 0,
12447 MLX5_MTT_PERM_WRITE = 1 << 1,
12448 MLX5_MTT_PERM_RW = MLX5_MTT_PERM_READ | MLX5_MTT_PERM_WRITE,
12452 MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_INITIATOR = 0x0,
12453 MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_RESPONDER = 0x1,
12456 struct mlx5_ifc_suspend_vhca_in_bits {
12460 u8 reserved_at_20[0x10];
12463 u8 reserved_at_40[0x10];
12466 u8 reserved_at_60[0x20];
12469 struct mlx5_ifc_suspend_vhca_out_bits {
12471 u8 reserved_at_8[0x18];
12475 u8 reserved_at_40[0x40];
12479 MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_RESPONDER = 0x0,
12480 MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_INITIATOR = 0x1,
12483 struct mlx5_ifc_resume_vhca_in_bits {
12487 u8 reserved_at_20[0x10];
12490 u8 reserved_at_40[0x10];
12493 u8 reserved_at_60[0x20];
12496 struct mlx5_ifc_resume_vhca_out_bits {
12498 u8 reserved_at_8[0x18];
12502 u8 reserved_at_40[0x40];
12505 struct mlx5_ifc_query_vhca_migration_state_in_bits {
12509 u8 reserved_at_20[0x10];
12512 u8 incremental[0x1];
12514 u8 reserved_at_42[0xe];
12517 u8 reserved_at_60[0x20];
12520 struct mlx5_ifc_query_vhca_migration_state_out_bits {
12522 u8 reserved_at_8[0x18];
12526 u8 reserved_at_40[0x40];
12528 u8 required_umem_size[0x20];
12530 u8 reserved_at_a0[0x20];
12532 u8 remaining_total_size[0x40];
12534 u8 reserved_at_100[0x100];
12537 struct mlx5_ifc_save_vhca_state_in_bits {
12541 u8 reserved_at_20[0x10];
12544 u8 incremental[0x1];
12546 u8 reserved_at_42[0xe];
12549 u8 reserved_at_60[0x20];
12558 struct mlx5_ifc_save_vhca_state_out_bits {
12560 u8 reserved_at_8[0x18];
12564 u8 actual_image_size[0x20];
12566 u8 next_required_umem_size[0x20];
12569 struct mlx5_ifc_load_vhca_state_in_bits {
12573 u8 reserved_at_20[0x10];
12576 u8 reserved_at_40[0x10];
12579 u8 reserved_at_60[0x20];
12588 struct mlx5_ifc_load_vhca_state_out_bits {
12590 u8 reserved_at_8[0x18];
12594 u8 reserved_at_40[0x40];
12597 struct mlx5_ifc_adv_virtualization_cap_bits {
12598 u8 reserved_at_0[0x3];
12599 u8 pg_track_log_max_num[0x5];
12600 u8 pg_track_max_num_range[0x8];
12601 u8 pg_track_log_min_addr_space[0x8];
12602 u8 pg_track_log_max_addr_space[0x8];
12604 u8 reserved_at_20[0x3];
12605 u8 pg_track_log_min_msg_size[0x5];
12606 u8 reserved_at_28[0x3];
12607 u8 pg_track_log_max_msg_size[0x5];
12608 u8 reserved_at_30[0x3];
12609 u8 pg_track_log_min_page_size[0x5];
12610 u8 reserved_at_38[0x3];
12611 u8 pg_track_log_max_page_size[0x5];
12613 u8 reserved_at_40[0x7c0];
12616 struct mlx5_ifc_page_track_report_entry_bits {
12617 u8 dirty_address_high[0x20];
12619 u8 dirty_address_low[0x20];
12623 MLX5_PAGE_TRACK_STATE_TRACKING,
12624 MLX5_PAGE_TRACK_STATE_REPORTING,
12625 MLX5_PAGE_TRACK_STATE_ERROR,
12628 struct mlx5_ifc_page_track_range_bits {
12629 u8 start_address[0x40];
12634 struct mlx5_ifc_page_track_bits {
12635 u8 modify_field_select[0x40];
12637 u8 reserved_at_40[0x10];
12640 u8 reserved_at_60[0x20];
12643 u8 track_type[0x4];
12644 u8 log_addr_space_size[0x8];
12645 u8 reserved_at_90[0x3];
12646 u8 log_page_size[0x5];
12647 u8 reserved_at_98[0x3];
12648 u8 log_msg_size[0x5];
12650 u8 reserved_at_a0[0x8];
12651 u8 reporting_qpn[0x18];
12653 u8 reserved_at_c0[0x18];
12654 u8 num_ranges[0x8];
12656 u8 reserved_at_e0[0x20];
12658 u8 range_start_address[0x40];
12662 struct mlx5_ifc_page_track_range_bits track_range[0];
12665 struct mlx5_ifc_create_page_track_obj_in_bits {
12666 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12667 struct mlx5_ifc_page_track_bits obj_context;
12670 struct mlx5_ifc_modify_page_track_obj_in_bits {
12671 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12672 struct mlx5_ifc_page_track_bits obj_context;
12675 struct mlx5_ifc_msecq_reg_bits {
12676 u8 reserved_at_0[0x20];
12678 u8 reserved_at_20[0x12];
12679 u8 network_option[0x2];
12680 u8 local_ssm_code[0x4];
12681 u8 local_enhanced_ssm_code[0x8];
12683 u8 local_clock_identity[0x40];
12685 u8 reserved_at_80[0x180];
12689 MLX5_MSEES_FIELD_SELECT_ENABLE = BIT(0),
12690 MLX5_MSEES_FIELD_SELECT_ADMIN_STATUS = BIT(1),
12691 MLX5_MSEES_FIELD_SELECT_ADMIN_FREQ_MEASURE = BIT(2),
12694 enum mlx5_msees_admin_status {
12695 MLX5_MSEES_ADMIN_STATUS_FREE_RUNNING = 0x0,
12696 MLX5_MSEES_ADMIN_STATUS_TRACK = 0x1,
12699 enum mlx5_msees_oper_status {
12700 MLX5_MSEES_OPER_STATUS_FREE_RUNNING = 0x0,
12701 MLX5_MSEES_OPER_STATUS_SELF_TRACK = 0x1,
12702 MLX5_MSEES_OPER_STATUS_OTHER_TRACK = 0x2,
12703 MLX5_MSEES_OPER_STATUS_HOLDOVER = 0x3,
12704 MLX5_MSEES_OPER_STATUS_FAIL_HOLDOVER = 0x4,
12705 MLX5_MSEES_OPER_STATUS_FAIL_FREE_RUNNING = 0x5,
12708 struct mlx5_ifc_msees_reg_bits {
12709 u8 reserved_at_0[0x8];
12710 u8 local_port[0x8];
12713 u8 reserved_at_14[0xc];
12715 u8 field_select[0x20];
12717 u8 admin_status[0x4];
12718 u8 oper_status[0x4];
12720 u8 reserved_at_49[0xc];
12721 u8 admin_freq_measure[0x1];
12722 u8 oper_freq_measure[0x1];
12723 u8 failure_reason[0x9];
12725 u8 frequency_diff[0x20];
12727 u8 reserved_at_80[0x180];
12730 #endif /* MLX5_IFC_H */