2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <linux/firmware.h>
28 #include "amdgpu_uvd.h"
30 #include "uvd/uvd_6_0_d.h"
31 #include "uvd/uvd_6_0_sh_mask.h"
32 #include "oss/oss_2_0_d.h"
33 #include "oss/oss_2_0_sh_mask.h"
34 #include "smu/smu_7_1_3_d.h"
35 #include "smu/smu_7_1_3_sh_mask.h"
36 #include "bif/bif_5_1_d.h"
37 #include "gmc/gmc_8_1_d.h"
39 #include "ivsrcid/ivsrcid_vislands30.h"
41 /* Polaris10/11/12 firmware version */
42 #define FW_1_130_16 ((1 << 24) | (130 << 16) | (16 << 8))
44 static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
45 static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
47 static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
48 static int uvd_v6_0_start(struct amdgpu_device *adev);
49 static void uvd_v6_0_stop(struct amdgpu_device *adev);
50 static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
51 static int uvd_v6_0_set_clockgating_state(struct amdgpu_ip_block *ip_block,
52 enum amd_clockgating_state state);
53 static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
57 * uvd_v6_0_enc_support - get encode support status
59 * @adev: amdgpu_device pointer
61 * Returns the current hardware encode support status
63 static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
65 return ((adev->asic_type >= CHIP_POLARIS10) &&
66 (adev->asic_type <= CHIP_VEGAM) &&
67 (!adev->uvd.fw_version || adev->uvd.fw_version >= FW_1_130_16));
71 * uvd_v6_0_ring_get_rptr - get read pointer
73 * @ring: amdgpu_ring pointer
75 * Returns the current hardware read pointer
77 static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
79 struct amdgpu_device *adev = ring->adev;
81 return RREG32(mmUVD_RBC_RB_RPTR);
85 * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
87 * @ring: amdgpu_ring pointer
89 * Returns the current hardware enc read pointer
91 static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
93 struct amdgpu_device *adev = ring->adev;
95 if (ring == &adev->uvd.inst->ring_enc[0])
96 return RREG32(mmUVD_RB_RPTR);
98 return RREG32(mmUVD_RB_RPTR2);
101 * uvd_v6_0_ring_get_wptr - get write pointer
103 * @ring: amdgpu_ring pointer
105 * Returns the current hardware write pointer
107 static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
109 struct amdgpu_device *adev = ring->adev;
111 return RREG32(mmUVD_RBC_RB_WPTR);
115 * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
117 * @ring: amdgpu_ring pointer
119 * Returns the current hardware enc write pointer
121 static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
123 struct amdgpu_device *adev = ring->adev;
125 if (ring == &adev->uvd.inst->ring_enc[0])
126 return RREG32(mmUVD_RB_WPTR);
128 return RREG32(mmUVD_RB_WPTR2);
132 * uvd_v6_0_ring_set_wptr - set write pointer
134 * @ring: amdgpu_ring pointer
136 * Commits the write pointer to the hardware
138 static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
140 struct amdgpu_device *adev = ring->adev;
142 WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
146 * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
148 * @ring: amdgpu_ring pointer
150 * Commits the enc write pointer to the hardware
152 static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
154 struct amdgpu_device *adev = ring->adev;
156 if (ring == &adev->uvd.inst->ring_enc[0])
157 WREG32(mmUVD_RB_WPTR,
158 lower_32_bits(ring->wptr));
160 WREG32(mmUVD_RB_WPTR2,
161 lower_32_bits(ring->wptr));
165 * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
167 * @ring: the engine to test on
170 static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
172 struct amdgpu_device *adev = ring->adev;
177 r = amdgpu_ring_alloc(ring, 16);
181 rptr = amdgpu_ring_get_rptr(ring);
183 amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
184 amdgpu_ring_commit(ring);
186 for (i = 0; i < adev->usec_timeout; i++) {
187 if (amdgpu_ring_get_rptr(ring) != rptr)
192 if (i >= adev->usec_timeout)
199 * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
201 * @ring: ring we should submit the msg to
202 * @handle: session handle to use
203 * @bo: amdgpu object for which we query the offset
204 * @fence: optional fence to return
206 * Open up a stream for HW test
208 static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
209 struct amdgpu_bo *bo,
210 struct dma_fence **fence)
212 const unsigned ib_size_dw = 16;
213 struct amdgpu_job *job;
214 struct amdgpu_ib *ib;
215 struct dma_fence *f = NULL;
219 r = amdgpu_job_alloc_with_ib(ring->adev, NULL, NULL, ib_size_dw * 4,
220 AMDGPU_IB_POOL_DIRECT, &job);
225 addr = amdgpu_bo_gpu_offset(bo);
228 ib->ptr[ib->length_dw++] = 0x00000018;
229 ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
230 ib->ptr[ib->length_dw++] = handle;
231 ib->ptr[ib->length_dw++] = 0x00010000;
232 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
233 ib->ptr[ib->length_dw++] = addr;
235 ib->ptr[ib->length_dw++] = 0x00000014;
236 ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
237 ib->ptr[ib->length_dw++] = 0x0000001c;
238 ib->ptr[ib->length_dw++] = 0x00000001;
239 ib->ptr[ib->length_dw++] = 0x00000000;
241 ib->ptr[ib->length_dw++] = 0x00000008;
242 ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
244 for (i = ib->length_dw; i < ib_size_dw; ++i)
247 r = amdgpu_job_submit_direct(job, ring, &f);
252 *fence = dma_fence_get(f);
257 amdgpu_job_free(job);
262 * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
264 * @ring: ring we should submit the msg to
265 * @handle: session handle to use
266 * @bo: amdgpu object for which we query the offset
267 * @fence: optional fence to return
269 * Close up a stream for HW test or if userspace failed to do so
271 static int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring,
273 struct amdgpu_bo *bo,
274 struct dma_fence **fence)
276 const unsigned ib_size_dw = 16;
277 struct amdgpu_job *job;
278 struct amdgpu_ib *ib;
279 struct dma_fence *f = NULL;
283 r = amdgpu_job_alloc_with_ib(ring->adev, NULL, NULL, ib_size_dw * 4,
284 AMDGPU_IB_POOL_DIRECT, &job);
289 addr = amdgpu_bo_gpu_offset(bo);
292 ib->ptr[ib->length_dw++] = 0x00000018;
293 ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
294 ib->ptr[ib->length_dw++] = handle;
295 ib->ptr[ib->length_dw++] = 0x00010000;
296 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
297 ib->ptr[ib->length_dw++] = addr;
299 ib->ptr[ib->length_dw++] = 0x00000014;
300 ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
301 ib->ptr[ib->length_dw++] = 0x0000001c;
302 ib->ptr[ib->length_dw++] = 0x00000001;
303 ib->ptr[ib->length_dw++] = 0x00000000;
305 ib->ptr[ib->length_dw++] = 0x00000008;
306 ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
308 for (i = ib->length_dw; i < ib_size_dw; ++i)
311 r = amdgpu_job_submit_direct(job, ring, &f);
316 *fence = dma_fence_get(f);
321 amdgpu_job_free(job);
326 * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
328 * @ring: the engine to test on
329 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
332 static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
334 struct dma_fence *fence = NULL;
335 struct amdgpu_bo *bo = ring->adev->uvd.ib_bo;
338 r = uvd_v6_0_enc_get_create_msg(ring, 1, bo, NULL);
342 r = uvd_v6_0_enc_get_destroy_msg(ring, 1, bo, &fence);
346 r = dma_fence_wait_timeout(fence, false, timeout);
353 dma_fence_put(fence);
357 static int uvd_v6_0_early_init(struct amdgpu_ip_block *ip_block)
359 struct amdgpu_device *adev = ip_block->adev;
360 adev->uvd.num_uvd_inst = 1;
362 if (!(adev->flags & AMD_IS_APU) &&
363 (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
366 uvd_v6_0_set_ring_funcs(adev);
368 if (uvd_v6_0_enc_support(adev)) {
369 adev->uvd.num_enc_rings = 2;
370 uvd_v6_0_set_enc_ring_funcs(adev);
373 uvd_v6_0_set_irq_funcs(adev);
378 static int uvd_v6_0_sw_init(struct amdgpu_ip_block *ip_block)
380 struct amdgpu_ring *ring;
382 struct amdgpu_device *adev = ip_block->adev;
385 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
390 if (uvd_v6_0_enc_support(adev)) {
391 for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
392 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP, &adev->uvd.inst->irq);
398 r = amdgpu_uvd_sw_init(adev);
402 if (!uvd_v6_0_enc_support(adev)) {
403 for (i = 0; i < adev->uvd.num_enc_rings; ++i)
404 adev->uvd.inst->ring_enc[i].funcs = NULL;
406 adev->uvd.inst->irq.num_types = 1;
407 adev->uvd.num_enc_rings = 0;
409 DRM_INFO("UVD ENC is disabled\n");
412 ring = &adev->uvd.inst->ring;
413 sprintf(ring->name, "uvd");
414 r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0,
415 AMDGPU_RING_PRIO_DEFAULT, NULL);
419 r = amdgpu_uvd_resume(adev);
423 if (uvd_v6_0_enc_support(adev)) {
424 for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
425 ring = &adev->uvd.inst->ring_enc[i];
426 sprintf(ring->name, "uvd_enc%d", i);
427 r = amdgpu_ring_init(adev, ring, 512,
428 &adev->uvd.inst->irq, 0,
429 AMDGPU_RING_PRIO_DEFAULT, NULL);
438 static int uvd_v6_0_sw_fini(struct amdgpu_ip_block *ip_block)
441 struct amdgpu_device *adev = ip_block->adev;
443 r = amdgpu_uvd_suspend(adev);
447 if (uvd_v6_0_enc_support(adev)) {
448 for (i = 0; i < adev->uvd.num_enc_rings; ++i)
449 amdgpu_ring_fini(&adev->uvd.inst->ring_enc[i]);
452 return amdgpu_uvd_sw_fini(adev);
456 * uvd_v6_0_hw_init - start and test UVD block
458 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
460 * Initialize the hardware, boot up the VCPU and do some testing
462 static int uvd_v6_0_hw_init(struct amdgpu_ip_block *ip_block)
464 struct amdgpu_device *adev = ip_block->adev;
465 struct amdgpu_ring *ring = &adev->uvd.inst->ring;
469 amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
470 uvd_v6_0_set_clockgating_state(ip_block, AMD_CG_STATE_UNGATE);
471 uvd_v6_0_enable_mgcg(adev, true);
473 r = amdgpu_ring_test_helper(ring);
477 r = amdgpu_ring_alloc(ring, 10);
479 DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
483 tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
484 amdgpu_ring_write(ring, tmp);
485 amdgpu_ring_write(ring, 0xFFFFF);
487 tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
488 amdgpu_ring_write(ring, tmp);
489 amdgpu_ring_write(ring, 0xFFFFF);
491 tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
492 amdgpu_ring_write(ring, tmp);
493 amdgpu_ring_write(ring, 0xFFFFF);
495 /* Clear timeout status bits */
496 amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
497 amdgpu_ring_write(ring, 0x8);
499 amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
500 amdgpu_ring_write(ring, 3);
502 amdgpu_ring_commit(ring);
504 if (uvd_v6_0_enc_support(adev)) {
505 for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
506 ring = &adev->uvd.inst->ring_enc[i];
507 r = amdgpu_ring_test_helper(ring);
515 if (uvd_v6_0_enc_support(adev))
516 DRM_INFO("UVD and UVD ENC initialized successfully.\n");
518 DRM_INFO("UVD initialized successfully.\n");
525 * uvd_v6_0_hw_fini - stop the hardware block
527 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
529 * Stop the UVD block, mark ring as not ready any more
531 static int uvd_v6_0_hw_fini(struct amdgpu_ip_block *ip_block)
533 struct amdgpu_device *adev = ip_block->adev;
535 cancel_delayed_work_sync(&adev->uvd.idle_work);
537 if (RREG32(mmUVD_STATUS) != 0)
543 static int uvd_v6_0_prepare_suspend(struct amdgpu_ip_block *ip_block)
545 struct amdgpu_device *adev = ip_block->adev;
547 return amdgpu_uvd_prepare_suspend(adev);
550 static int uvd_v6_0_suspend(struct amdgpu_ip_block *ip_block)
553 struct amdgpu_device *adev = ip_block->adev;
556 * Proper cleanups before halting the HW engine:
557 * - cancel the delayed idle work
558 * - enable powergating
559 * - enable clockgating
562 * TODO: to align with the VCN implementation, move the
563 * jobs for clockgating/powergating/dpm setting to
564 * ->set_powergating_state().
566 cancel_delayed_work_sync(&adev->uvd.idle_work);
568 if (adev->pm.dpm_enabled) {
569 amdgpu_dpm_enable_uvd(adev, false);
571 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
572 /* shutdown the UVD block */
573 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
575 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
579 r = uvd_v6_0_hw_fini(ip_block);
583 return amdgpu_uvd_suspend(adev);
586 static int uvd_v6_0_resume(struct amdgpu_ip_block *ip_block)
590 r = amdgpu_uvd_resume(ip_block->adev);
594 return uvd_v6_0_hw_init(ip_block);
598 * uvd_v6_0_mc_resume - memory controller programming
600 * @adev: amdgpu_device pointer
602 * Let the UVD memory controller know it's offsets
604 static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
609 /* program memory controller bits 0-27 */
610 WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
611 lower_32_bits(adev->uvd.inst->gpu_addr));
612 WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
613 upper_32_bits(adev->uvd.inst->gpu_addr));
615 offset = AMDGPU_UVD_FIRMWARE_OFFSET;
616 size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
617 WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
618 WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
621 size = AMDGPU_UVD_HEAP_SIZE;
622 WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
623 WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
626 size = AMDGPU_UVD_STACK_SIZE +
627 (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
628 WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
629 WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
631 WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
632 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
633 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
635 WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
639 static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
644 data = RREG32(mmUVD_CGC_GATE);
645 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
647 data |= UVD_CGC_GATE__SYS_MASK |
648 UVD_CGC_GATE__UDEC_MASK |
649 UVD_CGC_GATE__MPEG2_MASK |
650 UVD_CGC_GATE__RBC_MASK |
651 UVD_CGC_GATE__LMI_MC_MASK |
652 UVD_CGC_GATE__IDCT_MASK |
653 UVD_CGC_GATE__MPRD_MASK |
654 UVD_CGC_GATE__MPC_MASK |
655 UVD_CGC_GATE__LBSI_MASK |
656 UVD_CGC_GATE__LRBBM_MASK |
657 UVD_CGC_GATE__UDEC_RE_MASK |
658 UVD_CGC_GATE__UDEC_CM_MASK |
659 UVD_CGC_GATE__UDEC_IT_MASK |
660 UVD_CGC_GATE__UDEC_DB_MASK |
661 UVD_CGC_GATE__UDEC_MP_MASK |
662 UVD_CGC_GATE__WCB_MASK |
663 UVD_CGC_GATE__VCPU_MASK |
664 UVD_CGC_GATE__SCPU_MASK;
665 data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
666 UVD_SUVD_CGC_GATE__SIT_MASK |
667 UVD_SUVD_CGC_GATE__SMP_MASK |
668 UVD_SUVD_CGC_GATE__SCM_MASK |
669 UVD_SUVD_CGC_GATE__SDB_MASK |
670 UVD_SUVD_CGC_GATE__SRE_H264_MASK |
671 UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
672 UVD_SUVD_CGC_GATE__SIT_H264_MASK |
673 UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
674 UVD_SUVD_CGC_GATE__SCM_H264_MASK |
675 UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
676 UVD_SUVD_CGC_GATE__SDB_H264_MASK |
677 UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
679 data &= ~(UVD_CGC_GATE__SYS_MASK |
680 UVD_CGC_GATE__UDEC_MASK |
681 UVD_CGC_GATE__MPEG2_MASK |
682 UVD_CGC_GATE__RBC_MASK |
683 UVD_CGC_GATE__LMI_MC_MASK |
684 UVD_CGC_GATE__LMI_UMC_MASK |
685 UVD_CGC_GATE__IDCT_MASK |
686 UVD_CGC_GATE__MPRD_MASK |
687 UVD_CGC_GATE__MPC_MASK |
688 UVD_CGC_GATE__LBSI_MASK |
689 UVD_CGC_GATE__LRBBM_MASK |
690 UVD_CGC_GATE__UDEC_RE_MASK |
691 UVD_CGC_GATE__UDEC_CM_MASK |
692 UVD_CGC_GATE__UDEC_IT_MASK |
693 UVD_CGC_GATE__UDEC_DB_MASK |
694 UVD_CGC_GATE__UDEC_MP_MASK |
695 UVD_CGC_GATE__WCB_MASK |
696 UVD_CGC_GATE__VCPU_MASK |
697 UVD_CGC_GATE__SCPU_MASK);
698 data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
699 UVD_SUVD_CGC_GATE__SIT_MASK |
700 UVD_SUVD_CGC_GATE__SMP_MASK |
701 UVD_SUVD_CGC_GATE__SCM_MASK |
702 UVD_SUVD_CGC_GATE__SDB_MASK |
703 UVD_SUVD_CGC_GATE__SRE_H264_MASK |
704 UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
705 UVD_SUVD_CGC_GATE__SIT_H264_MASK |
706 UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
707 UVD_SUVD_CGC_GATE__SCM_H264_MASK |
708 UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
709 UVD_SUVD_CGC_GATE__SDB_H264_MASK |
710 UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
712 WREG32(mmUVD_CGC_GATE, data);
713 WREG32(mmUVD_SUVD_CGC_GATE, data1);
718 * uvd_v6_0_start - start UVD block
720 * @adev: amdgpu_device pointer
722 * Setup and start the UVD block
724 static int uvd_v6_0_start(struct amdgpu_device *adev)
726 struct amdgpu_ring *ring = &adev->uvd.inst->ring;
727 uint32_t rb_bufsz, tmp;
728 uint32_t lmi_swap_cntl;
729 uint32_t mp_swap_cntl;
733 WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
735 /* disable byte swapping */
739 uvd_v6_0_mc_resume(adev);
741 /* disable interupt */
742 WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
744 /* stall UMC and register bus before resetting VCPU */
745 WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
748 /* put LMI, VCPU, RBC etc... into reset */
749 WREG32(mmUVD_SOFT_RESET,
750 UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
751 UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
752 UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
753 UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
754 UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
755 UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
756 UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
757 UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
760 /* take UVD block out of reset */
761 WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
764 /* initialize UVD memory controller */
765 WREG32(mmUVD_LMI_CTRL,
766 (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
767 UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
768 UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
769 UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
770 UVD_LMI_CTRL__REQ_MODE_MASK |
771 UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
774 /* swap (8 in 32) RB and IB */
778 WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
779 WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
781 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
782 WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
783 WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
784 WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
785 WREG32(mmUVD_MPC_SET_ALU, 0);
786 WREG32(mmUVD_MPC_SET_MUX, 0x88);
788 /* take all subblocks out of reset, except VCPU */
789 WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
792 /* enable VCPU clock */
793 WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
796 WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
798 /* boot up the VCPU */
799 WREG32(mmUVD_SOFT_RESET, 0);
802 for (i = 0; i < 10; ++i) {
805 for (j = 0; j < 100; ++j) {
806 status = RREG32(mmUVD_STATUS);
815 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
816 WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
818 WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
824 DRM_ERROR("UVD not responding, giving up!!!\n");
827 /* enable master interrupt */
828 WREG32_P(mmUVD_MASTINT_EN,
829 (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
830 ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
832 /* clear the bit 4 of UVD_STATUS */
833 WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
835 /* force RBC into idle state */
836 rb_bufsz = order_base_2(ring->ring_size);
837 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
838 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
839 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
840 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
841 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
842 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
843 WREG32(mmUVD_RBC_RB_CNTL, tmp);
845 /* set the write pointer delay */
846 WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
848 /* set the wb address */
849 WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
851 /* program the RB_BASE for ring buffer */
852 WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
853 lower_32_bits(ring->gpu_addr));
854 WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
855 upper_32_bits(ring->gpu_addr));
857 /* Initialize the ring buffer's read and write pointers */
858 WREG32(mmUVD_RBC_RB_RPTR, 0);
860 ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
861 WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
863 WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
865 if (uvd_v6_0_enc_support(adev)) {
866 ring = &adev->uvd.inst->ring_enc[0];
867 WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
868 WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
869 WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
870 WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
871 WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
873 ring = &adev->uvd.inst->ring_enc[1];
874 WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
875 WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
876 WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
877 WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
878 WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
885 * uvd_v6_0_stop - stop UVD block
887 * @adev: amdgpu_device pointer
891 static void uvd_v6_0_stop(struct amdgpu_device *adev)
893 /* force RBC into idle state */
894 WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
896 /* Stall UMC and register bus before resetting VCPU */
897 WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
900 /* put VCPU into reset */
901 WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
904 /* disable VCPU clock */
905 WREG32(mmUVD_VCPU_CNTL, 0x0);
907 /* Unstall UMC and register bus */
908 WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
910 WREG32(mmUVD_STATUS, 0);
914 * uvd_v6_0_ring_emit_fence - emit an fence & trap command
916 * @ring: amdgpu_ring pointer
918 * @seq: sequence number
919 * @flags: fence related flags
921 * Write a fence and a trap command to the ring.
923 static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
926 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
928 amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
929 amdgpu_ring_write(ring, seq);
930 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
931 amdgpu_ring_write(ring, addr & 0xffffffff);
932 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
933 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
934 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
935 amdgpu_ring_write(ring, 0);
937 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
938 amdgpu_ring_write(ring, 0);
939 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
940 amdgpu_ring_write(ring, 0);
941 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
942 amdgpu_ring_write(ring, 2);
946 * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
948 * @ring: amdgpu_ring pointer
950 * @seq: sequence number
951 * @flags: fence related flags
953 * Write enc a fence and a trap command to the ring.
955 static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
956 u64 seq, unsigned flags)
958 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
960 amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
961 amdgpu_ring_write(ring, addr);
962 amdgpu_ring_write(ring, upper_32_bits(addr));
963 amdgpu_ring_write(ring, seq);
964 amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
968 * uvd_v6_0_ring_emit_hdp_flush - skip HDP flushing
970 * @ring: amdgpu_ring pointer
972 static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
974 /* The firmware doesn't seem to like touching registers at this point. */
978 * uvd_v6_0_ring_test_ring - register write test
980 * @ring: amdgpu_ring pointer
982 * Test if we can successfully write to the context register
984 static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
986 struct amdgpu_device *adev = ring->adev;
991 WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
992 r = amdgpu_ring_alloc(ring, 3);
996 amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
997 amdgpu_ring_write(ring, 0xDEADBEEF);
998 amdgpu_ring_commit(ring);
999 for (i = 0; i < adev->usec_timeout; i++) {
1000 tmp = RREG32(mmUVD_CONTEXT_ID);
1001 if (tmp == 0xDEADBEEF)
1006 if (i >= adev->usec_timeout)
1013 * uvd_v6_0_ring_emit_ib - execute indirect buffer
1015 * @ring: amdgpu_ring pointer
1016 * @job: job to retrieve vmid from
1017 * @ib: indirect buffer to execute
1020 * Write ring commands to execute the indirect buffer
1022 static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
1023 struct amdgpu_job *job,
1024 struct amdgpu_ib *ib,
1027 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1029 amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
1030 amdgpu_ring_write(ring, vmid);
1032 amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
1033 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
1034 amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
1035 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
1036 amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
1037 amdgpu_ring_write(ring, ib->length_dw);
1041 * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
1043 * @ring: amdgpu_ring pointer
1044 * @job: job to retrive vmid from
1045 * @ib: indirect buffer to execute
1048 * Write enc ring commands to execute the indirect buffer
1050 static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
1051 struct amdgpu_job *job,
1052 struct amdgpu_ib *ib,
1055 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1057 amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
1058 amdgpu_ring_write(ring, vmid);
1059 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
1060 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
1061 amdgpu_ring_write(ring, ib->length_dw);
1064 static void uvd_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
1065 uint32_t reg, uint32_t val)
1067 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
1068 amdgpu_ring_write(ring, reg << 2);
1069 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
1070 amdgpu_ring_write(ring, val);
1071 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
1072 amdgpu_ring_write(ring, 0x8);
1075 static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1076 unsigned vmid, uint64_t pd_addr)
1078 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
1080 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
1081 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1082 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
1083 amdgpu_ring_write(ring, 0);
1084 amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
1085 amdgpu_ring_write(ring, 1 << vmid); /* mask */
1086 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
1087 amdgpu_ring_write(ring, 0xC);
1090 static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
1092 uint32_t seq = ring->fence_drv.sync_seq;
1093 uint64_t addr = ring->fence_drv.gpu_addr;
1095 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
1096 amdgpu_ring_write(ring, lower_32_bits(addr));
1097 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
1098 amdgpu_ring_write(ring, upper_32_bits(addr));
1099 amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
1100 amdgpu_ring_write(ring, 0xffffffff); /* mask */
1101 amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
1102 amdgpu_ring_write(ring, seq);
1103 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
1104 amdgpu_ring_write(ring, 0xE);
1107 static void uvd_v6_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
1111 WARN_ON(ring->wptr % 2 || count % 2);
1113 for (i = 0; i < count / 2; i++) {
1114 amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
1115 amdgpu_ring_write(ring, 0);
1119 static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
1121 uint32_t seq = ring->fence_drv.sync_seq;
1122 uint64_t addr = ring->fence_drv.gpu_addr;
1124 amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
1125 amdgpu_ring_write(ring, lower_32_bits(addr));
1126 amdgpu_ring_write(ring, upper_32_bits(addr));
1127 amdgpu_ring_write(ring, seq);
1130 static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
1132 amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
1135 static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
1136 unsigned int vmid, uint64_t pd_addr)
1138 amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
1139 amdgpu_ring_write(ring, vmid);
1140 amdgpu_ring_write(ring, pd_addr >> 12);
1142 amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
1143 amdgpu_ring_write(ring, vmid);
1146 static bool uvd_v6_0_is_idle(void *handle)
1148 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1150 return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
1153 static int uvd_v6_0_wait_for_idle(struct amdgpu_ip_block *ip_block)
1156 struct amdgpu_device *adev = ip_block->adev;
1158 for (i = 0; i < adev->usec_timeout; i++) {
1159 if (uvd_v6_0_is_idle(adev))
1165 #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
1166 static bool uvd_v6_0_check_soft_reset(struct amdgpu_ip_block *ip_block)
1168 struct amdgpu_device *adev = ip_block->adev;
1169 u32 srbm_soft_reset = 0;
1170 u32 tmp = RREG32(mmSRBM_STATUS);
1172 if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
1173 REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
1174 (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
1175 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
1177 if (srbm_soft_reset) {
1178 adev->uvd.inst->srbm_soft_reset = srbm_soft_reset;
1181 adev->uvd.inst->srbm_soft_reset = 0;
1186 static int uvd_v6_0_pre_soft_reset(struct amdgpu_ip_block *ip_block)
1188 struct amdgpu_device *adev = ip_block->adev;
1190 if (!adev->uvd.inst->srbm_soft_reset)
1193 uvd_v6_0_stop(adev);
1197 static int uvd_v6_0_soft_reset(struct amdgpu_ip_block *ip_block)
1199 struct amdgpu_device *adev = ip_block->adev;
1200 u32 srbm_soft_reset;
1202 if (!adev->uvd.inst->srbm_soft_reset)
1204 srbm_soft_reset = adev->uvd.inst->srbm_soft_reset;
1206 if (srbm_soft_reset) {
1209 tmp = RREG32(mmSRBM_SOFT_RESET);
1210 tmp |= srbm_soft_reset;
1211 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1212 WREG32(mmSRBM_SOFT_RESET, tmp);
1213 tmp = RREG32(mmSRBM_SOFT_RESET);
1217 tmp &= ~srbm_soft_reset;
1218 WREG32(mmSRBM_SOFT_RESET, tmp);
1219 tmp = RREG32(mmSRBM_SOFT_RESET);
1221 /* Wait a little for things to settle down */
1228 static int uvd_v6_0_post_soft_reset(struct amdgpu_ip_block *ip_block)
1230 struct amdgpu_device *adev = ip_block->adev;
1232 if (!adev->uvd.inst->srbm_soft_reset)
1237 return uvd_v6_0_start(adev);
1240 static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
1241 struct amdgpu_irq_src *source,
1243 enum amdgpu_interrupt_state state)
1249 static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
1250 struct amdgpu_irq_src *source,
1251 struct amdgpu_iv_entry *entry)
1253 bool int_handled = true;
1254 DRM_DEBUG("IH: UVD TRAP\n");
1256 switch (entry->src_id) {
1258 amdgpu_fence_process(&adev->uvd.inst->ring);
1261 if (likely(uvd_v6_0_enc_support(adev)))
1262 amdgpu_fence_process(&adev->uvd.inst->ring_enc[0]);
1264 int_handled = false;
1267 if (likely(uvd_v6_0_enc_support(adev)))
1268 amdgpu_fence_process(&adev->uvd.inst->ring_enc[1]);
1270 int_handled = false;
1275 DRM_ERROR("Unhandled interrupt: %d %d\n",
1276 entry->src_id, entry->src_data[0]);
1281 static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
1283 uint32_t data1, data3;
1285 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
1286 data3 = RREG32(mmUVD_CGC_GATE);
1288 data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
1289 UVD_SUVD_CGC_GATE__SIT_MASK |
1290 UVD_SUVD_CGC_GATE__SMP_MASK |
1291 UVD_SUVD_CGC_GATE__SCM_MASK |
1292 UVD_SUVD_CGC_GATE__SDB_MASK |
1293 UVD_SUVD_CGC_GATE__SRE_H264_MASK |
1294 UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
1295 UVD_SUVD_CGC_GATE__SIT_H264_MASK |
1296 UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
1297 UVD_SUVD_CGC_GATE__SCM_H264_MASK |
1298 UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
1299 UVD_SUVD_CGC_GATE__SDB_H264_MASK |
1300 UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
1303 data3 |= (UVD_CGC_GATE__SYS_MASK |
1304 UVD_CGC_GATE__UDEC_MASK |
1305 UVD_CGC_GATE__MPEG2_MASK |
1306 UVD_CGC_GATE__RBC_MASK |
1307 UVD_CGC_GATE__LMI_MC_MASK |
1308 UVD_CGC_GATE__LMI_UMC_MASK |
1309 UVD_CGC_GATE__IDCT_MASK |
1310 UVD_CGC_GATE__MPRD_MASK |
1311 UVD_CGC_GATE__MPC_MASK |
1312 UVD_CGC_GATE__LBSI_MASK |
1313 UVD_CGC_GATE__LRBBM_MASK |
1314 UVD_CGC_GATE__UDEC_RE_MASK |
1315 UVD_CGC_GATE__UDEC_CM_MASK |
1316 UVD_CGC_GATE__UDEC_IT_MASK |
1317 UVD_CGC_GATE__UDEC_DB_MASK |
1318 UVD_CGC_GATE__UDEC_MP_MASK |
1319 UVD_CGC_GATE__WCB_MASK |
1320 UVD_CGC_GATE__JPEG_MASK |
1321 UVD_CGC_GATE__SCPU_MASK |
1322 UVD_CGC_GATE__JPEG2_MASK);
1323 /* only in pg enabled, we can gate clock to vcpu*/
1324 if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
1325 data3 |= UVD_CGC_GATE__VCPU_MASK;
1327 data3 &= ~UVD_CGC_GATE__REGS_MASK;
1332 WREG32(mmUVD_SUVD_CGC_GATE, data1);
1333 WREG32(mmUVD_CGC_GATE, data3);
1336 static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
1338 uint32_t data, data2;
1340 data = RREG32(mmUVD_CGC_CTRL);
1341 data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
1344 data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
1345 UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
1348 data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
1349 (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
1350 (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
1352 data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
1353 UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
1354 UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
1355 UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
1356 UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
1357 UVD_CGC_CTRL__SYS_MODE_MASK |
1358 UVD_CGC_CTRL__UDEC_MODE_MASK |
1359 UVD_CGC_CTRL__MPEG2_MODE_MASK |
1360 UVD_CGC_CTRL__REGS_MODE_MASK |
1361 UVD_CGC_CTRL__RBC_MODE_MASK |
1362 UVD_CGC_CTRL__LMI_MC_MODE_MASK |
1363 UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
1364 UVD_CGC_CTRL__IDCT_MODE_MASK |
1365 UVD_CGC_CTRL__MPRD_MODE_MASK |
1366 UVD_CGC_CTRL__MPC_MODE_MASK |
1367 UVD_CGC_CTRL__LBSI_MODE_MASK |
1368 UVD_CGC_CTRL__LRBBM_MODE_MASK |
1369 UVD_CGC_CTRL__WCB_MODE_MASK |
1370 UVD_CGC_CTRL__VCPU_MODE_MASK |
1371 UVD_CGC_CTRL__JPEG_MODE_MASK |
1372 UVD_CGC_CTRL__SCPU_MODE_MASK |
1373 UVD_CGC_CTRL__JPEG2_MODE_MASK);
1374 data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
1375 UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
1376 UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
1377 UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
1378 UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
1380 WREG32(mmUVD_CGC_CTRL, data);
1381 WREG32(mmUVD_SUVD_CGC_CTRL, data2);
1385 static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
1387 uint32_t data, data1, cgc_flags, suvd_flags;
1389 data = RREG32(mmUVD_CGC_GATE);
1390 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
1392 cgc_flags = UVD_CGC_GATE__SYS_MASK |
1393 UVD_CGC_GATE__UDEC_MASK |
1394 UVD_CGC_GATE__MPEG2_MASK |
1395 UVD_CGC_GATE__RBC_MASK |
1396 UVD_CGC_GATE__LMI_MC_MASK |
1397 UVD_CGC_GATE__IDCT_MASK |
1398 UVD_CGC_GATE__MPRD_MASK |
1399 UVD_CGC_GATE__MPC_MASK |
1400 UVD_CGC_GATE__LBSI_MASK |
1401 UVD_CGC_GATE__LRBBM_MASK |
1402 UVD_CGC_GATE__UDEC_RE_MASK |
1403 UVD_CGC_GATE__UDEC_CM_MASK |
1404 UVD_CGC_GATE__UDEC_IT_MASK |
1405 UVD_CGC_GATE__UDEC_DB_MASK |
1406 UVD_CGC_GATE__UDEC_MP_MASK |
1407 UVD_CGC_GATE__WCB_MASK |
1408 UVD_CGC_GATE__VCPU_MASK |
1409 UVD_CGC_GATE__SCPU_MASK |
1410 UVD_CGC_GATE__JPEG_MASK |
1411 UVD_CGC_GATE__JPEG2_MASK;
1413 suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
1414 UVD_SUVD_CGC_GATE__SIT_MASK |
1415 UVD_SUVD_CGC_GATE__SMP_MASK |
1416 UVD_SUVD_CGC_GATE__SCM_MASK |
1417 UVD_SUVD_CGC_GATE__SDB_MASK;
1420 data1 |= suvd_flags;
1422 WREG32(mmUVD_CGC_GATE, data);
1423 WREG32(mmUVD_SUVD_CGC_GATE, data1);
1427 static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
1432 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
1433 data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
1435 WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
1437 orig = data = RREG32(mmUVD_CGC_CTRL);
1438 data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
1440 WREG32(mmUVD_CGC_CTRL, data);
1442 data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
1444 WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
1446 orig = data = RREG32(mmUVD_CGC_CTRL);
1447 data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
1449 WREG32(mmUVD_CGC_CTRL, data);
1453 static int uvd_v6_0_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1454 enum amd_clockgating_state state)
1456 struct amdgpu_device *adev = ip_block->adev;
1457 bool enable = (state == AMD_CG_STATE_GATE);
1460 /* wait for STATUS to clear */
1461 if (uvd_v6_0_wait_for_idle(ip_block))
1463 uvd_v6_0_enable_clock_gating(adev, true);
1464 /* enable HW gates because UVD is idle */
1465 /* uvd_v6_0_set_hw_clock_gating(adev); */
1467 /* disable HW gating and enable Sw gating */
1468 uvd_v6_0_enable_clock_gating(adev, false);
1470 uvd_v6_0_set_sw_clock_gating(adev);
1474 static int uvd_v6_0_set_powergating_state(struct amdgpu_ip_block *ip_block,
1475 enum amd_powergating_state state)
1477 /* This doesn't actually powergate the UVD block.
1478 * That's done in the dpm code via the SMC. This
1479 * just re-inits the block as necessary. The actual
1480 * gating still happens in the dpm code. We should
1481 * revisit this when there is a cleaner line between
1482 * the smc and the hw blocks
1484 struct amdgpu_device *adev = ip_block->adev;
1487 WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
1489 if (state == AMD_PG_STATE_GATE) {
1490 uvd_v6_0_stop(adev);
1492 ret = uvd_v6_0_start(adev);
1501 static void uvd_v6_0_get_clockgating_state(void *handle, u64 *flags)
1503 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1506 mutex_lock(&adev->pm.mutex);
1508 if (adev->flags & AMD_IS_APU)
1509 data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
1511 data = RREG32_SMC(ixCURRENT_PG_STATUS);
1513 if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
1514 DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
1518 /* AMD_CG_SUPPORT_UVD_MGCG */
1519 data = RREG32(mmUVD_CGC_CTRL);
1520 if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
1521 *flags |= AMD_CG_SUPPORT_UVD_MGCG;
1524 mutex_unlock(&adev->pm.mutex);
1527 static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
1529 .early_init = uvd_v6_0_early_init,
1530 .sw_init = uvd_v6_0_sw_init,
1531 .sw_fini = uvd_v6_0_sw_fini,
1532 .hw_init = uvd_v6_0_hw_init,
1533 .hw_fini = uvd_v6_0_hw_fini,
1534 .prepare_suspend = uvd_v6_0_prepare_suspend,
1535 .suspend = uvd_v6_0_suspend,
1536 .resume = uvd_v6_0_resume,
1537 .is_idle = uvd_v6_0_is_idle,
1538 .wait_for_idle = uvd_v6_0_wait_for_idle,
1539 .check_soft_reset = uvd_v6_0_check_soft_reset,
1540 .pre_soft_reset = uvd_v6_0_pre_soft_reset,
1541 .soft_reset = uvd_v6_0_soft_reset,
1542 .post_soft_reset = uvd_v6_0_post_soft_reset,
1543 .set_clockgating_state = uvd_v6_0_set_clockgating_state,
1544 .set_powergating_state = uvd_v6_0_set_powergating_state,
1545 .get_clockgating_state = uvd_v6_0_get_clockgating_state,
1548 static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
1549 .type = AMDGPU_RING_TYPE_UVD,
1551 .support_64bit_ptrs = false,
1552 .no_user_fence = true,
1553 .get_rptr = uvd_v6_0_ring_get_rptr,
1554 .get_wptr = uvd_v6_0_ring_get_wptr,
1555 .set_wptr = uvd_v6_0_ring_set_wptr,
1556 .parse_cs = amdgpu_uvd_ring_parse_cs,
1558 6 + /* hdp invalidate */
1559 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
1560 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
1561 .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
1562 .emit_ib = uvd_v6_0_ring_emit_ib,
1563 .emit_fence = uvd_v6_0_ring_emit_fence,
1564 .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
1565 .test_ring = uvd_v6_0_ring_test_ring,
1566 .test_ib = amdgpu_uvd_ring_test_ib,
1567 .insert_nop = uvd_v6_0_ring_insert_nop,
1568 .pad_ib = amdgpu_ring_generic_pad_ib,
1569 .begin_use = amdgpu_uvd_ring_begin_use,
1570 .end_use = amdgpu_uvd_ring_end_use,
1571 .emit_wreg = uvd_v6_0_ring_emit_wreg,
1574 static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
1575 .type = AMDGPU_RING_TYPE_UVD,
1577 .support_64bit_ptrs = false,
1578 .no_user_fence = true,
1579 .get_rptr = uvd_v6_0_ring_get_rptr,
1580 .get_wptr = uvd_v6_0_ring_get_wptr,
1581 .set_wptr = uvd_v6_0_ring_set_wptr,
1583 6 + /* hdp invalidate */
1584 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
1585 VI_FLUSH_GPU_TLB_NUM_WREG * 6 + 8 + /* uvd_v6_0_ring_emit_vm_flush */
1586 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
1587 .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
1588 .emit_ib = uvd_v6_0_ring_emit_ib,
1589 .emit_fence = uvd_v6_0_ring_emit_fence,
1590 .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
1591 .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
1592 .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
1593 .test_ring = uvd_v6_0_ring_test_ring,
1594 .test_ib = amdgpu_uvd_ring_test_ib,
1595 .insert_nop = uvd_v6_0_ring_insert_nop,
1596 .pad_ib = amdgpu_ring_generic_pad_ib,
1597 .begin_use = amdgpu_uvd_ring_begin_use,
1598 .end_use = amdgpu_uvd_ring_end_use,
1599 .emit_wreg = uvd_v6_0_ring_emit_wreg,
1602 static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
1603 .type = AMDGPU_RING_TYPE_UVD_ENC,
1605 .nop = HEVC_ENC_CMD_NO_OP,
1606 .support_64bit_ptrs = false,
1607 .no_user_fence = true,
1608 .get_rptr = uvd_v6_0_enc_ring_get_rptr,
1609 .get_wptr = uvd_v6_0_enc_ring_get_wptr,
1610 .set_wptr = uvd_v6_0_enc_ring_set_wptr,
1612 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
1613 5 + /* uvd_v6_0_enc_ring_emit_vm_flush */
1614 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
1615 1, /* uvd_v6_0_enc_ring_insert_end */
1616 .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
1617 .emit_ib = uvd_v6_0_enc_ring_emit_ib,
1618 .emit_fence = uvd_v6_0_enc_ring_emit_fence,
1619 .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
1620 .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
1621 .test_ring = uvd_v6_0_enc_ring_test_ring,
1622 .test_ib = uvd_v6_0_enc_ring_test_ib,
1623 .insert_nop = amdgpu_ring_insert_nop,
1624 .insert_end = uvd_v6_0_enc_ring_insert_end,
1625 .pad_ib = amdgpu_ring_generic_pad_ib,
1626 .begin_use = amdgpu_uvd_ring_begin_use,
1627 .end_use = amdgpu_uvd_ring_end_use,
1630 static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
1632 if (adev->asic_type >= CHIP_POLARIS10) {
1633 adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_vm_funcs;
1634 DRM_INFO("UVD is enabled in VM mode\n");
1636 adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_phys_funcs;
1637 DRM_INFO("UVD is enabled in physical mode\n");
1641 static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
1645 for (i = 0; i < adev->uvd.num_enc_rings; ++i)
1646 adev->uvd.inst->ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
1648 DRM_INFO("UVD ENC is enabled in VM mode\n");
1651 static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
1652 .set = uvd_v6_0_set_interrupt_state,
1653 .process = uvd_v6_0_process_interrupt,
1656 static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
1658 if (uvd_v6_0_enc_support(adev))
1659 adev->uvd.inst->irq.num_types = adev->uvd.num_enc_rings + 1;
1661 adev->uvd.inst->irq.num_types = 1;
1663 adev->uvd.inst->irq.funcs = &uvd_v6_0_irq_funcs;
1666 const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
1668 .type = AMD_IP_BLOCK_TYPE_UVD,
1672 .funcs = &uvd_v6_0_ip_funcs,
1675 const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
1677 .type = AMD_IP_BLOCK_TYPE_UVD,
1681 .funcs = &uvd_v6_0_ip_funcs,
1684 const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
1686 .type = AMD_IP_BLOCK_TYPE_UVD,
1690 .funcs = &uvd_v6_0_ip_funcs,