2 * phy-ti-pipe3 - PIPE3 PHY driver.
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
19 #include <linux/module.h>
20 #include <linux/platform_device.h>
21 #include <linux/slab.h>
22 #include <linux/phy/phy.h>
24 #include <linux/clk.h>
25 #include <linux/err.h>
27 #include <linux/pm_runtime.h>
28 #include <linux/delay.h>
29 #include <linux/phy/omap_control_phy.h>
30 #include <linux/of_platform.h>
31 #include <linux/spinlock.h>
33 #define PLL_STATUS 0x00000004
34 #define PLL_GO 0x00000008
35 #define PLL_CONFIGURATION1 0x0000000C
36 #define PLL_CONFIGURATION2 0x00000010
37 #define PLL_CONFIGURATION3 0x00000014
38 #define PLL_CONFIGURATION4 0x00000020
40 #define PLL_REGM_MASK 0x001FFE00
41 #define PLL_REGM_SHIFT 0x9
42 #define PLL_REGM_F_MASK 0x0003FFFF
43 #define PLL_REGM_F_SHIFT 0x0
44 #define PLL_REGN_MASK 0x000001FE
45 #define PLL_REGN_SHIFT 0x1
46 #define PLL_SELFREQDCO_MASK 0x0000000E
47 #define PLL_SELFREQDCO_SHIFT 0x1
48 #define PLL_SD_MASK 0x0003FC00
49 #define PLL_SD_SHIFT 10
50 #define SET_PLL_GO 0x1
51 #define PLL_LDOPWDN BIT(15)
52 #define PLL_TICOPWDN BIT(16)
57 * This is an Empirical value that works, need to confirm the actual
58 * value required for the PIPE3PHY_PLL_CONFIGURATION2.PLL_IDLE status
59 * to be correctly reflected in the PIPE3PHY_PLL_STATUS register.
61 #define PLL_IDLE_TIME 100 /* in milliseconds */
62 #define PLL_LOCK_TIME 100 /* in milliseconds */
64 struct pipe3_dpll_params {
72 struct pipe3_dpll_map {
74 struct pipe3_dpll_params params;
78 void __iomem *pll_ctrl_base;
80 struct device *control_dev;
85 struct pipe3_dpll_map *dpll_map;
87 spinlock_t lock; /* serialize clock enable/disable */
88 /* the below flag is needed specifically for SATA */
92 static struct pipe3_dpll_map dpll_map_usb[] = {
93 {12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
94 {16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
95 {19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
96 {20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
97 {26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
98 {38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
102 static struct pipe3_dpll_map dpll_map_sata[] = {
103 {12000000, {1000, 7, 4, 6, 0} }, /* 12 MHz */
104 {16800000, {714, 7, 4, 6, 0} }, /* 16.8 MHz */
105 {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
106 {20000000, {600, 7, 4, 6, 0} }, /* 20 MHz */
107 {26000000, {461, 7, 4, 6, 0} }, /* 26 MHz */
108 {38400000, {312, 7, 4, 6, 0} }, /* 38.4 MHz */
109 { }, /* Terminator */
112 static inline u32 ti_pipe3_readl(void __iomem *addr, unsigned offset)
114 return __raw_readl(addr + offset);
117 static inline void ti_pipe3_writel(void __iomem *addr, unsigned offset,
120 __raw_writel(data, addr + offset);
123 static struct pipe3_dpll_params *ti_pipe3_get_dpll_params(struct ti_pipe3 *phy)
126 struct pipe3_dpll_map *dpll_map = phy->dpll_map;
128 rate = clk_get_rate(phy->sys_clk);
130 for (; dpll_map->rate; dpll_map++) {
131 if (rate == dpll_map->rate)
132 return &dpll_map->params;
135 dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
140 static int ti_pipe3_power_off(struct phy *x)
142 struct ti_pipe3 *phy = phy_get_drvdata(x);
144 omap_control_phy_power(phy->control_dev, 0);
149 static int ti_pipe3_power_on(struct phy *x)
151 struct ti_pipe3 *phy = phy_get_drvdata(x);
153 omap_control_phy_power(phy->control_dev, 1);
158 static int ti_pipe3_dpll_wait_lock(struct ti_pipe3 *phy)
161 unsigned long timeout;
163 timeout = jiffies + msecs_to_jiffies(PLL_LOCK_TIME);
166 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
169 } while (!time_after(jiffies, timeout));
171 dev_err(phy->dev, "DPLL failed to lock\n");
175 static int ti_pipe3_dpll_program(struct ti_pipe3 *phy)
178 struct pipe3_dpll_params *dpll_params;
180 dpll_params = ti_pipe3_get_dpll_params(phy);
184 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
185 val &= ~PLL_REGN_MASK;
186 val |= dpll_params->n << PLL_REGN_SHIFT;
187 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
189 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
190 val &= ~PLL_SELFREQDCO_MASK;
191 val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
192 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
194 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
195 val &= ~PLL_REGM_MASK;
196 val |= dpll_params->m << PLL_REGM_SHIFT;
197 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
199 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
200 val &= ~PLL_REGM_F_MASK;
201 val |= dpll_params->mf << PLL_REGM_F_SHIFT;
202 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
204 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
206 val |= dpll_params->sd << PLL_SD_SHIFT;
207 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
209 ti_pipe3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
211 return ti_pipe3_dpll_wait_lock(phy);
214 static int ti_pipe3_init(struct phy *x)
216 struct ti_pipe3 *phy = phy_get_drvdata(x);
221 * Set pcie_pcs register to 0x96 for proper functioning of phy
222 * as recommended in AM572x TRM SPRUHZ6, section 18.5.2.2, table
225 if (of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-pcie")) {
226 omap_control_pcie_pcs(phy->control_dev, 0x96);
230 /* Bring it out of IDLE if it is IDLE */
231 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
232 if (val & PLL_IDLE) {
234 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
235 ret = ti_pipe3_dpll_wait_lock(phy);
238 /* Program the DPLL only if not locked */
239 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
240 if (!(val & PLL_LOCK))
241 if (ti_pipe3_dpll_program(phy))
247 static int ti_pipe3_exit(struct phy *x)
249 struct ti_pipe3 *phy = phy_get_drvdata(x);
251 unsigned long timeout;
253 /* SATA DPLL can't be powered down due to Errata i783 and PCIe
254 * does not have internal DPLL
256 if (of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-sata") ||
257 of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-pcie"))
260 /* Put DPLL in IDLE mode */
261 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
263 ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
265 /* wait for LDO and Oscillator to power down */
266 timeout = jiffies + msecs_to_jiffies(PLL_IDLE_TIME);
269 val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
270 if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
272 } while (!time_after(jiffies, timeout));
274 if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
275 dev_err(phy->dev, "Failed to power down: PLL_STATUS 0x%x\n",
282 static struct phy_ops ops = {
283 .init = ti_pipe3_init,
284 .exit = ti_pipe3_exit,
285 .power_on = ti_pipe3_power_on,
286 .power_off = ti_pipe3_power_off,
287 .owner = THIS_MODULE,
290 static const struct of_device_id ti_pipe3_id_table[];
292 static int ti_pipe3_probe(struct platform_device *pdev)
294 struct ti_pipe3 *phy;
295 struct phy *generic_phy;
296 struct phy_provider *phy_provider;
297 struct resource *res;
298 struct device_node *node = pdev->dev.of_node;
299 struct device_node *control_node;
300 struct platform_device *control_pdev;
301 const struct of_device_id *match;
304 phy = devm_kzalloc(&pdev->dev, sizeof(*phy), GFP_KERNEL);
308 phy->dev = &pdev->dev;
309 spin_lock_init(&phy->lock);
311 if (!of_device_is_compatible(node, "ti,phy-pipe3-pcie")) {
312 match = of_match_device(ti_pipe3_id_table, &pdev->dev);
316 phy->dpll_map = (struct pipe3_dpll_map *)match->data;
317 if (!phy->dpll_map) {
318 dev_err(&pdev->dev, "no DPLL data\n");
322 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
324 phy->pll_ctrl_base = devm_ioremap_resource(&pdev->dev, res);
325 if (IS_ERR(phy->pll_ctrl_base))
326 return PTR_ERR(phy->pll_ctrl_base);
328 phy->sys_clk = devm_clk_get(phy->dev, "sysclk");
329 if (IS_ERR(phy->sys_clk)) {
330 dev_err(&pdev->dev, "unable to get sysclk\n");
335 phy->refclk = devm_clk_get(phy->dev, "refclk");
336 if (IS_ERR(phy->refclk)) {
337 dev_err(&pdev->dev, "unable to get refclk\n");
338 /* older DTBs have missing refclk in SATA PHY
339 * so don't bail out in case of SATA PHY.
341 if (!of_device_is_compatible(node, "ti,phy-pipe3-sata"))
342 return PTR_ERR(phy->refclk);
345 if (!of_device_is_compatible(node, "ti,phy-pipe3-sata")) {
346 phy->wkupclk = devm_clk_get(phy->dev, "wkupclk");
347 if (IS_ERR(phy->wkupclk)) {
348 dev_err(&pdev->dev, "unable to get wkupclk\n");
349 return PTR_ERR(phy->wkupclk);
352 phy->wkupclk = ERR_PTR(-ENODEV);
355 if (of_device_is_compatible(node, "ti,phy-pipe3-pcie")) {
357 clk = devm_clk_get(phy->dev, "dpll_ref");
359 dev_err(&pdev->dev, "unable to get dpll ref clk\n");
362 clk_set_rate(clk, 1500000000);
364 clk = devm_clk_get(phy->dev, "dpll_ref_m2");
366 dev_err(&pdev->dev, "unable to get dpll ref m2 clk\n");
369 clk_set_rate(clk, 100000000);
371 clk = devm_clk_get(phy->dev, "phy-div");
373 dev_err(&pdev->dev, "unable to get phy-div clk\n");
376 clk_set_rate(clk, 100000000);
378 phy->div_clk = devm_clk_get(phy->dev, "div-clk");
379 if (IS_ERR(phy->div_clk)) {
380 dev_err(&pdev->dev, "unable to get div-clk\n");
381 return PTR_ERR(phy->div_clk);
384 phy->div_clk = ERR_PTR(-ENODEV);
387 control_node = of_parse_phandle(node, "ctrl-module", 0);
389 dev_err(&pdev->dev, "Failed to get control device phandle\n");
393 control_pdev = of_find_device_by_node(control_node);
395 dev_err(&pdev->dev, "Failed to get control device\n");
399 phy->control_dev = &control_pdev->dev;
401 omap_control_phy_power(phy->control_dev, 0);
403 platform_set_drvdata(pdev, phy);
404 pm_runtime_enable(phy->dev);
406 generic_phy = devm_phy_create(phy->dev, NULL, &ops);
407 if (IS_ERR(generic_phy))
408 return PTR_ERR(generic_phy);
410 phy_set_drvdata(generic_phy, phy);
411 phy_provider = devm_of_phy_provider_register(phy->dev,
412 of_phy_simple_xlate);
413 if (IS_ERR(phy_provider))
414 return PTR_ERR(phy_provider);
416 pm_runtime_get(&pdev->dev);
421 static int ti_pipe3_remove(struct platform_device *pdev)
423 if (!pm_runtime_suspended(&pdev->dev))
424 pm_runtime_put(&pdev->dev);
425 pm_runtime_disable(&pdev->dev);
431 static int ti_pipe3_enable_refclk(struct ti_pipe3 *phy)
433 if (!IS_ERR(phy->refclk) && !phy->refclk_enabled) {
436 ret = clk_prepare_enable(phy->refclk);
438 dev_err(phy->dev, "Failed to enable refclk %d\n", ret);
441 phy->refclk_enabled = true;
447 static void ti_pipe3_disable_refclk(struct ti_pipe3 *phy)
449 if (!IS_ERR(phy->refclk))
450 clk_disable_unprepare(phy->refclk);
452 phy->refclk_enabled = false;
455 static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy)
460 spin_lock_irqsave(&phy->lock, flags);
464 ret = ti_pipe3_enable_refclk(phy);
468 if (!IS_ERR(phy->wkupclk)) {
469 ret = clk_prepare_enable(phy->wkupclk);
471 dev_err(phy->dev, "Failed to enable wkupclk %d\n", ret);
476 if (!IS_ERR(phy->div_clk)) {
477 ret = clk_prepare_enable(phy->div_clk);
479 dev_err(phy->dev, "Failed to enable div_clk %d\n", ret);
485 spin_unlock_irqrestore(&phy->lock, flags);
489 if (!IS_ERR(phy->wkupclk))
490 clk_disable_unprepare(phy->wkupclk);
493 if (!IS_ERR(phy->refclk))
494 clk_disable_unprepare(phy->refclk);
496 ti_pipe3_disable_refclk(phy);
498 spin_unlock_irqrestore(&phy->lock, flags);
502 static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy)
506 spin_lock_irqsave(&phy->lock, flags);
508 spin_unlock_irqrestore(&phy->lock, flags);
512 if (!IS_ERR(phy->wkupclk))
513 clk_disable_unprepare(phy->wkupclk);
514 /* Don't disable refclk for SATA PHY due to Errata i783 */
515 if (!of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-sata"))
516 ti_pipe3_disable_refclk(phy);
517 if (!IS_ERR(phy->div_clk))
518 clk_disable_unprepare(phy->div_clk);
519 phy->enabled = false;
520 spin_unlock_irqrestore(&phy->lock, flags);
523 static int ti_pipe3_runtime_suspend(struct device *dev)
525 struct ti_pipe3 *phy = dev_get_drvdata(dev);
527 ti_pipe3_disable_clocks(phy);
531 static int ti_pipe3_runtime_resume(struct device *dev)
533 struct ti_pipe3 *phy = dev_get_drvdata(dev);
536 ret = ti_pipe3_enable_clocks(phy);
540 static int ti_pipe3_suspend(struct device *dev)
542 struct ti_pipe3 *phy = dev_get_drvdata(dev);
544 ti_pipe3_disable_clocks(phy);
548 static int ti_pipe3_resume(struct device *dev)
550 struct ti_pipe3 *phy = dev_get_drvdata(dev);
553 ret = ti_pipe3_enable_clocks(phy);
557 pm_runtime_disable(dev);
558 pm_runtime_set_active(dev);
559 pm_runtime_enable(dev);
564 static const struct dev_pm_ops ti_pipe3_pm_ops = {
565 SET_RUNTIME_PM_OPS(ti_pipe3_runtime_suspend,
566 ti_pipe3_runtime_resume, NULL)
567 SET_SYSTEM_SLEEP_PM_OPS(ti_pipe3_suspend, ti_pipe3_resume)
570 static const struct of_device_id ti_pipe3_id_table[] = {
572 .compatible = "ti,phy-usb3",
573 .data = dpll_map_usb,
576 .compatible = "ti,omap-usb3",
577 .data = dpll_map_usb,
580 .compatible = "ti,phy-pipe3-sata",
581 .data = dpll_map_sata,
584 .compatible = "ti,phy-pipe3-pcie",
588 MODULE_DEVICE_TABLE(of, ti_pipe3_id_table);
590 static struct platform_driver ti_pipe3_driver = {
591 .probe = ti_pipe3_probe,
592 .remove = ti_pipe3_remove,
595 .pm = &ti_pipe3_pm_ops,
596 .of_match_table = ti_pipe3_id_table,
600 module_platform_driver(ti_pipe3_driver);
602 MODULE_ALIAS("platform:ti_pipe3");
603 MODULE_AUTHOR("Texas Instruments Inc.");
604 MODULE_DESCRIPTION("TI PIPE3 phy driver");
605 MODULE_LICENSE("GPL v2");