2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
28 #include <linux/i2c.h>
29 #include <linux/slab.h>
30 #include <linux/export.h>
31 #include <linux/notifier.h>
32 #include <linux/reboot.h>
34 #include <drm/drm_atomic_helper.h>
35 #include <drm/drm_crtc.h>
36 #include <drm/drm_crtc_helper.h>
37 #include <drm/drm_edid.h>
38 #include "intel_drv.h"
39 #include <drm/i915_drm.h>
42 #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
44 /* Compliance test status bits */
45 #define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46 #define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47 #define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48 #define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
55 static const struct dp_link_dpll gen4_dpll[] = {
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
62 static const struct dp_link_dpll pch_dpll[] = {
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
69 static const struct dp_link_dpll vlv_dpll[] = {
71 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
80 static const struct dp_link_dpll chv_dpll[] = {
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
86 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { 270000, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { 540000, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
94 static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
96 static const int skl_rates[] = { 162000, 216000, 270000,
97 324000, 432000, 540000 };
98 static const int default_rates[] = { 162000, 270000, 540000 };
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
107 static bool is_edp(struct intel_dp *intel_dp)
109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118 return intel_dig_port->base.base.dev;
121 static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 static void intel_dp_link_down(struct intel_dp *intel_dp);
127 static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128 static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129 static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 static void vlv_steal_power_sequencer(struct drm_device *dev,
132 static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135 intel_dp_max_link_bw(struct intel_dp *intel_dp)
137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
147 max_link_bw = DP_LINK_BW_1_62;
153 static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 u8 source_max, sink_max;
158 source_max = intel_dig_port->max_lanes;
159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
161 return min(source_max, sink_max);
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
170 * 270000 * 1 * 8 / 10 == 216000
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
182 intel_dp_link_required(int pixel_clock, int bpp)
184 return (pixel_clock * bpp + 9) / 10;
188 intel_dp_max_data_rate(int max_link_clock, int max_lanes)
190 return (max_link_clock * max_lanes * 8) / 10;
194 intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
197 struct intel_encoder *encoder = &intel_dig_port->base;
198 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
199 int max_dotclk = dev_priv->max_dotclk_freq;
202 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
204 if (type != DP_DS_PORT_TYPE_VGA)
207 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
208 intel_dp->downstream_ports);
210 if (ds_max_dotclk != 0)
211 max_dotclk = min(max_dotclk, ds_max_dotclk);
217 intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
219 if (intel_dp->num_sink_rates) {
220 *sink_rates = intel_dp->sink_rates;
221 return intel_dp->num_sink_rates;
224 *sink_rates = default_rates;
226 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
230 intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
232 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
233 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
236 if (IS_BROXTON(dev_priv)) {
237 *source_rates = bxt_rates;
238 size = ARRAY_SIZE(bxt_rates);
239 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
240 *source_rates = skl_rates;
241 size = ARRAY_SIZE(skl_rates);
243 *source_rates = default_rates;
244 size = ARRAY_SIZE(default_rates);
247 /* This depends on the fact that 5.4 is last value in the array */
248 if (!intel_dp_source_supports_hbr2(intel_dp))
254 static int intersect_rates(const int *source_rates, int source_len,
255 const int *sink_rates, int sink_len,
258 int i = 0, j = 0, k = 0;
260 while (i < source_len && j < sink_len) {
261 if (source_rates[i] == sink_rates[j]) {
262 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
264 common_rates[k] = source_rates[i];
268 } else if (source_rates[i] < sink_rates[j]) {
277 static int intel_dp_common_rates(struct intel_dp *intel_dp,
280 const int *source_rates, *sink_rates;
281 int source_len, sink_len;
283 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
284 source_len = intel_dp_source_rates(intel_dp, &source_rates);
286 return intersect_rates(source_rates, source_len,
287 sink_rates, sink_len,
291 static enum drm_mode_status
292 intel_dp_mode_valid(struct drm_connector *connector,
293 struct drm_display_mode *mode)
295 struct intel_dp *intel_dp = intel_attached_dp(connector);
296 struct intel_connector *intel_connector = to_intel_connector(connector);
297 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
298 int target_clock = mode->clock;
299 int max_rate, mode_rate, max_lanes, max_link_clock;
302 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
304 if (is_edp(intel_dp) && fixed_mode) {
305 if (mode->hdisplay > fixed_mode->hdisplay)
308 if (mode->vdisplay > fixed_mode->vdisplay)
311 target_clock = fixed_mode->clock;
314 max_link_clock = intel_dp_max_link_rate(intel_dp);
315 max_lanes = intel_dp_max_lane_count(intel_dp);
317 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
318 mode_rate = intel_dp_link_required(target_clock, 18);
320 if (mode_rate > max_rate || target_clock > max_dotclk)
321 return MODE_CLOCK_HIGH;
323 if (mode->clock < 10000)
324 return MODE_CLOCK_LOW;
326 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
327 return MODE_H_ILLEGAL;
332 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
339 for (i = 0; i < src_bytes; i++)
340 v |= ((uint32_t) src[i]) << ((3-i) * 8);
344 static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
349 for (i = 0; i < dst_bytes; i++)
350 dst[i] = src >> ((3-i) * 8);
354 intel_dp_init_panel_power_sequencer(struct drm_device *dev,
355 struct intel_dp *intel_dp);
357 intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
358 struct intel_dp *intel_dp);
360 intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
362 static void pps_lock(struct intel_dp *intel_dp)
364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
365 struct intel_encoder *encoder = &intel_dig_port->base;
366 struct drm_device *dev = encoder->base.dev;
367 struct drm_i915_private *dev_priv = to_i915(dev);
368 enum intel_display_power_domain power_domain;
371 * See vlv_power_sequencer_reset() why we need
372 * a power domain reference here.
374 power_domain = intel_display_port_aux_power_domain(encoder);
375 intel_display_power_get(dev_priv, power_domain);
377 mutex_lock(&dev_priv->pps_mutex);
380 static void pps_unlock(struct intel_dp *intel_dp)
382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
383 struct intel_encoder *encoder = &intel_dig_port->base;
384 struct drm_device *dev = encoder->base.dev;
385 struct drm_i915_private *dev_priv = to_i915(dev);
386 enum intel_display_power_domain power_domain;
388 mutex_unlock(&dev_priv->pps_mutex);
390 power_domain = intel_display_port_aux_power_domain(encoder);
391 intel_display_power_put(dev_priv, power_domain);
395 vlv_power_sequencer_kick(struct intel_dp *intel_dp)
397 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
398 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
399 enum pipe pipe = intel_dp->pps_pipe;
400 bool pll_enabled, release_cl_override = false;
401 enum dpio_phy phy = DPIO_PHY(pipe);
402 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
405 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
406 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
407 pipe_name(pipe), port_name(intel_dig_port->port)))
410 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
411 pipe_name(pipe), port_name(intel_dig_port->port));
413 /* Preserve the BIOS-computed detected bit. This is
414 * supposed to be read-only.
416 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
417 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
418 DP |= DP_PORT_WIDTH(1);
419 DP |= DP_LINK_TRAIN_PAT_1;
421 if (IS_CHERRYVIEW(dev_priv))
422 DP |= DP_PIPE_SELECT_CHV(pipe);
423 else if (pipe == PIPE_B)
424 DP |= DP_PIPEB_SELECT;
426 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
429 * The DPLL for the pipe must be enabled for this to work.
430 * So enable temporarily it if it's not already enabled.
433 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
434 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
436 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
437 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
438 DRM_ERROR("Failed to force on pll for pipe %c!\n",
445 * Similar magic as in intel_dp_enable_port().
446 * We _must_ do this port enable + disable trick
447 * to make this power seqeuencer lock onto the port.
448 * Otherwise even VDD force bit won't work.
450 I915_WRITE(intel_dp->output_reg, DP);
451 POSTING_READ(intel_dp->output_reg);
453 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
454 POSTING_READ(intel_dp->output_reg);
456 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
457 POSTING_READ(intel_dp->output_reg);
460 vlv_force_pll_off(dev_priv, pipe);
462 if (release_cl_override)
463 chv_phy_powergate_ch(dev_priv, phy, ch, false);
468 vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
470 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
471 struct drm_device *dev = intel_dig_port->base.base.dev;
472 struct drm_i915_private *dev_priv = to_i915(dev);
473 struct intel_encoder *encoder;
474 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
477 lockdep_assert_held(&dev_priv->pps_mutex);
479 /* We should never land here with regular DP ports */
480 WARN_ON(!is_edp(intel_dp));
482 if (intel_dp->pps_pipe != INVALID_PIPE)
483 return intel_dp->pps_pipe;
486 * We don't have power sequencer currently.
487 * Pick one that's not used by other ports.
489 for_each_intel_encoder(dev, encoder) {
490 struct intel_dp *tmp;
492 if (encoder->type != INTEL_OUTPUT_EDP)
495 tmp = enc_to_intel_dp(&encoder->base);
497 if (tmp->pps_pipe != INVALID_PIPE)
498 pipes &= ~(1 << tmp->pps_pipe);
502 * Didn't find one. This should not happen since there
503 * are two power sequencers and up to two eDP ports.
505 if (WARN_ON(pipes == 0))
508 pipe = ffs(pipes) - 1;
510 vlv_steal_power_sequencer(dev, pipe);
511 intel_dp->pps_pipe = pipe;
513 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
514 pipe_name(intel_dp->pps_pipe),
515 port_name(intel_dig_port->port));
517 /* init power sequencer on this pipe and port */
518 intel_dp_init_panel_power_sequencer(dev, intel_dp);
519 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
522 * Even vdd force doesn't work until we've made
523 * the power sequencer lock in on the port.
525 vlv_power_sequencer_kick(intel_dp);
527 return intel_dp->pps_pipe;
531 bxt_power_sequencer_idx(struct intel_dp *intel_dp)
533 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
534 struct drm_device *dev = intel_dig_port->base.base.dev;
535 struct drm_i915_private *dev_priv = to_i915(dev);
537 lockdep_assert_held(&dev_priv->pps_mutex);
539 /* We should never land here with regular DP ports */
540 WARN_ON(!is_edp(intel_dp));
543 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
544 * mapping needs to be retrieved from VBT, for now just hard-code to
545 * use instance #0 always.
547 if (!intel_dp->pps_reset)
550 intel_dp->pps_reset = false;
553 * Only the HW needs to be reprogrammed, the SW state is fixed and
554 * has been setup during connector init.
556 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
561 typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
564 static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
567 return I915_READ(PP_STATUS(pipe)) & PP_ON;
570 static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
573 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
576 static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
583 vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
585 vlv_pipe_check pipe_check)
589 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
590 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
591 PANEL_PORT_SELECT_MASK;
593 if (port_sel != PANEL_PORT_SELECT_VLV(port))
596 if (!pipe_check(dev_priv, pipe))
606 vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
608 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
609 struct drm_device *dev = intel_dig_port->base.base.dev;
610 struct drm_i915_private *dev_priv = to_i915(dev);
611 enum port port = intel_dig_port->port;
613 lockdep_assert_held(&dev_priv->pps_mutex);
615 /* try to find a pipe with this port selected */
616 /* first pick one where the panel is on */
617 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
619 /* didn't find one? pick one where vdd is on */
620 if (intel_dp->pps_pipe == INVALID_PIPE)
621 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
622 vlv_pipe_has_vdd_on);
623 /* didn't find one? pick one with just the correct port */
624 if (intel_dp->pps_pipe == INVALID_PIPE)
625 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
628 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
629 if (intel_dp->pps_pipe == INVALID_PIPE) {
630 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
635 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
636 port_name(port), pipe_name(intel_dp->pps_pipe));
638 intel_dp_init_panel_power_sequencer(dev, intel_dp);
639 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
642 void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
644 struct drm_device *dev = &dev_priv->drm;
645 struct intel_encoder *encoder;
647 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
648 !IS_BROXTON(dev_priv)))
652 * We can't grab pps_mutex here due to deadlock with power_domain
653 * mutex when power_domain functions are called while holding pps_mutex.
654 * That also means that in order to use pps_pipe the code needs to
655 * hold both a power domain reference and pps_mutex, and the power domain
656 * reference get/put must be done while _not_ holding pps_mutex.
657 * pps_{lock,unlock}() do these steps in the correct order, so one
658 * should use them always.
661 for_each_intel_encoder(dev, encoder) {
662 struct intel_dp *intel_dp;
664 if (encoder->type != INTEL_OUTPUT_EDP)
667 intel_dp = enc_to_intel_dp(&encoder->base);
668 if (IS_BROXTON(dev_priv))
669 intel_dp->pps_reset = true;
671 intel_dp->pps_pipe = INVALID_PIPE;
675 struct pps_registers {
683 static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
684 struct intel_dp *intel_dp,
685 struct pps_registers *regs)
689 memset(regs, 0, sizeof(*regs));
691 if (IS_BROXTON(dev_priv))
692 pps_idx = bxt_power_sequencer_idx(intel_dp);
693 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
694 pps_idx = vlv_power_sequencer_pipe(intel_dp);
696 regs->pp_ctrl = PP_CONTROL(pps_idx);
697 regs->pp_stat = PP_STATUS(pps_idx);
698 regs->pp_on = PP_ON_DELAYS(pps_idx);
699 regs->pp_off = PP_OFF_DELAYS(pps_idx);
700 if (!IS_BROXTON(dev_priv))
701 regs->pp_div = PP_DIVISOR(pps_idx);
705 _pp_ctrl_reg(struct intel_dp *intel_dp)
707 struct pps_registers regs;
709 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
716 _pp_stat_reg(struct intel_dp *intel_dp)
718 struct pps_registers regs;
720 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
726 /* Reboot notifier handler to shutdown panel power to guarantee T12 timing
727 This function only applicable when panel PM state is not to be tracked */
728 static int edp_notify_handler(struct notifier_block *this, unsigned long code,
731 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
733 struct drm_device *dev = intel_dp_to_dev(intel_dp);
734 struct drm_i915_private *dev_priv = to_i915(dev);
736 if (!is_edp(intel_dp) || code != SYS_RESTART)
741 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
742 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
743 i915_reg_t pp_ctrl_reg, pp_div_reg;
746 pp_ctrl_reg = PP_CONTROL(pipe);
747 pp_div_reg = PP_DIVISOR(pipe);
748 pp_div = I915_READ(pp_div_reg);
749 pp_div &= PP_REFERENCE_DIVIDER_MASK;
751 /* 0x1F write to PP_DIV_REG sets max cycle delay */
752 I915_WRITE(pp_div_reg, pp_div | 0x1F);
753 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
754 msleep(intel_dp->panel_power_cycle_delay);
757 pps_unlock(intel_dp);
762 static bool edp_have_panel_power(struct intel_dp *intel_dp)
764 struct drm_device *dev = intel_dp_to_dev(intel_dp);
765 struct drm_i915_private *dev_priv = to_i915(dev);
767 lockdep_assert_held(&dev_priv->pps_mutex);
769 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
770 intel_dp->pps_pipe == INVALID_PIPE)
773 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
776 static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
778 struct drm_device *dev = intel_dp_to_dev(intel_dp);
779 struct drm_i915_private *dev_priv = to_i915(dev);
781 lockdep_assert_held(&dev_priv->pps_mutex);
783 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
784 intel_dp->pps_pipe == INVALID_PIPE)
787 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
791 intel_dp_check_edp(struct intel_dp *intel_dp)
793 struct drm_device *dev = intel_dp_to_dev(intel_dp);
794 struct drm_i915_private *dev_priv = to_i915(dev);
796 if (!is_edp(intel_dp))
799 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
800 WARN(1, "eDP powered off while attempting aux channel communication.\n");
801 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
802 I915_READ(_pp_stat_reg(intel_dp)),
803 I915_READ(_pp_ctrl_reg(intel_dp)));
808 intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
810 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
811 struct drm_device *dev = intel_dig_port->base.base.dev;
812 struct drm_i915_private *dev_priv = to_i915(dev);
813 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
817 #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
819 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
820 msecs_to_jiffies_timeout(10));
822 done = wait_for(C, 10) == 0;
824 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
831 static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
833 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
834 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
840 * The clock divider is based off the hrawclk, and would like to run at
841 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
843 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
846 static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
848 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
849 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
855 * The clock divider is based off the cdclk or PCH rawclk, and would
856 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
857 * divide by 2000 and use that
859 if (intel_dig_port->port == PORT_A)
860 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
862 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
865 static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
867 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
868 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
870 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
871 /* Workaround for non-ULT HSW */
879 return ilk_get_aux_clock_divider(intel_dp, index);
882 static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
885 * SKL doesn't need us to program the AUX clock divider (Hardware will
886 * derive the clock from CDCLK automatically). We still implement the
887 * get_aux_clock_divider vfunc to plug-in into the existing code.
889 return index ? 0 : 1;
892 static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
895 uint32_t aux_clock_divider)
897 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
898 struct drm_i915_private *dev_priv =
899 to_i915(intel_dig_port->base.base.dev);
900 uint32_t precharge, timeout;
902 if (IS_GEN6(dev_priv))
907 if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
908 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
910 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
912 return DP_AUX_CH_CTL_SEND_BUSY |
914 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
915 DP_AUX_CH_CTL_TIME_OUT_ERROR |
917 DP_AUX_CH_CTL_RECEIVE_ERROR |
918 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
919 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
920 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
923 static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
928 return DP_AUX_CH_CTL_SEND_BUSY |
930 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
931 DP_AUX_CH_CTL_TIME_OUT_ERROR |
932 DP_AUX_CH_CTL_TIME_OUT_1600us |
933 DP_AUX_CH_CTL_RECEIVE_ERROR |
934 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
935 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
936 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
940 intel_dp_aux_ch(struct intel_dp *intel_dp,
941 const uint8_t *send, int send_bytes,
942 uint8_t *recv, int recv_size)
944 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
945 struct drm_i915_private *dev_priv =
946 to_i915(intel_dig_port->base.base.dev);
947 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
948 uint32_t aux_clock_divider;
949 int i, ret, recv_bytes;
952 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
958 * We will be called with VDD already enabled for dpcd/edid/oui reads.
959 * In such cases we want to leave VDD enabled and it's up to upper layers
960 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
963 vdd = edp_panel_vdd_on(intel_dp);
965 /* dp aux is extremely sensitive to irq latency, hence request the
966 * lowest possible wakeup latency and so prevent the cpu from going into
969 pm_qos_update_request(&dev_priv->pm_qos, 0);
971 intel_dp_check_edp(intel_dp);
973 /* Try to wait for any previous AUX channel activity */
974 for (try = 0; try < 3; try++) {
975 status = I915_READ_NOTRACE(ch_ctl);
976 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
982 static u32 last_status = -1;
983 const u32 status = I915_READ(ch_ctl);
985 if (status != last_status) {
986 WARN(1, "dp_aux_ch not started status 0x%08x\n",
988 last_status = status;
995 /* Only 5 data registers! */
996 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1001 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1002 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1007 /* Must try at least 3 times according to DP spec */
1008 for (try = 0; try < 5; try++) {
1009 /* Load the send data into the aux channel data registers */
1010 for (i = 0; i < send_bytes; i += 4)
1011 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1012 intel_dp_pack_aux(send + i,
1015 /* Send the command and wait for it to complete */
1016 I915_WRITE(ch_ctl, send_ctl);
1018 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
1020 /* Clear done status and any errors */
1023 DP_AUX_CH_CTL_DONE |
1024 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1025 DP_AUX_CH_CTL_RECEIVE_ERROR);
1027 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1030 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1031 * 400us delay required for errors and timeouts
1032 * Timeout errors from the HW already meet this
1033 * requirement so skip to next iteration
1035 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1036 usleep_range(400, 500);
1039 if (status & DP_AUX_CH_CTL_DONE)
1044 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1045 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1051 /* Check for timeout or receive error.
1052 * Timeouts occur when the sink is not connected
1054 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1055 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1060 /* Timeouts occur when the device isn't connected, so they're
1061 * "normal" -- don't fill the kernel log with these */
1062 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1063 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1068 /* Unload any bytes sent back from the other side */
1069 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1070 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1073 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1074 * We have no idea of what happened so we return -EBUSY so
1075 * drm layer takes care for the necessary retries.
1077 if (recv_bytes == 0 || recv_bytes > 20) {
1078 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1081 * FIXME: This patch was created on top of a series that
1082 * organize the retries at drm level. There EBUSY should
1083 * also take care for 1ms wait before retrying.
1084 * That aux retries re-org is still needed and after that is
1085 * merged we remove this sleep from here.
1087 usleep_range(1000, 1500);
1092 if (recv_bytes > recv_size)
1093 recv_bytes = recv_size;
1095 for (i = 0; i < recv_bytes; i += 4)
1096 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1097 recv + i, recv_bytes - i);
1101 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1104 edp_panel_vdd_off(intel_dp, false);
1106 pps_unlock(intel_dp);
1111 #define BARE_ADDRESS_SIZE 3
1112 #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
1114 intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1116 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1117 uint8_t txbuf[20], rxbuf[20];
1118 size_t txsize, rxsize;
1121 txbuf[0] = (msg->request << 4) |
1122 ((msg->address >> 16) & 0xf);
1123 txbuf[1] = (msg->address >> 8) & 0xff;
1124 txbuf[2] = msg->address & 0xff;
1125 txbuf[3] = msg->size - 1;
1127 switch (msg->request & ~DP_AUX_I2C_MOT) {
1128 case DP_AUX_NATIVE_WRITE:
1129 case DP_AUX_I2C_WRITE:
1130 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1131 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1132 rxsize = 2; /* 0 or 1 data bytes */
1134 if (WARN_ON(txsize > 20))
1137 WARN_ON(!msg->buffer != !msg->size);
1140 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1142 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1144 msg->reply = rxbuf[0] >> 4;
1147 /* Number of bytes written in a short write. */
1148 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1150 /* Return payload size. */
1156 case DP_AUX_NATIVE_READ:
1157 case DP_AUX_I2C_READ:
1158 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1159 rxsize = msg->size + 1;
1161 if (WARN_ON(rxsize > 20))
1164 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1166 msg->reply = rxbuf[0] >> 4;
1168 * Assume happy day, and copy the data. The caller is
1169 * expected to check msg->reply before touching it.
1171 * Return payload size.
1174 memcpy(msg->buffer, rxbuf + 1, ret);
1186 static enum port intel_aux_port(struct drm_i915_private *dev_priv,
1189 const struct ddi_vbt_port_info *info =
1190 &dev_priv->vbt.ddi_port_info[port];
1193 if (!info->alternate_aux_channel) {
1194 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1195 port_name(port), port_name(port));
1199 switch (info->alternate_aux_channel) {
1213 MISSING_CASE(info->alternate_aux_channel);
1218 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1219 port_name(aux_port), port_name(port));
1224 static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1231 return DP_AUX_CH_CTL(port);
1234 return DP_AUX_CH_CTL(PORT_B);
1238 static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1239 enum port port, int index)
1245 return DP_AUX_CH_DATA(port, index);
1248 return DP_AUX_CH_DATA(PORT_B, index);
1252 static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1257 return DP_AUX_CH_CTL(port);
1261 return PCH_DP_AUX_CH_CTL(port);
1264 return DP_AUX_CH_CTL(PORT_A);
1268 static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1269 enum port port, int index)
1273 return DP_AUX_CH_DATA(port, index);
1277 return PCH_DP_AUX_CH_DATA(port, index);
1280 return DP_AUX_CH_DATA(PORT_A, index);
1284 static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1292 return DP_AUX_CH_CTL(port);
1295 return DP_AUX_CH_CTL(PORT_A);
1299 static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1300 enum port port, int index)
1307 return DP_AUX_CH_DATA(port, index);
1310 return DP_AUX_CH_DATA(PORT_A, index);
1314 static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1317 if (INTEL_INFO(dev_priv)->gen >= 9)
1318 return skl_aux_ctl_reg(dev_priv, port);
1319 else if (HAS_PCH_SPLIT(dev_priv))
1320 return ilk_aux_ctl_reg(dev_priv, port);
1322 return g4x_aux_ctl_reg(dev_priv, port);
1325 static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1326 enum port port, int index)
1328 if (INTEL_INFO(dev_priv)->gen >= 9)
1329 return skl_aux_data_reg(dev_priv, port, index);
1330 else if (HAS_PCH_SPLIT(dev_priv))
1331 return ilk_aux_data_reg(dev_priv, port, index);
1333 return g4x_aux_data_reg(dev_priv, port, index);
1336 static void intel_aux_reg_init(struct intel_dp *intel_dp)
1338 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1339 enum port port = intel_aux_port(dev_priv,
1340 dp_to_dig_port(intel_dp)->port);
1343 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1344 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1345 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1349 intel_dp_aux_fini(struct intel_dp *intel_dp)
1351 kfree(intel_dp->aux.name);
1355 intel_dp_aux_init(struct intel_dp *intel_dp)
1357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1358 enum port port = intel_dig_port->port;
1360 intel_aux_reg_init(intel_dp);
1361 drm_dp_aux_init(&intel_dp->aux);
1363 /* Failure to allocate our preferred name is not critical */
1364 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1365 intel_dp->aux.transfer = intel_dp_aux_transfer;
1368 bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1370 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1371 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1373 if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
1374 IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1381 intel_dp_set_clock(struct intel_encoder *encoder,
1382 struct intel_crtc_state *pipe_config)
1384 struct drm_device *dev = encoder->base.dev;
1385 struct drm_i915_private *dev_priv = to_i915(dev);
1386 const struct dp_link_dpll *divisor = NULL;
1389 if (IS_G4X(dev_priv)) {
1390 divisor = gen4_dpll;
1391 count = ARRAY_SIZE(gen4_dpll);
1392 } else if (HAS_PCH_SPLIT(dev_priv)) {
1394 count = ARRAY_SIZE(pch_dpll);
1395 } else if (IS_CHERRYVIEW(dev_priv)) {
1397 count = ARRAY_SIZE(chv_dpll);
1398 } else if (IS_VALLEYVIEW(dev_priv)) {
1400 count = ARRAY_SIZE(vlv_dpll);
1403 if (divisor && count) {
1404 for (i = 0; i < count; i++) {
1405 if (pipe_config->port_clock == divisor[i].clock) {
1406 pipe_config->dpll = divisor[i].dpll;
1407 pipe_config->clock_set = true;
1414 static void snprintf_int_array(char *str, size_t len,
1415 const int *array, int nelem)
1421 for (i = 0; i < nelem; i++) {
1422 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1430 static void intel_dp_print_rates(struct intel_dp *intel_dp)
1432 const int *source_rates, *sink_rates;
1433 int source_len, sink_len, common_len;
1434 int common_rates[DP_MAX_SUPPORTED_RATES];
1435 char str[128]; /* FIXME: too big for stack? */
1437 if ((drm_debug & DRM_UT_KMS) == 0)
1440 source_len = intel_dp_source_rates(intel_dp, &source_rates);
1441 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1442 DRM_DEBUG_KMS("source rates: %s\n", str);
1444 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1445 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1446 DRM_DEBUG_KMS("sink rates: %s\n", str);
1448 common_len = intel_dp_common_rates(intel_dp, common_rates);
1449 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1450 DRM_DEBUG_KMS("common rates: %s\n", str);
1454 __intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1456 u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
1459 return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
1463 bool intel_dp_read_desc(struct intel_dp *intel_dp)
1465 struct intel_dp_desc *desc = &intel_dp->desc;
1466 bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
1470 if (!__intel_dp_read_desc(intel_dp, desc))
1473 dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
1474 DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
1475 drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
1476 (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
1477 dev_id_len, desc->device_id,
1478 desc->hw_rev >> 4, desc->hw_rev & 0xf,
1479 desc->sw_major_rev, desc->sw_minor_rev);
1484 static int rate_to_index(int find, const int *rates)
1488 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1489 if (find == rates[i])
1496 intel_dp_max_link_rate(struct intel_dp *intel_dp)
1498 int rates[DP_MAX_SUPPORTED_RATES] = {};
1501 len = intel_dp_common_rates(intel_dp, rates);
1502 if (WARN_ON(len <= 0))
1505 return rates[len - 1];
1508 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1510 return rate_to_index(rate, intel_dp->sink_rates);
1513 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1514 uint8_t *link_bw, uint8_t *rate_select)
1516 if (intel_dp->num_sink_rates) {
1519 intel_dp_rate_select(intel_dp, port_clock);
1521 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1526 static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1527 struct intel_crtc_state *pipe_config)
1531 bpp = pipe_config->pipe_bpp;
1532 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1535 bpp = min(bpp, 3*bpc);
1541 intel_dp_compute_config(struct intel_encoder *encoder,
1542 struct intel_crtc_state *pipe_config,
1543 struct drm_connector_state *conn_state)
1545 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1546 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1547 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1548 enum port port = dp_to_dig_port(intel_dp)->port;
1549 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1550 struct intel_connector *intel_connector = intel_dp->attached_connector;
1551 int lane_count, clock;
1552 int min_lane_count = 1;
1553 int max_lane_count = intel_dp_max_lane_count(intel_dp);
1554 /* Conveniently, the link BW constants become indices with a shift...*/
1558 int link_avail, link_clock;
1559 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1561 uint8_t link_bw, rate_select;
1563 common_len = intel_dp_common_rates(intel_dp, common_rates);
1565 /* No common link rates between source and sink */
1566 WARN_ON(common_len <= 0);
1568 max_clock = common_len - 1;
1570 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1571 pipe_config->has_pch_encoder = true;
1573 pipe_config->has_drrs = false;
1574 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1576 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1577 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1580 if (INTEL_GEN(dev_priv) >= 9) {
1582 ret = skl_update_scaler_crtc(pipe_config);
1587 if (HAS_GMCH_DISPLAY(dev_priv))
1588 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1589 intel_connector->panel.fitting_mode);
1591 intel_pch_panel_fitting(intel_crtc, pipe_config,
1592 intel_connector->panel.fitting_mode);
1595 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1598 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1599 "max bw %d pixel clock %iKHz\n",
1600 max_lane_count, common_rates[max_clock],
1601 adjusted_mode->crtc_clock);
1603 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1604 * bpc in between. */
1605 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1606 if (is_edp(intel_dp)) {
1608 /* Get bpp from vbt only for panels that dont have bpp in edid */
1609 if (intel_connector->base.display_info.bpc == 0 &&
1610 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1611 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1612 dev_priv->vbt.edp.bpp);
1613 bpp = dev_priv->vbt.edp.bpp;
1617 * Use the maximum clock and number of lanes the eDP panel
1618 * advertizes being capable of. The panels are generally
1619 * designed to support only a single clock and lane
1620 * configuration, and typically these values correspond to the
1621 * native resolution of the panel.
1623 min_lane_count = max_lane_count;
1624 min_clock = max_clock;
1627 for (; bpp >= 6*3; bpp -= 2*3) {
1628 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1631 for (clock = min_clock; clock <= max_clock; clock++) {
1632 for (lane_count = min_lane_count;
1633 lane_count <= max_lane_count;
1636 link_clock = common_rates[clock];
1637 link_avail = intel_dp_max_data_rate(link_clock,
1640 if (mode_rate <= link_avail) {
1650 if (intel_dp->color_range_auto) {
1653 * CEA-861-E - 5.1 Default Encoding Parameters
1654 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1656 pipe_config->limited_color_range =
1657 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1659 pipe_config->limited_color_range =
1660 intel_dp->limited_color_range;
1663 pipe_config->lane_count = lane_count;
1665 pipe_config->pipe_bpp = bpp;
1666 pipe_config->port_clock = common_rates[clock];
1668 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1669 &link_bw, &rate_select);
1671 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1672 link_bw, rate_select, pipe_config->lane_count,
1673 pipe_config->port_clock, bpp);
1674 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1675 mode_rate, link_avail);
1677 intel_link_compute_m_n(bpp, lane_count,
1678 adjusted_mode->crtc_clock,
1679 pipe_config->port_clock,
1680 &pipe_config->dp_m_n);
1682 if (intel_connector->panel.downclock_mode != NULL &&
1683 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1684 pipe_config->has_drrs = true;
1685 intel_link_compute_m_n(bpp, lane_count,
1686 intel_connector->panel.downclock_mode->clock,
1687 pipe_config->port_clock,
1688 &pipe_config->dp_m2_n2);
1692 * DPLL0 VCO may need to be adjusted to get the correct
1693 * clock for eDP. This will affect cdclk as well.
1695 if (is_edp(intel_dp) &&
1696 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1699 switch (pipe_config->port_clock / 2) {
1709 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1712 if (!HAS_DDI(dev_priv))
1713 intel_dp_set_clock(encoder, pipe_config);
1718 void intel_dp_set_link_params(struct intel_dp *intel_dp,
1719 int link_rate, uint8_t lane_count,
1722 intel_dp->link_rate = link_rate;
1723 intel_dp->lane_count = lane_count;
1724 intel_dp->link_mst = link_mst;
1727 static void intel_dp_prepare(struct intel_encoder *encoder,
1728 struct intel_crtc_state *pipe_config)
1730 struct drm_device *dev = encoder->base.dev;
1731 struct drm_i915_private *dev_priv = to_i915(dev);
1732 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1733 enum port port = dp_to_dig_port(intel_dp)->port;
1734 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1735 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1737 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1738 pipe_config->lane_count,
1739 intel_crtc_has_type(pipe_config,
1740 INTEL_OUTPUT_DP_MST));
1743 * There are four kinds of DP registers:
1750 * IBX PCH and CPU are the same for almost everything,
1751 * except that the CPU DP PLL is configured in this
1754 * CPT PCH is quite different, having many bits moved
1755 * to the TRANS_DP_CTL register instead. That
1756 * configuration happens (oddly) in ironlake_pch_enable
1759 /* Preserve the BIOS-computed detected bit. This is
1760 * supposed to be read-only.
1762 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1764 /* Handle DP bits in common between all three register formats */
1765 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1766 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1768 /* Split out the IBX/CPU vs CPT settings */
1770 if (IS_GEN7(dev_priv) && port == PORT_A) {
1771 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1772 intel_dp->DP |= DP_SYNC_HS_HIGH;
1773 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1774 intel_dp->DP |= DP_SYNC_VS_HIGH;
1775 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1777 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1778 intel_dp->DP |= DP_ENHANCED_FRAMING;
1780 intel_dp->DP |= crtc->pipe << 29;
1781 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1784 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1786 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1787 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1788 trans_dp |= TRANS_DP_ENH_FRAMING;
1790 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1791 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1793 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1794 intel_dp->DP |= DP_COLOR_RANGE_16_235;
1796 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1797 intel_dp->DP |= DP_SYNC_HS_HIGH;
1798 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1799 intel_dp->DP |= DP_SYNC_VS_HIGH;
1800 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1802 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1803 intel_dp->DP |= DP_ENHANCED_FRAMING;
1805 if (IS_CHERRYVIEW(dev_priv))
1806 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1807 else if (crtc->pipe == PIPE_B)
1808 intel_dp->DP |= DP_PIPEB_SELECT;
1812 #define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1813 #define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1815 #define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1816 #define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
1818 #define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1819 #define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1821 static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1822 struct intel_dp *intel_dp);
1824 static void wait_panel_status(struct intel_dp *intel_dp,
1828 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1829 struct drm_i915_private *dev_priv = to_i915(dev);
1830 i915_reg_t pp_stat_reg, pp_ctrl_reg;
1832 lockdep_assert_held(&dev_priv->pps_mutex);
1834 intel_pps_verify_state(dev_priv, intel_dp);
1836 pp_stat_reg = _pp_stat_reg(intel_dp);
1837 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1839 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1841 I915_READ(pp_stat_reg),
1842 I915_READ(pp_ctrl_reg));
1844 if (intel_wait_for_register(dev_priv,
1845 pp_stat_reg, mask, value,
1847 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1848 I915_READ(pp_stat_reg),
1849 I915_READ(pp_ctrl_reg));
1851 DRM_DEBUG_KMS("Wait complete\n");
1854 static void wait_panel_on(struct intel_dp *intel_dp)
1856 DRM_DEBUG_KMS("Wait for panel power on\n");
1857 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1860 static void wait_panel_off(struct intel_dp *intel_dp)
1862 DRM_DEBUG_KMS("Wait for panel power off time\n");
1863 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1866 static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1868 ktime_t panel_power_on_time;
1869 s64 panel_power_off_duration;
1871 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1873 /* take the difference of currrent time and panel power off time
1874 * and then make panel wait for t11_t12 if needed. */
1875 panel_power_on_time = ktime_get_boottime();
1876 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1878 /* When we disable the VDD override bit last we have to do the manual
1880 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1881 wait_remaining_ms_from_jiffies(jiffies,
1882 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1884 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1887 static void wait_backlight_on(struct intel_dp *intel_dp)
1889 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1890 intel_dp->backlight_on_delay);
1893 static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1895 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1896 intel_dp->backlight_off_delay);
1899 /* Read the current pp_control value, unlocking the register if it
1903 static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1906 struct drm_i915_private *dev_priv = to_i915(dev);
1909 lockdep_assert_held(&dev_priv->pps_mutex);
1911 control = I915_READ(_pp_ctrl_reg(intel_dp));
1912 if (WARN_ON(!HAS_DDI(dev_priv) &&
1913 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1914 control &= ~PANEL_UNLOCK_MASK;
1915 control |= PANEL_UNLOCK_REGS;
1921 * Must be paired with edp_panel_vdd_off().
1922 * Must hold pps_mutex around the whole on/off sequence.
1923 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1925 static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1927 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1928 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1929 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1930 struct drm_i915_private *dev_priv = to_i915(dev);
1931 enum intel_display_power_domain power_domain;
1933 i915_reg_t pp_stat_reg, pp_ctrl_reg;
1934 bool need_to_disable = !intel_dp->want_panel_vdd;
1936 lockdep_assert_held(&dev_priv->pps_mutex);
1938 if (!is_edp(intel_dp))
1941 cancel_delayed_work(&intel_dp->panel_vdd_work);
1942 intel_dp->want_panel_vdd = true;
1944 if (edp_have_panel_vdd(intel_dp))
1945 return need_to_disable;
1947 power_domain = intel_display_port_aux_power_domain(intel_encoder);
1948 intel_display_power_get(dev_priv, power_domain);
1950 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1951 port_name(intel_dig_port->port));
1953 if (!edp_have_panel_power(intel_dp))
1954 wait_panel_power_cycle(intel_dp);
1956 pp = ironlake_get_pp_control(intel_dp);
1957 pp |= EDP_FORCE_VDD;
1959 pp_stat_reg = _pp_stat_reg(intel_dp);
1960 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1962 I915_WRITE(pp_ctrl_reg, pp);
1963 POSTING_READ(pp_ctrl_reg);
1964 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1965 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1967 * If the panel wasn't on, delay before accessing aux channel
1969 if (!edp_have_panel_power(intel_dp)) {
1970 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1971 port_name(intel_dig_port->port));
1972 msleep(intel_dp->panel_power_up_delay);
1975 return need_to_disable;
1979 * Must be paired with intel_edp_panel_vdd_off() or
1980 * intel_edp_panel_off().
1981 * Nested calls to these functions are not allowed since
1982 * we drop the lock. Caller must use some higher level
1983 * locking to prevent nested calls from other threads.
1985 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1989 if (!is_edp(intel_dp))
1993 vdd = edp_panel_vdd_on(intel_dp);
1994 pps_unlock(intel_dp);
1996 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
1997 port_name(dp_to_dig_port(intel_dp)->port));
2000 static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2002 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2003 struct drm_i915_private *dev_priv = to_i915(dev);
2004 struct intel_digital_port *intel_dig_port =
2005 dp_to_dig_port(intel_dp);
2006 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2007 enum intel_display_power_domain power_domain;
2009 i915_reg_t pp_stat_reg, pp_ctrl_reg;
2011 lockdep_assert_held(&dev_priv->pps_mutex);
2013 WARN_ON(intel_dp->want_panel_vdd);
2015 if (!edp_have_panel_vdd(intel_dp))
2018 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2019 port_name(intel_dig_port->port));
2021 pp = ironlake_get_pp_control(intel_dp);
2022 pp &= ~EDP_FORCE_VDD;
2024 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2025 pp_stat_reg = _pp_stat_reg(intel_dp);
2027 I915_WRITE(pp_ctrl_reg, pp);
2028 POSTING_READ(pp_ctrl_reg);
2030 /* Make sure sequencer is idle before allowing subsequent activity */
2031 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2032 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2034 if ((pp & PANEL_POWER_ON) == 0)
2035 intel_dp->panel_power_off_time = ktime_get_boottime();
2037 power_domain = intel_display_port_aux_power_domain(intel_encoder);
2038 intel_display_power_put(dev_priv, power_domain);
2041 static void edp_panel_vdd_work(struct work_struct *__work)
2043 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2044 struct intel_dp, panel_vdd_work);
2047 if (!intel_dp->want_panel_vdd)
2048 edp_panel_vdd_off_sync(intel_dp);
2049 pps_unlock(intel_dp);
2052 static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2054 unsigned long delay;
2057 * Queue the timer to fire a long time from now (relative to the power
2058 * down delay) to keep the panel power up across a sequence of
2061 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2062 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2066 * Must be paired with edp_panel_vdd_on().
2067 * Must hold pps_mutex around the whole on/off sequence.
2068 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2070 static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2072 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2074 lockdep_assert_held(&dev_priv->pps_mutex);
2076 if (!is_edp(intel_dp))
2079 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2080 port_name(dp_to_dig_port(intel_dp)->port));
2082 intel_dp->want_panel_vdd = false;
2085 edp_panel_vdd_off_sync(intel_dp);
2087 edp_panel_vdd_schedule_off(intel_dp);
2090 static void edp_panel_on(struct intel_dp *intel_dp)
2092 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2093 struct drm_i915_private *dev_priv = to_i915(dev);
2095 i915_reg_t pp_ctrl_reg;
2097 lockdep_assert_held(&dev_priv->pps_mutex);
2099 if (!is_edp(intel_dp))
2102 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2103 port_name(dp_to_dig_port(intel_dp)->port));
2105 if (WARN(edp_have_panel_power(intel_dp),
2106 "eDP port %c panel power already on\n",
2107 port_name(dp_to_dig_port(intel_dp)->port)))
2110 wait_panel_power_cycle(intel_dp);
2112 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2113 pp = ironlake_get_pp_control(intel_dp);
2114 if (IS_GEN5(dev_priv)) {
2115 /* ILK workaround: disable reset around power sequence */
2116 pp &= ~PANEL_POWER_RESET;
2117 I915_WRITE(pp_ctrl_reg, pp);
2118 POSTING_READ(pp_ctrl_reg);
2121 pp |= PANEL_POWER_ON;
2122 if (!IS_GEN5(dev_priv))
2123 pp |= PANEL_POWER_RESET;
2125 I915_WRITE(pp_ctrl_reg, pp);
2126 POSTING_READ(pp_ctrl_reg);
2128 wait_panel_on(intel_dp);
2129 intel_dp->last_power_on = jiffies;
2131 if (IS_GEN5(dev_priv)) {
2132 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2133 I915_WRITE(pp_ctrl_reg, pp);
2134 POSTING_READ(pp_ctrl_reg);
2138 void intel_edp_panel_on(struct intel_dp *intel_dp)
2140 if (!is_edp(intel_dp))
2144 edp_panel_on(intel_dp);
2145 pps_unlock(intel_dp);
2149 static void edp_panel_off(struct intel_dp *intel_dp)
2151 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2152 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2153 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2154 struct drm_i915_private *dev_priv = to_i915(dev);
2155 enum intel_display_power_domain power_domain;
2157 i915_reg_t pp_ctrl_reg;
2159 lockdep_assert_held(&dev_priv->pps_mutex);
2161 if (!is_edp(intel_dp))
2164 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2165 port_name(dp_to_dig_port(intel_dp)->port));
2167 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2168 port_name(dp_to_dig_port(intel_dp)->port));
2170 pp = ironlake_get_pp_control(intel_dp);
2171 /* We need to switch off panel power _and_ force vdd, for otherwise some
2172 * panels get very unhappy and cease to work. */
2173 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2176 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2178 intel_dp->want_panel_vdd = false;
2180 I915_WRITE(pp_ctrl_reg, pp);
2181 POSTING_READ(pp_ctrl_reg);
2183 intel_dp->panel_power_off_time = ktime_get_boottime();
2184 wait_panel_off(intel_dp);
2186 /* We got a reference when we enabled the VDD. */
2187 power_domain = intel_display_port_aux_power_domain(intel_encoder);
2188 intel_display_power_put(dev_priv, power_domain);
2191 void intel_edp_panel_off(struct intel_dp *intel_dp)
2193 if (!is_edp(intel_dp))
2197 edp_panel_off(intel_dp);
2198 pps_unlock(intel_dp);
2201 /* Enable backlight in the panel power control. */
2202 static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2204 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2205 struct drm_device *dev = intel_dig_port->base.base.dev;
2206 struct drm_i915_private *dev_priv = to_i915(dev);
2208 i915_reg_t pp_ctrl_reg;
2211 * If we enable the backlight right away following a panel power
2212 * on, we may see slight flicker as the panel syncs with the eDP
2213 * link. So delay a bit to make sure the image is solid before
2214 * allowing it to appear.
2216 wait_backlight_on(intel_dp);
2220 pp = ironlake_get_pp_control(intel_dp);
2221 pp |= EDP_BLC_ENABLE;
2223 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2225 I915_WRITE(pp_ctrl_reg, pp);
2226 POSTING_READ(pp_ctrl_reg);
2228 pps_unlock(intel_dp);
2231 /* Enable backlight PWM and backlight PP control. */
2232 void intel_edp_backlight_on(struct intel_dp *intel_dp)
2234 if (!is_edp(intel_dp))
2237 DRM_DEBUG_KMS("\n");
2239 intel_panel_enable_backlight(intel_dp->attached_connector);
2240 _intel_edp_backlight_on(intel_dp);
2243 /* Disable backlight in the panel power control. */
2244 static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2246 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2247 struct drm_i915_private *dev_priv = to_i915(dev);
2249 i915_reg_t pp_ctrl_reg;
2251 if (!is_edp(intel_dp))
2256 pp = ironlake_get_pp_control(intel_dp);
2257 pp &= ~EDP_BLC_ENABLE;
2259 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2261 I915_WRITE(pp_ctrl_reg, pp);
2262 POSTING_READ(pp_ctrl_reg);
2264 pps_unlock(intel_dp);
2266 intel_dp->last_backlight_off = jiffies;
2267 edp_wait_backlight_off(intel_dp);
2270 /* Disable backlight PP control and backlight PWM. */
2271 void intel_edp_backlight_off(struct intel_dp *intel_dp)
2273 if (!is_edp(intel_dp))
2276 DRM_DEBUG_KMS("\n");
2278 _intel_edp_backlight_off(intel_dp);
2279 intel_panel_disable_backlight(intel_dp->attached_connector);
2283 * Hook for controlling the panel power control backlight through the bl_power
2284 * sysfs attribute. Take care to handle multiple calls.
2286 static void intel_edp_backlight_power(struct intel_connector *connector,
2289 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
2293 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2294 pps_unlock(intel_dp);
2296 if (is_enabled == enable)
2299 DRM_DEBUG_KMS("panel power control backlight %s\n",
2300 enable ? "enable" : "disable");
2303 _intel_edp_backlight_on(intel_dp);
2305 _intel_edp_backlight_off(intel_dp);
2308 static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2310 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2311 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2312 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2314 I915_STATE_WARN(cur_state != state,
2315 "DP port %c state assertion failure (expected %s, current %s)\n",
2316 port_name(dig_port->port),
2317 onoff(state), onoff(cur_state));
2319 #define assert_dp_port_disabled(d) assert_dp_port((d), false)
2321 static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2323 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2325 I915_STATE_WARN(cur_state != state,
2326 "eDP PLL state assertion failure (expected %s, current %s)\n",
2327 onoff(state), onoff(cur_state));
2329 #define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2330 #define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2332 static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2333 struct intel_crtc_state *pipe_config)
2335 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2336 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2338 assert_pipe_disabled(dev_priv, crtc->pipe);
2339 assert_dp_port_disabled(intel_dp);
2340 assert_edp_pll_disabled(dev_priv);
2342 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2343 pipe_config->port_clock);
2345 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2347 if (pipe_config->port_clock == 162000)
2348 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2350 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2352 I915_WRITE(DP_A, intel_dp->DP);
2357 * [DevILK] Work around required when enabling DP PLL
2358 * while a pipe is enabled going to FDI:
2359 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2360 * 2. Program DP PLL enable
2362 if (IS_GEN5(dev_priv))
2363 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2365 intel_dp->DP |= DP_PLL_ENABLE;
2367 I915_WRITE(DP_A, intel_dp->DP);
2372 static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2374 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2375 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2376 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2378 assert_pipe_disabled(dev_priv, crtc->pipe);
2379 assert_dp_port_disabled(intel_dp);
2380 assert_edp_pll_enabled(dev_priv);
2382 DRM_DEBUG_KMS("disabling eDP PLL\n");
2384 intel_dp->DP &= ~DP_PLL_ENABLE;
2386 I915_WRITE(DP_A, intel_dp->DP);
2391 /* If the sink supports it, try to set the power state appropriately */
2392 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2396 /* Should have a valid DPCD by this point */
2397 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2400 if (mode != DRM_MODE_DPMS_ON) {
2401 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2405 * When turning on, we need to retry for 1ms to give the sink
2408 for (i = 0; i < 3; i++) {
2409 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2418 DRM_DEBUG_KMS("failed to %s sink power state\n",
2419 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2422 static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2425 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2426 enum port port = dp_to_dig_port(intel_dp)->port;
2427 struct drm_device *dev = encoder->base.dev;
2428 struct drm_i915_private *dev_priv = to_i915(dev);
2429 enum intel_display_power_domain power_domain;
2433 power_domain = intel_display_port_power_domain(encoder);
2434 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2439 tmp = I915_READ(intel_dp->output_reg);
2441 if (!(tmp & DP_PORT_EN))
2444 if (IS_GEN7(dev_priv) && port == PORT_A) {
2445 *pipe = PORT_TO_PIPE_CPT(tmp);
2446 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2449 for_each_pipe(dev_priv, p) {
2450 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2451 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2459 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2460 i915_mmio_reg_offset(intel_dp->output_reg));
2461 } else if (IS_CHERRYVIEW(dev_priv)) {
2462 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2464 *pipe = PORT_TO_PIPE(tmp);
2470 intel_display_power_put(dev_priv, power_domain);
2475 static void intel_dp_get_config(struct intel_encoder *encoder,
2476 struct intel_crtc_state *pipe_config)
2478 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2480 struct drm_device *dev = encoder->base.dev;
2481 struct drm_i915_private *dev_priv = to_i915(dev);
2482 enum port port = dp_to_dig_port(intel_dp)->port;
2483 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2485 tmp = I915_READ(intel_dp->output_reg);
2487 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2489 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2490 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2492 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2493 flags |= DRM_MODE_FLAG_PHSYNC;
2495 flags |= DRM_MODE_FLAG_NHSYNC;
2497 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2498 flags |= DRM_MODE_FLAG_PVSYNC;
2500 flags |= DRM_MODE_FLAG_NVSYNC;
2502 if (tmp & DP_SYNC_HS_HIGH)
2503 flags |= DRM_MODE_FLAG_PHSYNC;
2505 flags |= DRM_MODE_FLAG_NHSYNC;
2507 if (tmp & DP_SYNC_VS_HIGH)
2508 flags |= DRM_MODE_FLAG_PVSYNC;
2510 flags |= DRM_MODE_FLAG_NVSYNC;
2513 pipe_config->base.adjusted_mode.flags |= flags;
2515 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2516 pipe_config->limited_color_range = true;
2518 pipe_config->lane_count =
2519 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2521 intel_dp_get_m_n(crtc, pipe_config);
2523 if (port == PORT_A) {
2524 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2525 pipe_config->port_clock = 162000;
2527 pipe_config->port_clock = 270000;
2530 pipe_config->base.adjusted_mode.crtc_clock =
2531 intel_dotclock_calculate(pipe_config->port_clock,
2532 &pipe_config->dp_m_n);
2534 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2535 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2537 * This is a big fat ugly hack.
2539 * Some machines in UEFI boot mode provide us a VBT that has 18
2540 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2541 * unknown we fail to light up. Yet the same BIOS boots up with
2542 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2543 * max, not what it tells us to use.
2545 * Note: This will still be broken if the eDP panel is not lit
2546 * up by the BIOS, and thus we can't get the mode at module
2549 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2550 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2551 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2555 static void intel_disable_dp(struct intel_encoder *encoder,
2556 struct intel_crtc_state *old_crtc_state,
2557 struct drm_connector_state *old_conn_state)
2559 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2560 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2562 if (old_crtc_state->has_audio)
2563 intel_audio_codec_disable(encoder);
2565 if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2566 intel_psr_disable(intel_dp);
2568 /* Make sure the panel is off before trying to change the mode. But also
2569 * ensure that we have vdd while we switch off the panel. */
2570 intel_edp_panel_vdd_on(intel_dp);
2571 intel_edp_backlight_off(intel_dp);
2572 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2573 intel_edp_panel_off(intel_dp);
2575 /* disable the port before the pipe on g4x */
2576 if (INTEL_GEN(dev_priv) < 5)
2577 intel_dp_link_down(intel_dp);
2580 static void ilk_post_disable_dp(struct intel_encoder *encoder,
2581 struct intel_crtc_state *old_crtc_state,
2582 struct drm_connector_state *old_conn_state)
2584 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2585 enum port port = dp_to_dig_port(intel_dp)->port;
2587 intel_dp_link_down(intel_dp);
2589 /* Only ilk+ has port A */
2591 ironlake_edp_pll_off(intel_dp);
2594 static void vlv_post_disable_dp(struct intel_encoder *encoder,
2595 struct intel_crtc_state *old_crtc_state,
2596 struct drm_connector_state *old_conn_state)
2598 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2600 intel_dp_link_down(intel_dp);
2603 static void chv_post_disable_dp(struct intel_encoder *encoder,
2604 struct intel_crtc_state *old_crtc_state,
2605 struct drm_connector_state *old_conn_state)
2607 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2608 struct drm_device *dev = encoder->base.dev;
2609 struct drm_i915_private *dev_priv = to_i915(dev);
2611 intel_dp_link_down(intel_dp);
2613 mutex_lock(&dev_priv->sb_lock);
2615 /* Assert data lane reset */
2616 chv_data_lane_soft_reset(encoder, true);
2618 mutex_unlock(&dev_priv->sb_lock);
2622 _intel_dp_set_link_train(struct intel_dp *intel_dp,
2624 uint8_t dp_train_pat)
2626 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2627 struct drm_device *dev = intel_dig_port->base.base.dev;
2628 struct drm_i915_private *dev_priv = to_i915(dev);
2629 enum port port = intel_dig_port->port;
2631 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2632 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2633 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2635 if (HAS_DDI(dev_priv)) {
2636 uint32_t temp = I915_READ(DP_TP_CTL(port));
2638 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2639 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2641 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2643 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2644 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2645 case DP_TRAINING_PATTERN_DISABLE:
2646 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2649 case DP_TRAINING_PATTERN_1:
2650 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2652 case DP_TRAINING_PATTERN_2:
2653 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2655 case DP_TRAINING_PATTERN_3:
2656 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2659 I915_WRITE(DP_TP_CTL(port), temp);
2661 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2662 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2663 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2665 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2666 case DP_TRAINING_PATTERN_DISABLE:
2667 *DP |= DP_LINK_TRAIN_OFF_CPT;
2669 case DP_TRAINING_PATTERN_1:
2670 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2672 case DP_TRAINING_PATTERN_2:
2673 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2675 case DP_TRAINING_PATTERN_3:
2676 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2677 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2682 if (IS_CHERRYVIEW(dev_priv))
2683 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2685 *DP &= ~DP_LINK_TRAIN_MASK;
2687 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2688 case DP_TRAINING_PATTERN_DISABLE:
2689 *DP |= DP_LINK_TRAIN_OFF;
2691 case DP_TRAINING_PATTERN_1:
2692 *DP |= DP_LINK_TRAIN_PAT_1;
2694 case DP_TRAINING_PATTERN_2:
2695 *DP |= DP_LINK_TRAIN_PAT_2;
2697 case DP_TRAINING_PATTERN_3:
2698 if (IS_CHERRYVIEW(dev_priv)) {
2699 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2701 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2702 *DP |= DP_LINK_TRAIN_PAT_2;
2709 static void intel_dp_enable_port(struct intel_dp *intel_dp,
2710 struct intel_crtc_state *old_crtc_state)
2712 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2713 struct drm_i915_private *dev_priv = to_i915(dev);
2715 /* enable with pattern 1 (as per spec) */
2717 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2720 * Magic for VLV/CHV. We _must_ first set up the register
2721 * without actually enabling the port, and then do another
2722 * write to enable the port. Otherwise link training will
2723 * fail when the power sequencer is freshly used for this port.
2725 intel_dp->DP |= DP_PORT_EN;
2726 if (old_crtc_state->has_audio)
2727 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2729 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2730 POSTING_READ(intel_dp->output_reg);
2733 static void intel_enable_dp(struct intel_encoder *encoder,
2734 struct intel_crtc_state *pipe_config,
2735 struct drm_connector_state *conn_state)
2737 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2738 struct drm_device *dev = encoder->base.dev;
2739 struct drm_i915_private *dev_priv = to_i915(dev);
2740 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2741 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2742 enum pipe pipe = crtc->pipe;
2744 if (WARN_ON(dp_reg & DP_PORT_EN))
2749 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2750 vlv_init_panel_power_sequencer(intel_dp);
2752 intel_dp_enable_port(intel_dp, pipe_config);
2754 edp_panel_vdd_on(intel_dp);
2755 edp_panel_on(intel_dp);
2756 edp_panel_vdd_off(intel_dp, true);
2758 pps_unlock(intel_dp);
2760 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2761 unsigned int lane_mask = 0x0;
2763 if (IS_CHERRYVIEW(dev_priv))
2764 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2766 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2770 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2771 intel_dp_start_link_train(intel_dp);
2772 intel_dp_stop_link_train(intel_dp);
2774 if (pipe_config->has_audio) {
2775 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2777 intel_audio_codec_enable(encoder, pipe_config, conn_state);
2781 static void g4x_enable_dp(struct intel_encoder *encoder,
2782 struct intel_crtc_state *pipe_config,
2783 struct drm_connector_state *conn_state)
2785 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2787 intel_enable_dp(encoder, pipe_config, conn_state);
2788 intel_edp_backlight_on(intel_dp);
2791 static void vlv_enable_dp(struct intel_encoder *encoder,
2792 struct intel_crtc_state *pipe_config,
2793 struct drm_connector_state *conn_state)
2795 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2797 intel_edp_backlight_on(intel_dp);
2798 intel_psr_enable(intel_dp);
2801 static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2802 struct intel_crtc_state *pipe_config,
2803 struct drm_connector_state *conn_state)
2805 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2806 enum port port = dp_to_dig_port(intel_dp)->port;
2808 intel_dp_prepare(encoder, pipe_config);
2810 /* Only ilk+ has port A */
2812 ironlake_edp_pll_on(intel_dp, pipe_config);
2815 static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2817 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2818 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2819 enum pipe pipe = intel_dp->pps_pipe;
2820 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2822 edp_panel_vdd_off_sync(intel_dp);
2825 * VLV seems to get confused when multiple power seqeuencers
2826 * have the same port selected (even if only one has power/vdd
2827 * enabled). The failure manifests as vlv_wait_port_ready() failing
2828 * CHV on the other hand doesn't seem to mind having the same port
2829 * selected in multiple power seqeuencers, but let's clear the
2830 * port select always when logically disconnecting a power sequencer
2833 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2834 pipe_name(pipe), port_name(intel_dig_port->port));
2835 I915_WRITE(pp_on_reg, 0);
2836 POSTING_READ(pp_on_reg);
2838 intel_dp->pps_pipe = INVALID_PIPE;
2841 static void vlv_steal_power_sequencer(struct drm_device *dev,
2844 struct drm_i915_private *dev_priv = to_i915(dev);
2845 struct intel_encoder *encoder;
2847 lockdep_assert_held(&dev_priv->pps_mutex);
2849 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2852 for_each_intel_encoder(dev, encoder) {
2853 struct intel_dp *intel_dp;
2856 if (encoder->type != INTEL_OUTPUT_EDP)
2859 intel_dp = enc_to_intel_dp(&encoder->base);
2860 port = dp_to_dig_port(intel_dp)->port;
2862 if (intel_dp->pps_pipe != pipe)
2865 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2866 pipe_name(pipe), port_name(port));
2868 WARN(encoder->base.crtc,
2869 "stealing pipe %c power sequencer from active eDP port %c\n",
2870 pipe_name(pipe), port_name(port));
2872 /* make sure vdd is off before we steal it */
2873 vlv_detach_power_sequencer(intel_dp);
2877 static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2879 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2880 struct intel_encoder *encoder = &intel_dig_port->base;
2881 struct drm_device *dev = encoder->base.dev;
2882 struct drm_i915_private *dev_priv = to_i915(dev);
2883 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2885 lockdep_assert_held(&dev_priv->pps_mutex);
2887 if (!is_edp(intel_dp))
2890 if (intel_dp->pps_pipe == crtc->pipe)
2894 * If another power sequencer was being used on this
2895 * port previously make sure to turn off vdd there while
2896 * we still have control of it.
2898 if (intel_dp->pps_pipe != INVALID_PIPE)
2899 vlv_detach_power_sequencer(intel_dp);
2902 * We may be stealing the power
2903 * sequencer from another port.
2905 vlv_steal_power_sequencer(dev, crtc->pipe);
2907 /* now it's all ours */
2908 intel_dp->pps_pipe = crtc->pipe;
2910 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2911 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2913 /* init power sequencer on this pipe and port */
2914 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2915 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2918 static void vlv_pre_enable_dp(struct intel_encoder *encoder,
2919 struct intel_crtc_state *pipe_config,
2920 struct drm_connector_state *conn_state)
2922 vlv_phy_pre_encoder_enable(encoder);
2924 intel_enable_dp(encoder, pipe_config, conn_state);
2927 static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
2928 struct intel_crtc_state *pipe_config,
2929 struct drm_connector_state *conn_state)
2931 intel_dp_prepare(encoder, pipe_config);
2933 vlv_phy_pre_pll_enable(encoder);
2936 static void chv_pre_enable_dp(struct intel_encoder *encoder,
2937 struct intel_crtc_state *pipe_config,
2938 struct drm_connector_state *conn_state)
2940 chv_phy_pre_encoder_enable(encoder);
2942 intel_enable_dp(encoder, pipe_config, conn_state);
2944 /* Second common lane will stay alive on its own now */
2945 chv_phy_release_cl2_override(encoder);
2948 static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
2949 struct intel_crtc_state *pipe_config,
2950 struct drm_connector_state *conn_state)
2952 intel_dp_prepare(encoder, pipe_config);
2954 chv_phy_pre_pll_enable(encoder);
2957 static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
2958 struct intel_crtc_state *pipe_config,
2959 struct drm_connector_state *conn_state)
2961 chv_phy_post_pll_disable(encoder);
2965 * Fetch AUX CH registers 0x202 - 0x207 which contain
2966 * link status information
2969 intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2971 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2972 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2975 /* These are source-specific values. */
2977 intel_dp_voltage_max(struct intel_dp *intel_dp)
2979 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2980 enum port port = dp_to_dig_port(intel_dp)->port;
2982 if (IS_BROXTON(dev_priv))
2983 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2984 else if (INTEL_GEN(dev_priv) >= 9) {
2985 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2986 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2987 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2988 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2989 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2990 else if (IS_GEN7(dev_priv) && port == PORT_A)
2991 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2992 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
2993 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2995 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2999 intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3001 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3002 enum port port = dp_to_dig_port(intel_dp)->port;
3004 if (INTEL_GEN(dev_priv) >= 9) {
3005 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3009 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3011 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3013 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3015 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3017 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3018 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3020 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3022 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3024 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3025 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3027 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3029 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3030 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3032 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3034 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3036 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3039 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3041 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
3042 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3044 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3047 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3049 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3052 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3054 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3056 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3058 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3061 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3066 static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3068 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3069 unsigned long demph_reg_value, preemph_reg_value,
3070 uniqtranscale_reg_value;
3071 uint8_t train_set = intel_dp->train_set[0];
3073 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3074 case DP_TRAIN_PRE_EMPH_LEVEL_0:
3075 preemph_reg_value = 0x0004000;
3076 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3078 demph_reg_value = 0x2B405555;
3079 uniqtranscale_reg_value = 0x552AB83A;
3081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3082 demph_reg_value = 0x2B404040;
3083 uniqtranscale_reg_value = 0x5548B83A;
3085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3086 demph_reg_value = 0x2B245555;
3087 uniqtranscale_reg_value = 0x5560B83A;
3089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3090 demph_reg_value = 0x2B405555;
3091 uniqtranscale_reg_value = 0x5598DA3A;
3097 case DP_TRAIN_PRE_EMPH_LEVEL_1:
3098 preemph_reg_value = 0x0002000;
3099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3101 demph_reg_value = 0x2B404040;
3102 uniqtranscale_reg_value = 0x5552B83A;
3104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3105 demph_reg_value = 0x2B404848;
3106 uniqtranscale_reg_value = 0x5580B83A;
3108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3109 demph_reg_value = 0x2B404040;
3110 uniqtranscale_reg_value = 0x55ADDA3A;
3116 case DP_TRAIN_PRE_EMPH_LEVEL_2:
3117 preemph_reg_value = 0x0000000;
3118 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3120 demph_reg_value = 0x2B305555;
3121 uniqtranscale_reg_value = 0x5570B83A;
3123 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3124 demph_reg_value = 0x2B2B4040;
3125 uniqtranscale_reg_value = 0x55ADDA3A;
3131 case DP_TRAIN_PRE_EMPH_LEVEL_3:
3132 preemph_reg_value = 0x0006000;
3133 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3135 demph_reg_value = 0x1B405555;
3136 uniqtranscale_reg_value = 0x55ADDA3A;
3146 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3147 uniqtranscale_reg_value, 0);
3152 static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3154 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3155 u32 deemph_reg_value, margin_reg_value;
3156 bool uniq_trans_scale = false;
3157 uint8_t train_set = intel_dp->train_set[0];
3159 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3160 case DP_TRAIN_PRE_EMPH_LEVEL_0:
3161 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3162 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3163 deemph_reg_value = 128;
3164 margin_reg_value = 52;
3166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3167 deemph_reg_value = 128;
3168 margin_reg_value = 77;
3170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3171 deemph_reg_value = 128;
3172 margin_reg_value = 102;
3174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3175 deemph_reg_value = 128;
3176 margin_reg_value = 154;
3177 uniq_trans_scale = true;
3183 case DP_TRAIN_PRE_EMPH_LEVEL_1:
3184 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3186 deemph_reg_value = 85;
3187 margin_reg_value = 78;
3189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3190 deemph_reg_value = 85;
3191 margin_reg_value = 116;
3193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3194 deemph_reg_value = 85;
3195 margin_reg_value = 154;
3201 case DP_TRAIN_PRE_EMPH_LEVEL_2:
3202 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3203 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3204 deemph_reg_value = 64;
3205 margin_reg_value = 104;
3207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3208 deemph_reg_value = 64;
3209 margin_reg_value = 154;
3215 case DP_TRAIN_PRE_EMPH_LEVEL_3:
3216 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3218 deemph_reg_value = 43;
3219 margin_reg_value = 154;
3229 chv_set_phy_signal_level(encoder, deemph_reg_value,
3230 margin_reg_value, uniq_trans_scale);
3236 gen4_signal_levels(uint8_t train_set)
3238 uint32_t signal_levels = 0;
3240 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3241 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3243 signal_levels |= DP_VOLTAGE_0_4;
3245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3246 signal_levels |= DP_VOLTAGE_0_6;
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3249 signal_levels |= DP_VOLTAGE_0_8;
3251 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3252 signal_levels |= DP_VOLTAGE_1_2;
3255 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3256 case DP_TRAIN_PRE_EMPH_LEVEL_0:
3258 signal_levels |= DP_PRE_EMPHASIS_0;
3260 case DP_TRAIN_PRE_EMPH_LEVEL_1:
3261 signal_levels |= DP_PRE_EMPHASIS_3_5;
3263 case DP_TRAIN_PRE_EMPH_LEVEL_2:
3264 signal_levels |= DP_PRE_EMPHASIS_6;
3266 case DP_TRAIN_PRE_EMPH_LEVEL_3:
3267 signal_levels |= DP_PRE_EMPHASIS_9_5;
3270 return signal_levels;
3273 /* Gen6's DP voltage swing and pre-emphasis control */
3275 gen6_edp_signal_levels(uint8_t train_set)
3277 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3278 DP_TRAIN_PRE_EMPHASIS_MASK);
3279 switch (signal_levels) {
3280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3282 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3284 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3287 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3288 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3289 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3290 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3293 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3295 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3296 "0x%x\n", signal_levels);
3297 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3301 /* Gen7's DP voltage swing and pre-emphasis control */
3303 gen7_edp_signal_levels(uint8_t train_set)
3305 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3306 DP_TRAIN_PRE_EMPHASIS_MASK);
3307 switch (signal_levels) {
3308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3309 return EDP_LINK_TRAIN_400MV_0DB_IVB;
3310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3311 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3313 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3316 return EDP_LINK_TRAIN_600MV_0DB_IVB;
3317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3318 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3320 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3321 return EDP_LINK_TRAIN_800MV_0DB_IVB;
3322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3323 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3326 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3327 "0x%x\n", signal_levels);
3328 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3333 intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3336 enum port port = intel_dig_port->port;
3337 struct drm_device *dev = intel_dig_port->base.base.dev;
3338 struct drm_i915_private *dev_priv = to_i915(dev);
3339 uint32_t signal_levels, mask = 0;
3340 uint8_t train_set = intel_dp->train_set[0];
3342 if (HAS_DDI(dev_priv)) {
3343 signal_levels = ddi_signal_levels(intel_dp);
3345 if (IS_BROXTON(dev_priv))
3348 mask = DDI_BUF_EMP_MASK;
3349 } else if (IS_CHERRYVIEW(dev_priv)) {
3350 signal_levels = chv_signal_levels(intel_dp);
3351 } else if (IS_VALLEYVIEW(dev_priv)) {
3352 signal_levels = vlv_signal_levels(intel_dp);
3353 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
3354 signal_levels = gen7_edp_signal_levels(train_set);
3355 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3356 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
3357 signal_levels = gen6_edp_signal_levels(train_set);
3358 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3360 signal_levels = gen4_signal_levels(train_set);
3361 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3365 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3367 DRM_DEBUG_KMS("Using vswing level %d\n",
3368 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3369 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3370 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3371 DP_TRAIN_PRE_EMPHASIS_SHIFT);
3373 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3375 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3376 POSTING_READ(intel_dp->output_reg);
3380 intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3381 uint8_t dp_train_pat)
3383 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3384 struct drm_i915_private *dev_priv =
3385 to_i915(intel_dig_port->base.base.dev);
3387 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3389 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3390 POSTING_READ(intel_dp->output_reg);
3393 void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3396 struct drm_device *dev = intel_dig_port->base.base.dev;
3397 struct drm_i915_private *dev_priv = to_i915(dev);
3398 enum port port = intel_dig_port->port;
3401 if (!HAS_DDI(dev_priv))
3404 val = I915_READ(DP_TP_CTL(port));
3405 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3406 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3407 I915_WRITE(DP_TP_CTL(port), val);
3410 * On PORT_A we can have only eDP in SST mode. There the only reason
3411 * we need to set idle transmission mode is to work around a HW issue
3412 * where we enable the pipe while not in idle link-training mode.
3413 * In this case there is requirement to wait for a minimum number of
3414 * idle patterns to be sent.
3419 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3420 DP_TP_STATUS_IDLE_DONE,
3421 DP_TP_STATUS_IDLE_DONE,
3423 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3427 intel_dp_link_down(struct intel_dp *intel_dp)
3429 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3430 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3431 enum port port = intel_dig_port->port;
3432 struct drm_device *dev = intel_dig_port->base.base.dev;
3433 struct drm_i915_private *dev_priv = to_i915(dev);
3434 uint32_t DP = intel_dp->DP;
3436 if (WARN_ON(HAS_DDI(dev_priv)))
3439 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3442 DRM_DEBUG_KMS("\n");
3444 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3445 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3446 DP &= ~DP_LINK_TRAIN_MASK_CPT;
3447 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3449 if (IS_CHERRYVIEW(dev_priv))
3450 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3452 DP &= ~DP_LINK_TRAIN_MASK;
3453 DP |= DP_LINK_TRAIN_PAT_IDLE;
3455 I915_WRITE(intel_dp->output_reg, DP);
3456 POSTING_READ(intel_dp->output_reg);
3458 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3459 I915_WRITE(intel_dp->output_reg, DP);
3460 POSTING_READ(intel_dp->output_reg);
3463 * HW workaround for IBX, we need to move the port
3464 * to transcoder A after disabling it to allow the
3465 * matching HDMI port to be enabled on transcoder A.
3467 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3469 * We get CPU/PCH FIFO underruns on the other pipe when
3470 * doing the workaround. Sweep them under the rug.
3472 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3473 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3475 /* always enable with pattern 1 (as per spec) */
3476 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3477 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3478 I915_WRITE(intel_dp->output_reg, DP);
3479 POSTING_READ(intel_dp->output_reg);
3482 I915_WRITE(intel_dp->output_reg, DP);
3483 POSTING_READ(intel_dp->output_reg);
3485 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3486 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3487 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3490 msleep(intel_dp->panel_power_down_delay);
3496 intel_dp_read_dpcd(struct intel_dp *intel_dp)
3498 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3499 sizeof(intel_dp->dpcd)) < 0)
3500 return false; /* aux transfer failed */
3502 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3504 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3508 intel_edp_init_dpcd(struct intel_dp *intel_dp)
3510 struct drm_i915_private *dev_priv =
3511 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3513 /* this function is meant to be called only once */
3514 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3516 if (!intel_dp_read_dpcd(intel_dp))
3519 intel_dp_read_desc(intel_dp);
3521 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3522 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3523 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3525 /* Check if the panel supports PSR */
3526 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3528 sizeof(intel_dp->psr_dpcd));
3529 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3530 dev_priv->psr.sink_support = true;
3531 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3534 if (INTEL_GEN(dev_priv) >= 9 &&
3535 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3536 uint8_t frame_sync_cap;
3538 dev_priv->psr.sink_support = true;
3539 drm_dp_dpcd_read(&intel_dp->aux,
3540 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3541 &frame_sync_cap, 1);
3542 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3543 /* PSR2 needs frame sync as well */
3544 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3545 DRM_DEBUG_KMS("PSR2 %s on sink",
3546 dev_priv->psr.psr2_support ? "supported" : "not supported");
3549 /* Read the eDP Display control capabilities registers */
3550 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3551 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3552 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3553 sizeof(intel_dp->edp_dpcd))
3554 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3555 intel_dp->edp_dpcd);
3557 /* Intermediate frequency support */
3558 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3559 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3562 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3563 sink_rates, sizeof(sink_rates));
3565 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3566 int val = le16_to_cpu(sink_rates[i]);
3571 /* Value read is in kHz while drm clock is saved in deca-kHz */
3572 intel_dp->sink_rates[i] = (val * 200) / 10;
3574 intel_dp->num_sink_rates = i;
3582 intel_dp_get_dpcd(struct intel_dp *intel_dp)
3584 if (!intel_dp_read_dpcd(intel_dp))
3587 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3588 &intel_dp->sink_count, 1) < 0)
3592 * Sink count can change between short pulse hpd hence
3593 * a member variable in intel_dp will track any changes
3594 * between short pulse interrupts.
3596 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3599 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3600 * a dongle is present but no display. Unless we require to know
3601 * if a dongle is present or not, we don't need to update
3602 * downstream port information. So, an early return here saves
3603 * time from performing other operations which are not required.
3605 if (!is_edp(intel_dp) && !intel_dp->sink_count)
3608 if (!drm_dp_is_branch(intel_dp->dpcd))
3609 return true; /* native DP sink */
3611 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3612 return true; /* no per-port downstream info */
3614 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3615 intel_dp->downstream_ports,
3616 DP_MAX_DOWNSTREAM_PORTS) < 0)
3617 return false; /* downstream port status fetch failed */
3623 intel_dp_can_mst(struct intel_dp *intel_dp)
3627 if (!i915.enable_dp_mst)
3630 if (!intel_dp->can_mst)
3633 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3636 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3639 return buf[0] & DP_MST_CAP;
3643 intel_dp_configure_mst(struct intel_dp *intel_dp)
3645 if (!i915.enable_dp_mst)
3648 if (!intel_dp->can_mst)
3651 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3653 if (intel_dp->is_mst)
3654 DRM_DEBUG_KMS("Sink is MST capable\n");
3656 DRM_DEBUG_KMS("Sink is not MST capable\n");
3658 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3662 static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3664 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3665 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3666 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3672 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
3673 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3678 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3679 buf & ~DP_TEST_SINK_START) < 0) {
3680 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3686 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3688 if (drm_dp_dpcd_readb(&intel_dp->aux,
3689 DP_TEST_SINK_MISC, &buf) < 0) {
3693 count = buf & DP_TEST_COUNT_MASK;
3694 } while (--attempts && count);
3696 if (attempts == 0) {
3697 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3702 hsw_enable_ips(intel_crtc);
3706 static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3708 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3709 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3710 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3714 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3717 if (!(buf & DP_TEST_CRC_SUPPORTED))
3720 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3723 if (buf & DP_TEST_SINK_START) {
3724 ret = intel_dp_sink_crc_stop(intel_dp);
3729 hsw_disable_ips(intel_crtc);
3731 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3732 buf | DP_TEST_SINK_START) < 0) {
3733 hsw_enable_ips(intel_crtc);
3737 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3741 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3743 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3744 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3745 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3750 ret = intel_dp_sink_crc_start(intel_dp);
3755 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3757 if (drm_dp_dpcd_readb(&intel_dp->aux,
3758 DP_TEST_SINK_MISC, &buf) < 0) {
3762 count = buf & DP_TEST_COUNT_MASK;
3764 } while (--attempts && count == 0);
3766 if (attempts == 0) {
3767 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3772 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3778 intel_dp_sink_crc_stop(intel_dp);
3783 intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3785 return drm_dp_dpcd_read(&intel_dp->aux,
3786 DP_DEVICE_SERVICE_IRQ_VECTOR,
3787 sink_irq_vector, 1) == 1;
3791 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3795 ret = drm_dp_dpcd_read(&intel_dp->aux,
3797 sink_irq_vector, 14);
3804 static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3806 uint8_t test_result = DP_TEST_ACK;
3810 static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3812 uint8_t test_result = DP_TEST_NAK;
3816 static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3818 uint8_t test_result = DP_TEST_NAK;
3819 struct intel_connector *intel_connector = intel_dp->attached_connector;
3820 struct drm_connector *connector = &intel_connector->base;
3822 if (intel_connector->detect_edid == NULL ||
3823 connector->edid_corrupt ||
3824 intel_dp->aux.i2c_defer_count > 6) {
3825 /* Check EDID read for NACKs, DEFERs and corruption
3826 * (DP CTS 1.2 Core r1.1)
3827 * 4.2.2.4 : Failed EDID read, I2C_NAK
3828 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3829 * 4.2.2.6 : EDID corruption detected
3830 * Use failsafe mode for all cases
3832 if (intel_dp->aux.i2c_nack_count > 0 ||
3833 intel_dp->aux.i2c_defer_count > 0)
3834 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3835 intel_dp->aux.i2c_nack_count,
3836 intel_dp->aux.i2c_defer_count);
3837 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3839 struct edid *block = intel_connector->detect_edid;
3841 /* We have to write the checksum
3842 * of the last block read
3844 block += intel_connector->detect_edid->extensions;
3846 if (!drm_dp_dpcd_write(&intel_dp->aux,
3847 DP_TEST_EDID_CHECKSUM,
3850 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3852 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3853 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3856 /* Set test active flag here so userspace doesn't interrupt things */
3857 intel_dp->compliance_test_active = 1;
3862 static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3864 uint8_t test_result = DP_TEST_NAK;
3868 static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3870 uint8_t response = DP_TEST_NAK;
3874 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3876 DRM_DEBUG_KMS("Could not read test request from sink\n");
3881 case DP_TEST_LINK_TRAINING:
3882 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3883 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3884 response = intel_dp_autotest_link_training(intel_dp);
3886 case DP_TEST_LINK_VIDEO_PATTERN:
3887 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3888 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3889 response = intel_dp_autotest_video_pattern(intel_dp);
3891 case DP_TEST_LINK_EDID_READ:
3892 DRM_DEBUG_KMS("EDID test requested\n");
3893 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3894 response = intel_dp_autotest_edid(intel_dp);
3896 case DP_TEST_LINK_PHY_TEST_PATTERN:
3897 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3898 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3899 response = intel_dp_autotest_phy_pattern(intel_dp);
3902 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3907 status = drm_dp_dpcd_write(&intel_dp->aux,
3911 DRM_DEBUG_KMS("Could not write test response to sink\n");
3915 intel_dp_check_mst_status(struct intel_dp *intel_dp)
3919 if (intel_dp->is_mst) {
3924 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3928 /* check link status - esi[10] = 0x200c */
3929 if (intel_dp->active_mst_links &&
3930 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3931 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3932 intel_dp_start_link_train(intel_dp);
3933 intel_dp_stop_link_train(intel_dp);
3936 DRM_DEBUG_KMS("got esi %3ph\n", esi);
3937 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3940 for (retry = 0; retry < 3; retry++) {
3942 wret = drm_dp_dpcd_write(&intel_dp->aux,
3943 DP_SINK_COUNT_ESI+1,
3950 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3952 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3960 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3961 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3962 intel_dp->is_mst = false;
3963 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3964 /* send a hotplug event */
3965 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3972 intel_dp_retrain_link(struct intel_dp *intel_dp)
3974 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3975 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3976 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
3978 /* Suppress underruns caused by re-training */
3979 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
3980 if (crtc->config->has_pch_encoder)
3981 intel_set_pch_fifo_underrun_reporting(dev_priv,
3982 intel_crtc_pch_transcoder(crtc), false);
3984 intel_dp_start_link_train(intel_dp);
3985 intel_dp_stop_link_train(intel_dp);
3987 /* Keep underrun reporting disabled until things are stable */
3988 intel_wait_for_vblank(dev_priv, crtc->pipe);
3990 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
3991 if (crtc->config->has_pch_encoder)
3992 intel_set_pch_fifo_underrun_reporting(dev_priv,
3993 intel_crtc_pch_transcoder(crtc), true);
3997 intel_dp_check_link_status(struct intel_dp *intel_dp)
3999 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4000 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4001 u8 link_status[DP_LINK_STATUS_SIZE];
4003 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4005 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4006 DRM_ERROR("Failed to get link status\n");
4010 if (!intel_encoder->base.crtc)
4013 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4016 /* FIXME: we need to synchronize this sort of stuff with hardware
4017 * readout. Currently fast link training doesn't work on boot-up. */
4018 if (!intel_dp->lane_count)
4021 /* if link training is requested we should perform it always */
4022 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4023 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
4024 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4025 intel_encoder->base.name);
4027 intel_dp_retrain_link(intel_dp);
4032 * According to DP spec
4035 * 2. Configure link according to Receiver Capabilities
4036 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4037 * 4. Check link status on receipt of hot-plug interrupt
4039 * intel_dp_short_pulse - handles short pulse interrupts
4040 * when full detection is not required.
4041 * Returns %true if short pulse is handled and full detection
4042 * is NOT required and %false otherwise.
4045 intel_dp_short_pulse(struct intel_dp *intel_dp)
4047 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4048 u8 sink_irq_vector = 0;
4049 u8 old_sink_count = intel_dp->sink_count;
4053 * Clearing compliance test variables to allow capturing
4054 * of values for next automated test request.
4056 intel_dp->compliance_test_active = 0;
4057 intel_dp->compliance_test_type = 0;
4058 intel_dp->compliance_test_data = 0;
4061 * Now read the DPCD to see if it's actually running
4062 * If the current value of sink count doesn't match with
4063 * the value that was stored earlier or dpcd read failed
4064 * we need to do full detection
4066 ret = intel_dp_get_dpcd(intel_dp);
4068 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4069 /* No need to proceed if we are going to do full detect */
4073 /* Try to read the source of the interrupt */
4074 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4075 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4076 sink_irq_vector != 0) {
4077 /* Clear interrupt source */
4078 drm_dp_dpcd_writeb(&intel_dp->aux,
4079 DP_DEVICE_SERVICE_IRQ_VECTOR,
4082 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4083 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4084 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4085 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4088 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4089 intel_dp_check_link_status(intel_dp);
4090 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4095 /* XXX this is probably wrong for multiple downstream ports */
4096 static enum drm_connector_status
4097 intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4099 uint8_t *dpcd = intel_dp->dpcd;
4102 if (!intel_dp_get_dpcd(intel_dp))
4103 return connector_status_disconnected;
4105 if (is_edp(intel_dp))
4106 return connector_status_connected;
4108 /* if there's no downstream port, we're done */
4109 if (!drm_dp_is_branch(dpcd))
4110 return connector_status_connected;
4112 /* If we're HPD-aware, SINK_COUNT changes dynamically */
4113 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4114 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4116 return intel_dp->sink_count ?
4117 connector_status_connected : connector_status_disconnected;
4120 if (intel_dp_can_mst(intel_dp))
4121 return connector_status_connected;
4123 /* If no HPD, poke DDC gently */
4124 if (drm_probe_ddc(&intel_dp->aux.ddc))
4125 return connector_status_connected;
4127 /* Well we tried, say unknown for unreliable port types */
4128 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4129 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4130 if (type == DP_DS_PORT_TYPE_VGA ||
4131 type == DP_DS_PORT_TYPE_NON_EDID)
4132 return connector_status_unknown;
4134 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4135 DP_DWN_STRM_PORT_TYPE_MASK;
4136 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4137 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4138 return connector_status_unknown;
4141 /* Anything else is out of spec, warn and ignore */
4142 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4143 return connector_status_disconnected;
4146 static enum drm_connector_status
4147 edp_detect(struct intel_dp *intel_dp)
4149 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4150 enum drm_connector_status status;
4152 status = intel_panel_detect(dev);
4153 if (status == connector_status_unknown)
4154 status = connector_status_connected;
4159 static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4160 struct intel_digital_port *port)
4164 switch (port->port) {
4168 bit = SDE_PORTB_HOTPLUG;
4171 bit = SDE_PORTC_HOTPLUG;
4174 bit = SDE_PORTD_HOTPLUG;
4177 MISSING_CASE(port->port);
4181 return I915_READ(SDEISR) & bit;
4184 static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4185 struct intel_digital_port *port)
4189 switch (port->port) {
4193 bit = SDE_PORTB_HOTPLUG_CPT;
4196 bit = SDE_PORTC_HOTPLUG_CPT;
4199 bit = SDE_PORTD_HOTPLUG_CPT;
4202 bit = SDE_PORTE_HOTPLUG_SPT;
4205 MISSING_CASE(port->port);
4209 return I915_READ(SDEISR) & bit;
4212 static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4213 struct intel_digital_port *port)
4217 switch (port->port) {
4219 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4222 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4225 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4228 MISSING_CASE(port->port);
4232 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4235 static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4236 struct intel_digital_port *port)
4240 switch (port->port) {
4242 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4245 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4248 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4251 MISSING_CASE(port->port);
4255 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4258 static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4259 struct intel_digital_port *intel_dig_port)
4261 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4265 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4268 bit = BXT_DE_PORT_HP_DDIA;
4271 bit = BXT_DE_PORT_HP_DDIB;
4274 bit = BXT_DE_PORT_HP_DDIC;
4281 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4285 * intel_digital_port_connected - is the specified port connected?
4286 * @dev_priv: i915 private structure
4287 * @port: the port to test
4289 * Return %true if @port is connected, %false otherwise.
4291 static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4292 struct intel_digital_port *port)
4294 if (HAS_PCH_IBX(dev_priv))
4295 return ibx_digital_port_connected(dev_priv, port);
4296 else if (HAS_PCH_SPLIT(dev_priv))
4297 return cpt_digital_port_connected(dev_priv, port);
4298 else if (IS_BROXTON(dev_priv))
4299 return bxt_digital_port_connected(dev_priv, port);
4300 else if (IS_GM45(dev_priv))
4301 return gm45_digital_port_connected(dev_priv, port);
4303 return g4x_digital_port_connected(dev_priv, port);
4306 static struct edid *
4307 intel_dp_get_edid(struct intel_dp *intel_dp)
4309 struct intel_connector *intel_connector = intel_dp->attached_connector;
4311 /* use cached edid if we have one */
4312 if (intel_connector->edid) {
4314 if (IS_ERR(intel_connector->edid))
4317 return drm_edid_duplicate(intel_connector->edid);
4319 return drm_get_edid(&intel_connector->base,
4320 &intel_dp->aux.ddc);
4324 intel_dp_set_edid(struct intel_dp *intel_dp)
4326 struct intel_connector *intel_connector = intel_dp->attached_connector;
4329 intel_dp_unset_edid(intel_dp);
4330 edid = intel_dp_get_edid(intel_dp);
4331 intel_connector->detect_edid = edid;
4333 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4334 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4336 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4340 intel_dp_unset_edid(struct intel_dp *intel_dp)
4342 struct intel_connector *intel_connector = intel_dp->attached_connector;
4344 kfree(intel_connector->detect_edid);
4345 intel_connector->detect_edid = NULL;
4347 intel_dp->has_audio = false;
4350 static enum drm_connector_status
4351 intel_dp_long_pulse(struct intel_connector *intel_connector)
4353 struct drm_connector *connector = &intel_connector->base;
4354 struct intel_dp *intel_dp = intel_attached_dp(connector);
4355 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4356 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4357 struct drm_device *dev = connector->dev;
4358 enum drm_connector_status status;
4359 enum intel_display_power_domain power_domain;
4360 u8 sink_irq_vector = 0;
4362 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4363 intel_display_power_get(to_i915(dev), power_domain);
4365 /* Can't disconnect eDP, but you can close the lid... */
4366 if (is_edp(intel_dp))
4367 status = edp_detect(intel_dp);
4368 else if (intel_digital_port_connected(to_i915(dev),
4369 dp_to_dig_port(intel_dp)))
4370 status = intel_dp_detect_dpcd(intel_dp);
4372 status = connector_status_disconnected;
4374 if (status == connector_status_disconnected) {
4375 intel_dp->compliance_test_active = 0;
4376 intel_dp->compliance_test_type = 0;
4377 intel_dp->compliance_test_data = 0;
4379 if (intel_dp->is_mst) {
4380 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4382 intel_dp->mst_mgr.mst_state);
4383 intel_dp->is_mst = false;
4384 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4391 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4392 intel_encoder->type = INTEL_OUTPUT_DP;
4394 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4395 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4396 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4398 intel_dp_print_rates(intel_dp);
4400 intel_dp_read_desc(intel_dp);
4402 intel_dp_configure_mst(intel_dp);
4404 if (intel_dp->is_mst) {
4406 * If we are in MST mode then this connector
4407 * won't appear connected or have anything
4410 status = connector_status_disconnected;
4412 } else if (connector->status == connector_status_connected) {
4414 * If display was connected already and is still connected
4415 * check links status, there has been known issues of
4416 * link loss triggerring long pulse!!!!
4418 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4419 intel_dp_check_link_status(intel_dp);
4420 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4425 * Clearing NACK and defer counts to get their exact values
4426 * while reading EDID which are required by Compliance tests
4427 * 4.2.2.4 and 4.2.2.5
4429 intel_dp->aux.i2c_nack_count = 0;
4430 intel_dp->aux.i2c_defer_count = 0;
4432 intel_dp_set_edid(intel_dp);
4433 if (is_edp(intel_dp) || intel_connector->detect_edid)
4434 status = connector_status_connected;
4435 intel_dp->detect_done = true;
4437 /* Try to read the source of the interrupt */
4438 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4439 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4440 sink_irq_vector != 0) {
4441 /* Clear interrupt source */
4442 drm_dp_dpcd_writeb(&intel_dp->aux,
4443 DP_DEVICE_SERVICE_IRQ_VECTOR,
4446 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4447 intel_dp_handle_test_request(intel_dp);
4448 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4449 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4453 if (status != connector_status_connected && !intel_dp->is_mst)
4454 intel_dp_unset_edid(intel_dp);
4456 intel_display_power_put(to_i915(dev), power_domain);
4460 static enum drm_connector_status
4461 intel_dp_detect(struct drm_connector *connector, bool force)
4463 struct intel_dp *intel_dp = intel_attached_dp(connector);
4464 enum drm_connector_status status = connector->status;
4466 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4467 connector->base.id, connector->name);
4469 /* If full detect is not performed yet, do a full detect */
4470 if (!intel_dp->detect_done)
4471 status = intel_dp_long_pulse(intel_dp->attached_connector);
4473 intel_dp->detect_done = false;
4479 intel_dp_force(struct drm_connector *connector)
4481 struct intel_dp *intel_dp = intel_attached_dp(connector);
4482 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4483 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4484 enum intel_display_power_domain power_domain;
4486 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4487 connector->base.id, connector->name);
4488 intel_dp_unset_edid(intel_dp);
4490 if (connector->status != connector_status_connected)
4493 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4494 intel_display_power_get(dev_priv, power_domain);
4496 intel_dp_set_edid(intel_dp);
4498 intel_display_power_put(dev_priv, power_domain);
4500 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4501 intel_encoder->type = INTEL_OUTPUT_DP;
4504 static int intel_dp_get_modes(struct drm_connector *connector)
4506 struct intel_connector *intel_connector = to_intel_connector(connector);
4509 edid = intel_connector->detect_edid;
4511 int ret = intel_connector_update_modes(connector, edid);
4516 /* if eDP has no EDID, fall back to fixed mode */
4517 if (is_edp(intel_attached_dp(connector)) &&
4518 intel_connector->panel.fixed_mode) {
4519 struct drm_display_mode *mode;
4521 mode = drm_mode_duplicate(connector->dev,
4522 intel_connector->panel.fixed_mode);
4524 drm_mode_probed_add(connector, mode);
4533 intel_dp_detect_audio(struct drm_connector *connector)
4535 bool has_audio = false;
4538 edid = to_intel_connector(connector)->detect_edid;
4540 has_audio = drm_detect_monitor_audio(edid);
4546 intel_dp_set_property(struct drm_connector *connector,
4547 struct drm_property *property,
4550 struct drm_i915_private *dev_priv = to_i915(connector->dev);
4551 struct intel_connector *intel_connector = to_intel_connector(connector);
4552 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4553 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4556 ret = drm_object_property_set_value(&connector->base, property, val);
4560 if (property == dev_priv->force_audio_property) {
4564 if (i == intel_dp->force_audio)
4567 intel_dp->force_audio = i;
4569 if (i == HDMI_AUDIO_AUTO)
4570 has_audio = intel_dp_detect_audio(connector);
4572 has_audio = (i == HDMI_AUDIO_ON);
4574 if (has_audio == intel_dp->has_audio)
4577 intel_dp->has_audio = has_audio;
4581 if (property == dev_priv->broadcast_rgb_property) {
4582 bool old_auto = intel_dp->color_range_auto;
4583 bool old_range = intel_dp->limited_color_range;
4586 case INTEL_BROADCAST_RGB_AUTO:
4587 intel_dp->color_range_auto = true;
4589 case INTEL_BROADCAST_RGB_FULL:
4590 intel_dp->color_range_auto = false;
4591 intel_dp->limited_color_range = false;
4593 case INTEL_BROADCAST_RGB_LIMITED:
4594 intel_dp->color_range_auto = false;
4595 intel_dp->limited_color_range = true;
4601 if (old_auto == intel_dp->color_range_auto &&
4602 old_range == intel_dp->limited_color_range)
4608 if (is_edp(intel_dp) &&
4609 property == connector->dev->mode_config.scaling_mode_property) {
4610 if (val == DRM_MODE_SCALE_NONE) {
4611 DRM_DEBUG_KMS("no scaling not supported\n");
4614 if (HAS_GMCH_DISPLAY(dev_priv) &&
4615 val == DRM_MODE_SCALE_CENTER) {
4616 DRM_DEBUG_KMS("centering not supported\n");
4620 if (intel_connector->panel.fitting_mode == val) {
4621 /* the eDP scaling property is not changed */
4624 intel_connector->panel.fitting_mode = val;
4632 if (intel_encoder->base.crtc)
4633 intel_crtc_restore_mode(intel_encoder->base.crtc);
4639 intel_dp_connector_register(struct drm_connector *connector)
4641 struct intel_dp *intel_dp = intel_attached_dp(connector);
4644 ret = intel_connector_register(connector);
4648 i915_debugfs_connector_add(connector);
4650 DRM_DEBUG_KMS("registering %s bus for %s\n",
4651 intel_dp->aux.name, connector->kdev->kobj.name);
4653 intel_dp->aux.dev = connector->kdev;
4654 return drm_dp_aux_register(&intel_dp->aux);
4658 intel_dp_connector_unregister(struct drm_connector *connector)
4660 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4661 intel_connector_unregister(connector);
4665 intel_dp_connector_destroy(struct drm_connector *connector)
4667 struct intel_connector *intel_connector = to_intel_connector(connector);
4669 kfree(intel_connector->detect_edid);
4671 if (!IS_ERR_OR_NULL(intel_connector->edid))
4672 kfree(intel_connector->edid);
4674 /* Can't call is_edp() since the encoder may have been destroyed
4676 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4677 intel_panel_fini(&intel_connector->panel);
4679 drm_connector_cleanup(connector);
4683 void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4685 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4686 struct intel_dp *intel_dp = &intel_dig_port->dp;
4688 intel_dp_mst_encoder_cleanup(intel_dig_port);
4689 if (is_edp(intel_dp)) {
4690 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4692 * vdd might still be enabled do to the delayed vdd off.
4693 * Make sure vdd is actually turned off here.
4696 edp_panel_vdd_off_sync(intel_dp);
4697 pps_unlock(intel_dp);
4699 if (intel_dp->edp_notifier.notifier_call) {
4700 unregister_reboot_notifier(&intel_dp->edp_notifier);
4701 intel_dp->edp_notifier.notifier_call = NULL;
4705 intel_dp_aux_fini(intel_dp);
4707 drm_encoder_cleanup(encoder);
4708 kfree(intel_dig_port);
4711 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4713 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4715 if (!is_edp(intel_dp))
4719 * vdd might still be enabled do to the delayed vdd off.
4720 * Make sure vdd is actually turned off here.
4722 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4724 edp_panel_vdd_off_sync(intel_dp);
4725 pps_unlock(intel_dp);
4728 static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4731 struct drm_device *dev = intel_dig_port->base.base.dev;
4732 struct drm_i915_private *dev_priv = to_i915(dev);
4733 enum intel_display_power_domain power_domain;
4735 lockdep_assert_held(&dev_priv->pps_mutex);
4737 if (!edp_have_panel_vdd(intel_dp))
4741 * The VDD bit needs a power domain reference, so if the bit is
4742 * already enabled when we boot or resume, grab this reference and
4743 * schedule a vdd off, so we don't hold on to the reference
4746 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4747 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4748 intel_display_power_get(dev_priv, power_domain);
4750 edp_panel_vdd_schedule_off(intel_dp);
4753 void intel_dp_encoder_reset(struct drm_encoder *encoder)
4755 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4756 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4757 struct intel_lspcon *lspcon = &intel_dig_port->lspcon;
4758 struct intel_dp *intel_dp = &intel_dig_port->dp;
4760 if (!HAS_DDI(dev_priv))
4761 intel_dp->DP = I915_READ(intel_dp->output_reg);
4763 if (IS_GEN9(dev_priv) && lspcon->active)
4764 lspcon_resume(lspcon);
4766 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4771 /* Reinit the power sequencer, in case BIOS did something with it. */
4772 intel_dp_pps_init(encoder->dev, intel_dp);
4773 intel_edp_panel_vdd_sanitize(intel_dp);
4775 pps_unlock(intel_dp);
4778 static const struct drm_connector_funcs intel_dp_connector_funcs = {
4779 .dpms = drm_atomic_helper_connector_dpms,
4780 .detect = intel_dp_detect,
4781 .force = intel_dp_force,
4782 .fill_modes = drm_helper_probe_single_connector_modes,
4783 .set_property = intel_dp_set_property,
4784 .atomic_get_property = intel_connector_atomic_get_property,
4785 .late_register = intel_dp_connector_register,
4786 .early_unregister = intel_dp_connector_unregister,
4787 .destroy = intel_dp_connector_destroy,
4788 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4789 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4792 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4793 .get_modes = intel_dp_get_modes,
4794 .mode_valid = intel_dp_mode_valid,
4797 static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4798 .reset = intel_dp_encoder_reset,
4799 .destroy = intel_dp_encoder_destroy,
4803 intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4805 struct intel_dp *intel_dp = &intel_dig_port->dp;
4806 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4807 struct drm_device *dev = intel_dig_port->base.base.dev;
4808 struct drm_i915_private *dev_priv = to_i915(dev);
4809 enum intel_display_power_domain power_domain;
4810 enum irqreturn ret = IRQ_NONE;
4812 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4813 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4814 intel_dig_port->base.type = INTEL_OUTPUT_DP;
4816 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4818 * vdd off can generate a long pulse on eDP which
4819 * would require vdd on to handle it, and thus we
4820 * would end up in an endless cycle of
4821 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4823 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4824 port_name(intel_dig_port->port));
4828 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4829 port_name(intel_dig_port->port),
4830 long_hpd ? "long" : "short");
4833 intel_dp->detect_done = false;
4837 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4838 intel_display_power_get(dev_priv, power_domain);
4840 if (intel_dp->is_mst) {
4841 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4843 * If we were in MST mode, and device is not
4844 * there, get out of MST mode
4846 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4847 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4848 intel_dp->is_mst = false;
4849 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4851 intel_dp->detect_done = false;
4856 if (!intel_dp->is_mst) {
4857 if (!intel_dp_short_pulse(intel_dp)) {
4858 intel_dp->detect_done = false;
4866 intel_display_power_put(dev_priv, power_domain);
4871 /* check the VBT to see whether the eDP is on another port */
4872 bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
4875 * eDP not supported on g4x. so bail out early just
4876 * for a bit extra safety in case the VBT is bonkers.
4878 if (INTEL_GEN(dev_priv) < 5)
4884 return intel_bios_is_port_edp(dev_priv, port);
4888 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4890 struct intel_connector *intel_connector = to_intel_connector(connector);
4892 intel_attach_force_audio_property(connector);
4893 intel_attach_broadcast_rgb_property(connector);
4894 intel_dp->color_range_auto = true;
4896 if (is_edp(intel_dp)) {
4897 drm_mode_create_scaling_mode_property(connector->dev);
4898 drm_object_attach_property(
4900 connector->dev->mode_config.scaling_mode_property,
4901 DRM_MODE_SCALE_ASPECT);
4902 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4906 static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4908 intel_dp->panel_power_off_time = ktime_get_boottime();
4909 intel_dp->last_power_on = jiffies;
4910 intel_dp->last_backlight_off = jiffies;
4914 intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4915 struct intel_dp *intel_dp, struct edp_power_seq *seq)
4917 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4918 struct pps_registers regs;
4920 intel_pps_get_registers(dev_priv, intel_dp, ®s);
4922 /* Workaround: Need to write PP_CONTROL with the unlock key as
4923 * the very first thing. */
4924 pp_ctl = ironlake_get_pp_control(intel_dp);
4926 pp_on = I915_READ(regs.pp_on);
4927 pp_off = I915_READ(regs.pp_off);
4928 if (!IS_BROXTON(dev_priv)) {
4929 I915_WRITE(regs.pp_ctrl, pp_ctl);
4930 pp_div = I915_READ(regs.pp_div);
4933 /* Pull timing values out of registers */
4934 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4935 PANEL_POWER_UP_DELAY_SHIFT;
4937 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4938 PANEL_LIGHT_ON_DELAY_SHIFT;
4940 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4941 PANEL_LIGHT_OFF_DELAY_SHIFT;
4943 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4944 PANEL_POWER_DOWN_DELAY_SHIFT;
4946 if (IS_BROXTON(dev_priv)) {
4947 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4948 BXT_POWER_CYCLE_DELAY_SHIFT;
4950 seq->t11_t12 = (tmp - 1) * 1000;
4954 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4955 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4960 intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4962 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4964 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4968 intel_pps_verify_state(struct drm_i915_private *dev_priv,
4969 struct intel_dp *intel_dp)
4971 struct edp_power_seq hw;
4972 struct edp_power_seq *sw = &intel_dp->pps_delays;
4974 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4976 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4977 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4978 DRM_ERROR("PPS state mismatch\n");
4979 intel_pps_dump_state("sw", sw);
4980 intel_pps_dump_state("hw", &hw);
4985 intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4986 struct intel_dp *intel_dp)
4988 struct drm_i915_private *dev_priv = to_i915(dev);
4989 struct edp_power_seq cur, vbt, spec,
4990 *final = &intel_dp->pps_delays;
4992 lockdep_assert_held(&dev_priv->pps_mutex);
4994 /* already initialized? */
4995 if (final->t11_t12 != 0)
4998 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5000 intel_pps_dump_state("cur", &cur);
5002 vbt = dev_priv->vbt.edp.pps;
5004 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5005 * our hw here, which are all in 100usec. */
5006 spec.t1_t3 = 210 * 10;
5007 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5008 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5009 spec.t10 = 500 * 10;
5010 /* This one is special and actually in units of 100ms, but zero
5011 * based in the hw (so we need to add 100 ms). But the sw vbt
5012 * table multiplies it with 1000 to make it in units of 100usec,
5014 spec.t11_t12 = (510 + 100) * 10;
5016 intel_pps_dump_state("vbt", &vbt);
5018 /* Use the max of the register settings and vbt. If both are
5019 * unset, fall back to the spec limits. */
5020 #define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
5022 max(cur.field, vbt.field))
5023 assign_final(t1_t3);
5027 assign_final(t11_t12);
5030 #define get_delay(field) (DIV_ROUND_UP(final->field, 10))
5031 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5032 intel_dp->backlight_on_delay = get_delay(t8);
5033 intel_dp->backlight_off_delay = get_delay(t9);
5034 intel_dp->panel_power_down_delay = get_delay(t10);
5035 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5038 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5039 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5040 intel_dp->panel_power_cycle_delay);
5042 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5043 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
5046 * We override the HW backlight delays to 1 because we do manual waits
5047 * on them. For T8, even BSpec recommends doing it. For T9, if we
5048 * don't do this, we'll end up waiting for the backlight off delay
5049 * twice: once when we do the manual sleep, and once when we disable
5050 * the panel and wait for the PP_STATUS bit to become zero.
5057 intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5058 struct intel_dp *intel_dp)
5060 struct drm_i915_private *dev_priv = to_i915(dev);
5061 u32 pp_on, pp_off, pp_div, port_sel = 0;
5062 int div = dev_priv->rawclk_freq / 1000;
5063 struct pps_registers regs;
5064 enum port port = dp_to_dig_port(intel_dp)->port;
5065 const struct edp_power_seq *seq = &intel_dp->pps_delays;
5067 lockdep_assert_held(&dev_priv->pps_mutex);
5069 intel_pps_get_registers(dev_priv, intel_dp, ®s);
5071 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5072 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5073 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5074 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5075 /* Compute the divisor for the pp clock, simply match the Bspec
5077 if (IS_BROXTON(dev_priv)) {
5078 pp_div = I915_READ(regs.pp_ctrl);
5079 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5080 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5081 << BXT_POWER_CYCLE_DELAY_SHIFT);
5083 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5084 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5085 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5088 /* Haswell doesn't have any port selection bits for the panel
5089 * power sequencer any more. */
5090 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5091 port_sel = PANEL_PORT_SELECT_VLV(port);
5092 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5094 port_sel = PANEL_PORT_SELECT_DPA;
5096 port_sel = PANEL_PORT_SELECT_DPD;
5101 I915_WRITE(regs.pp_on, pp_on);
5102 I915_WRITE(regs.pp_off, pp_off);
5103 if (IS_BROXTON(dev_priv))
5104 I915_WRITE(regs.pp_ctrl, pp_div);
5106 I915_WRITE(regs.pp_div, pp_div);
5108 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5109 I915_READ(regs.pp_on),
5110 I915_READ(regs.pp_off),
5111 IS_BROXTON(dev_priv) ?
5112 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5113 I915_READ(regs.pp_div));
5116 static void intel_dp_pps_init(struct drm_device *dev,
5117 struct intel_dp *intel_dp)
5119 struct drm_i915_private *dev_priv = to_i915(dev);
5121 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5122 vlv_initial_power_sequencer_setup(intel_dp);
5124 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5125 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5130 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5131 * @dev_priv: i915 device
5132 * @crtc_state: a pointer to the active intel_crtc_state
5133 * @refresh_rate: RR to be programmed
5135 * This function gets called when refresh rate (RR) has to be changed from
5136 * one frequency to another. Switches can be between high and low RR
5137 * supported by the panel or to any other RR based on media playback (in
5138 * this case, RR value needs to be passed from user space).
5140 * The caller of this function needs to take a lock on dev_priv->drrs.
5142 static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5143 struct intel_crtc_state *crtc_state,
5146 struct intel_encoder *encoder;
5147 struct intel_digital_port *dig_port = NULL;
5148 struct intel_dp *intel_dp = dev_priv->drrs.dp;
5149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5150 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5152 if (refresh_rate <= 0) {
5153 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5157 if (intel_dp == NULL) {
5158 DRM_DEBUG_KMS("DRRS not supported.\n");
5163 * FIXME: This needs proper synchronization with psr state for some
5164 * platforms that cannot have PSR and DRRS enabled at the same time.
5167 dig_port = dp_to_dig_port(intel_dp);
5168 encoder = &dig_port->base;
5169 intel_crtc = to_intel_crtc(encoder->base.crtc);
5172 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5176 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5177 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5181 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5183 index = DRRS_LOW_RR;
5185 if (index == dev_priv->drrs.refresh_rate_type) {
5187 "DRRS requested for previously set RR...ignoring\n");
5191 if (!crtc_state->base.active) {
5192 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5196 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5199 intel_dp_set_m_n(intel_crtc, M1_N1);
5202 intel_dp_set_m_n(intel_crtc, M2_N2);
5206 DRM_ERROR("Unsupported refreshrate type\n");
5208 } else if (INTEL_GEN(dev_priv) > 6) {
5209 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5212 val = I915_READ(reg);
5213 if (index > DRRS_HIGH_RR) {
5214 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5215 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5217 val |= PIPECONF_EDP_RR_MODE_SWITCH;
5219 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5220 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5222 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5224 I915_WRITE(reg, val);
5227 dev_priv->drrs.refresh_rate_type = index;
5229 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5233 * intel_edp_drrs_enable - init drrs struct if supported
5234 * @intel_dp: DP struct
5235 * @crtc_state: A pointer to the active crtc state.
5237 * Initializes frontbuffer_bits and drrs.dp
5239 void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5240 struct intel_crtc_state *crtc_state)
5242 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5243 struct drm_i915_private *dev_priv = to_i915(dev);
5245 if (!crtc_state->has_drrs) {
5246 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5250 mutex_lock(&dev_priv->drrs.mutex);
5251 if (WARN_ON(dev_priv->drrs.dp)) {
5252 DRM_ERROR("DRRS already enabled\n");
5256 dev_priv->drrs.busy_frontbuffer_bits = 0;
5258 dev_priv->drrs.dp = intel_dp;
5261 mutex_unlock(&dev_priv->drrs.mutex);
5265 * intel_edp_drrs_disable - Disable DRRS
5266 * @intel_dp: DP struct
5267 * @old_crtc_state: Pointer to old crtc_state.
5270 void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5271 struct intel_crtc_state *old_crtc_state)
5273 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5274 struct drm_i915_private *dev_priv = to_i915(dev);
5276 if (!old_crtc_state->has_drrs)
5279 mutex_lock(&dev_priv->drrs.mutex);
5280 if (!dev_priv->drrs.dp) {
5281 mutex_unlock(&dev_priv->drrs.mutex);
5285 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5286 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5287 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
5289 dev_priv->drrs.dp = NULL;
5290 mutex_unlock(&dev_priv->drrs.mutex);
5292 cancel_delayed_work_sync(&dev_priv->drrs.work);
5295 static void intel_edp_drrs_downclock_work(struct work_struct *work)
5297 struct drm_i915_private *dev_priv =
5298 container_of(work, typeof(*dev_priv), drrs.work.work);
5299 struct intel_dp *intel_dp;
5301 mutex_lock(&dev_priv->drrs.mutex);
5303 intel_dp = dev_priv->drrs.dp;
5309 * The delayed work can race with an invalidate hence we need to
5313 if (dev_priv->drrs.busy_frontbuffer_bits)
5316 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5317 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5319 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5320 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5324 mutex_unlock(&dev_priv->drrs.mutex);
5328 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5329 * @dev_priv: i915 device
5330 * @frontbuffer_bits: frontbuffer plane tracking bits
5332 * This function gets called everytime rendering on the given planes start.
5333 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5335 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5337 void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5338 unsigned int frontbuffer_bits)
5340 struct drm_crtc *crtc;
5343 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5346 cancel_delayed_work(&dev_priv->drrs.work);
5348 mutex_lock(&dev_priv->drrs.mutex);
5349 if (!dev_priv->drrs.dp) {
5350 mutex_unlock(&dev_priv->drrs.mutex);
5354 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5355 pipe = to_intel_crtc(crtc)->pipe;
5357 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5358 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5360 /* invalidate means busy screen hence upclock */
5361 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5362 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5363 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5365 mutex_unlock(&dev_priv->drrs.mutex);
5369 * intel_edp_drrs_flush - Restart Idleness DRRS
5370 * @dev_priv: i915 device
5371 * @frontbuffer_bits: frontbuffer plane tracking bits
5373 * This function gets called every time rendering on the given planes has
5374 * completed or flip on a crtc is completed. So DRRS should be upclocked
5375 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5376 * if no other planes are dirty.
5378 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5380 void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5381 unsigned int frontbuffer_bits)
5383 struct drm_crtc *crtc;
5386 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5389 cancel_delayed_work(&dev_priv->drrs.work);
5391 mutex_lock(&dev_priv->drrs.mutex);
5392 if (!dev_priv->drrs.dp) {
5393 mutex_unlock(&dev_priv->drrs.mutex);
5397 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5398 pipe = to_intel_crtc(crtc)->pipe;
5400 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5401 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5403 /* flush means busy screen hence upclock */
5404 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5405 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5406 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5409 * flush also means no more activity hence schedule downclock, if all
5410 * other fbs are quiescent too
5412 if (!dev_priv->drrs.busy_frontbuffer_bits)
5413 schedule_delayed_work(&dev_priv->drrs.work,
5414 msecs_to_jiffies(1000));
5415 mutex_unlock(&dev_priv->drrs.mutex);
5419 * DOC: Display Refresh Rate Switching (DRRS)
5421 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5422 * which enables swtching between low and high refresh rates,
5423 * dynamically, based on the usage scenario. This feature is applicable
5424 * for internal panels.
5426 * Indication that the panel supports DRRS is given by the panel EDID, which
5427 * would list multiple refresh rates for one resolution.
5429 * DRRS is of 2 types - static and seamless.
5430 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5431 * (may appear as a blink on screen) and is used in dock-undock scenario.
5432 * Seamless DRRS involves changing RR without any visual effect to the user
5433 * and can be used during normal system usage. This is done by programming
5434 * certain registers.
5436 * Support for static/seamless DRRS may be indicated in the VBT based on
5437 * inputs from the panel spec.
5439 * DRRS saves power by switching to low RR based on usage scenarios.
5441 * The implementation is based on frontbuffer tracking implementation. When
5442 * there is a disturbance on the screen triggered by user activity or a periodic
5443 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5444 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5447 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5448 * and intel_edp_drrs_flush() are called.
5450 * DRRS can be further extended to support other internal panels and also
5451 * the scenario of video playback wherein RR is set based on the rate
5452 * requested by userspace.
5456 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5457 * @intel_connector: eDP connector
5458 * @fixed_mode: preferred mode of panel
5460 * This function is called only once at driver load to initialize basic
5464 * Downclock mode if panel supports it, else return NULL.
5465 * DRRS support is determined by the presence of downclock mode (apart
5466 * from VBT setting).
5468 static struct drm_display_mode *
5469 intel_dp_drrs_init(struct intel_connector *intel_connector,
5470 struct drm_display_mode *fixed_mode)
5472 struct drm_connector *connector = &intel_connector->base;
5473 struct drm_device *dev = connector->dev;
5474 struct drm_i915_private *dev_priv = to_i915(dev);
5475 struct drm_display_mode *downclock_mode = NULL;
5477 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5478 mutex_init(&dev_priv->drrs.mutex);
5480 if (INTEL_GEN(dev_priv) <= 6) {
5481 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5485 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5486 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5490 downclock_mode = intel_find_panel_downclock
5491 (dev, fixed_mode, connector);
5493 if (!downclock_mode) {
5494 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5498 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5500 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5501 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5502 return downclock_mode;
5505 static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5506 struct intel_connector *intel_connector)
5508 struct drm_connector *connector = &intel_connector->base;
5509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5510 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5511 struct drm_device *dev = intel_encoder->base.dev;
5512 struct drm_i915_private *dev_priv = to_i915(dev);
5513 struct drm_display_mode *fixed_mode = NULL;
5514 struct drm_display_mode *downclock_mode = NULL;
5516 struct drm_display_mode *scan;
5518 enum pipe pipe = INVALID_PIPE;
5520 if (!is_edp(intel_dp))
5524 * On IBX/CPT we may get here with LVDS already registered. Since the
5525 * driver uses the only internal power sequencer available for both
5526 * eDP and LVDS bail out early in this case to prevent interfering
5527 * with an already powered-on LVDS power sequencer.
5529 if (intel_get_lvds_encoder(dev)) {
5530 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5531 DRM_INFO("LVDS was detected, not registering eDP\n");
5538 intel_dp_init_panel_power_timestamps(intel_dp);
5539 intel_dp_pps_init(dev, intel_dp);
5540 intel_edp_panel_vdd_sanitize(intel_dp);
5542 pps_unlock(intel_dp);
5544 /* Cache DPCD and EDID for edp. */
5545 has_dpcd = intel_edp_init_dpcd(intel_dp);
5548 /* if this fails, presume the device is a ghost */
5549 DRM_INFO("failed to retrieve link info, disabling eDP\n");
5553 mutex_lock(&dev->mode_config.mutex);
5554 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5556 if (drm_add_edid_modes(connector, edid)) {
5557 drm_mode_connector_update_edid_property(connector,
5559 drm_edid_to_eld(connector, edid);
5562 edid = ERR_PTR(-EINVAL);
5565 edid = ERR_PTR(-ENOENT);
5567 intel_connector->edid = edid;
5569 /* prefer fixed mode from EDID if available */
5570 list_for_each_entry(scan, &connector->probed_modes, head) {
5571 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5572 fixed_mode = drm_mode_duplicate(dev, scan);
5573 downclock_mode = intel_dp_drrs_init(
5574 intel_connector, fixed_mode);
5579 /* fallback to VBT if available for eDP */
5580 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5581 fixed_mode = drm_mode_duplicate(dev,
5582 dev_priv->vbt.lfp_lvds_vbt_mode);
5584 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5585 connector->display_info.width_mm = fixed_mode->width_mm;
5586 connector->display_info.height_mm = fixed_mode->height_mm;
5589 mutex_unlock(&dev->mode_config.mutex);
5591 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5592 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5593 register_reboot_notifier(&intel_dp->edp_notifier);
5596 * Figure out the current pipe for the initial backlight setup.
5597 * If the current pipe isn't valid, try the PPS pipe, and if that
5598 * fails just assume pipe A.
5600 if (IS_CHERRYVIEW(dev_priv))
5601 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5603 pipe = PORT_TO_PIPE(intel_dp->DP);
5605 if (pipe != PIPE_A && pipe != PIPE_B)
5606 pipe = intel_dp->pps_pipe;
5608 if (pipe != PIPE_A && pipe != PIPE_B)
5611 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5615 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5616 intel_connector->panel.backlight.power = intel_edp_backlight_power;
5617 intel_panel_setup_backlight(connector, pipe);
5622 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5624 * vdd might still be enabled do to the delayed vdd off.
5625 * Make sure vdd is actually turned off here.
5628 edp_panel_vdd_off_sync(intel_dp);
5629 pps_unlock(intel_dp);
5635 intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5636 struct intel_connector *intel_connector)
5638 struct drm_connector *connector = &intel_connector->base;
5639 struct intel_dp *intel_dp = &intel_dig_port->dp;
5640 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5641 struct drm_device *dev = intel_encoder->base.dev;
5642 struct drm_i915_private *dev_priv = to_i915(dev);
5643 enum port port = intel_dig_port->port;
5646 if (WARN(intel_dig_port->max_lanes < 1,
5647 "Not enough lanes (%d) for DP on port %c\n",
5648 intel_dig_port->max_lanes, port_name(port)))
5651 intel_dp->pps_pipe = INVALID_PIPE;
5653 /* intel_dp vfuncs */
5654 if (INTEL_GEN(dev_priv) >= 9)
5655 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5656 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5657 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5658 else if (HAS_PCH_SPLIT(dev_priv))
5659 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5661 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5663 if (INTEL_GEN(dev_priv) >= 9)
5664 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5666 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5668 if (HAS_DDI(dev_priv))
5669 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5671 /* Preserve the current hw state. */
5672 intel_dp->DP = I915_READ(intel_dp->output_reg);
5673 intel_dp->attached_connector = intel_connector;
5675 if (intel_dp_is_edp(dev_priv, port))
5676 type = DRM_MODE_CONNECTOR_eDP;
5678 type = DRM_MODE_CONNECTOR_DisplayPort;
5681 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5682 * for DP the encoder type can be set by the caller to
5683 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5685 if (type == DRM_MODE_CONNECTOR_eDP)
5686 intel_encoder->type = INTEL_OUTPUT_EDP;
5688 /* eDP only on port B and/or C on vlv/chv */
5689 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5690 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5693 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5694 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5697 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5698 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5700 connector->interlace_allowed = true;
5701 connector->doublescan_allowed = 0;
5703 intel_dp_aux_init(intel_dp);
5705 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5706 edp_panel_vdd_work);
5708 intel_connector_attach_encoder(intel_connector, intel_encoder);
5710 if (HAS_DDI(dev_priv))
5711 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5713 intel_connector->get_hw_state = intel_connector_get_hw_state;
5715 /* Set up the hotplug pin. */
5718 intel_encoder->hpd_pin = HPD_PORT_A;
5721 intel_encoder->hpd_pin = HPD_PORT_B;
5722 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5723 intel_encoder->hpd_pin = HPD_PORT_A;
5726 intel_encoder->hpd_pin = HPD_PORT_C;
5729 intel_encoder->hpd_pin = HPD_PORT_D;
5732 intel_encoder->hpd_pin = HPD_PORT_E;
5738 /* init MST on ports that can support it */
5739 if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
5740 (port == PORT_B || port == PORT_C || port == PORT_D))
5741 intel_dp_mst_encoder_init(intel_dig_port,
5742 intel_connector->base.base.id);
5744 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5745 intel_dp_aux_fini(intel_dp);
5746 intel_dp_mst_encoder_cleanup(intel_dig_port);
5750 intel_dp_add_properties(intel_dp, connector);
5752 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5753 * 0xd. Failure to do so will result in spurious interrupts being
5754 * generated on the port when a cable is not attached.
5756 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5757 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5758 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5764 drm_connector_cleanup(connector);
5769 bool intel_dp_init(struct drm_device *dev,
5770 i915_reg_t output_reg,
5773 struct drm_i915_private *dev_priv = to_i915(dev);
5774 struct intel_digital_port *intel_dig_port;
5775 struct intel_encoder *intel_encoder;
5776 struct drm_encoder *encoder;
5777 struct intel_connector *intel_connector;
5779 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5780 if (!intel_dig_port)
5783 intel_connector = intel_connector_alloc();
5784 if (!intel_connector)
5785 goto err_connector_alloc;
5787 intel_encoder = &intel_dig_port->base;
5788 encoder = &intel_encoder->base;
5790 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5791 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
5792 goto err_encoder_init;
5794 intel_encoder->compute_config = intel_dp_compute_config;
5795 intel_encoder->disable = intel_disable_dp;
5796 intel_encoder->get_hw_state = intel_dp_get_hw_state;
5797 intel_encoder->get_config = intel_dp_get_config;
5798 intel_encoder->suspend = intel_dp_encoder_suspend;
5799 if (IS_CHERRYVIEW(dev_priv)) {
5800 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5801 intel_encoder->pre_enable = chv_pre_enable_dp;
5802 intel_encoder->enable = vlv_enable_dp;
5803 intel_encoder->post_disable = chv_post_disable_dp;
5804 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5805 } else if (IS_VALLEYVIEW(dev_priv)) {
5806 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5807 intel_encoder->pre_enable = vlv_pre_enable_dp;
5808 intel_encoder->enable = vlv_enable_dp;
5809 intel_encoder->post_disable = vlv_post_disable_dp;
5811 intel_encoder->pre_enable = g4x_pre_enable_dp;
5812 intel_encoder->enable = g4x_enable_dp;
5813 if (INTEL_GEN(dev_priv) >= 5)
5814 intel_encoder->post_disable = ilk_post_disable_dp;
5817 intel_dig_port->port = port;
5818 intel_dig_port->dp.output_reg = output_reg;
5819 intel_dig_port->max_lanes = 4;
5821 intel_encoder->type = INTEL_OUTPUT_DP;
5822 if (IS_CHERRYVIEW(dev_priv)) {
5824 intel_encoder->crtc_mask = 1 << 2;
5826 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5828 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5830 intel_encoder->cloneable = 0;
5831 intel_encoder->port = port;
5833 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5834 dev_priv->hotplug.irq_port[port] = intel_dig_port;
5836 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5837 goto err_init_connector;
5842 drm_encoder_cleanup(encoder);
5844 kfree(intel_connector);
5845 err_connector_alloc:
5846 kfree(intel_dig_port);
5850 void intel_dp_mst_suspend(struct drm_device *dev)
5852 struct drm_i915_private *dev_priv = to_i915(dev);
5856 for (i = 0; i < I915_MAX_PORTS; i++) {
5857 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5859 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5862 if (intel_dig_port->dp.is_mst)
5863 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5867 void intel_dp_mst_resume(struct drm_device *dev)
5869 struct drm_i915_private *dev_priv = to_i915(dev);
5872 for (i = 0; i < I915_MAX_PORTS; i++) {
5873 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5876 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5879 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5881 intel_dp_check_mst_status(&intel_dig_port->dp);