]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
drm/amdgpu: Add debugfs file for VBIOS and version
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
31 #include <linux/debugfs.h>
32 #include <drm/drmP.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
38 #include "amdgpu.h"
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
41 #include "atom.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
44 #include "amd_pcie.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
46 #include "si.h"
47 #endif
48 #ifdef CONFIG_DRM_AMDGPU_CIK
49 #include "cik.h"
50 #endif
51 #include "vi.h"
52 #include "soc15.h"
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_vf_error.h"
57
58 #include "amdgpu_amdkfd.h"
59
60 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
61 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
62
63 #define AMDGPU_RESUME_MS                2000
64
65 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
66 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
67 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
68 static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
69 static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev);
70
71 static const char *amdgpu_asic_name[] = {
72         "TAHITI",
73         "PITCAIRN",
74         "VERDE",
75         "OLAND",
76         "HAINAN",
77         "BONAIRE",
78         "KAVERI",
79         "KABINI",
80         "HAWAII",
81         "MULLINS",
82         "TOPAZ",
83         "TONGA",
84         "FIJI",
85         "CARRIZO",
86         "STONEY",
87         "POLARIS10",
88         "POLARIS11",
89         "POLARIS12",
90         "VEGA10",
91         "RAVEN",
92         "LAST",
93 };
94
95 bool amdgpu_device_is_px(struct drm_device *dev)
96 {
97         struct amdgpu_device *adev = dev->dev_private;
98
99         if (adev->flags & AMD_IS_PX)
100                 return true;
101         return false;
102 }
103
104 /*
105  * MMIO register access helper functions.
106  */
107 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
108                         uint32_t acc_flags)
109 {
110         uint32_t ret;
111
112         if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
113                 BUG_ON(in_interrupt());
114                 return amdgpu_virt_kiq_rreg(adev, reg);
115         }
116
117         if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
118                 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
119         else {
120                 unsigned long flags;
121
122                 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
123                 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
124                 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
125                 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
126         }
127         trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
128         return ret;
129 }
130
131 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
132                     uint32_t acc_flags)
133 {
134         trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
135
136         if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
137                 adev->last_mm_index = v;
138         }
139
140         if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
141                 BUG_ON(in_interrupt());
142                 return amdgpu_virt_kiq_wreg(adev, reg, v);
143         }
144
145         if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
146                 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
147         else {
148                 unsigned long flags;
149
150                 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
151                 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
152                 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
153                 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
154         }
155
156         if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
157                 udelay(500);
158         }
159 }
160
161 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
162 {
163         if ((reg * 4) < adev->rio_mem_size)
164                 return ioread32(adev->rio_mem + (reg * 4));
165         else {
166                 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
167                 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
168         }
169 }
170
171 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
172 {
173         if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
174                 adev->last_mm_index = v;
175         }
176
177         if ((reg * 4) < adev->rio_mem_size)
178                 iowrite32(v, adev->rio_mem + (reg * 4));
179         else {
180                 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
181                 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
182         }
183
184         if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
185                 udelay(500);
186         }
187 }
188
189 /**
190  * amdgpu_mm_rdoorbell - read a doorbell dword
191  *
192  * @adev: amdgpu_device pointer
193  * @index: doorbell index
194  *
195  * Returns the value in the doorbell aperture at the
196  * requested doorbell index (CIK).
197  */
198 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
199 {
200         if (index < adev->doorbell.num_doorbells) {
201                 return readl(adev->doorbell.ptr + index);
202         } else {
203                 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
204                 return 0;
205         }
206 }
207
208 /**
209  * amdgpu_mm_wdoorbell - write a doorbell dword
210  *
211  * @adev: amdgpu_device pointer
212  * @index: doorbell index
213  * @v: value to write
214  *
215  * Writes @v to the doorbell aperture at the
216  * requested doorbell index (CIK).
217  */
218 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
219 {
220         if (index < adev->doorbell.num_doorbells) {
221                 writel(v, adev->doorbell.ptr + index);
222         } else {
223                 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
224         }
225 }
226
227 /**
228  * amdgpu_mm_rdoorbell64 - read a doorbell Qword
229  *
230  * @adev: amdgpu_device pointer
231  * @index: doorbell index
232  *
233  * Returns the value in the doorbell aperture at the
234  * requested doorbell index (VEGA10+).
235  */
236 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
237 {
238         if (index < adev->doorbell.num_doorbells) {
239                 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
240         } else {
241                 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
242                 return 0;
243         }
244 }
245
246 /**
247  * amdgpu_mm_wdoorbell64 - write a doorbell Qword
248  *
249  * @adev: amdgpu_device pointer
250  * @index: doorbell index
251  * @v: value to write
252  *
253  * Writes @v to the doorbell aperture at the
254  * requested doorbell index (VEGA10+).
255  */
256 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
257 {
258         if (index < adev->doorbell.num_doorbells) {
259                 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
260         } else {
261                 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
262         }
263 }
264
265 /**
266  * amdgpu_invalid_rreg - dummy reg read function
267  *
268  * @adev: amdgpu device pointer
269  * @reg: offset of register
270  *
271  * Dummy register read function.  Used for register blocks
272  * that certain asics don't have (all asics).
273  * Returns the value in the register.
274  */
275 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
276 {
277         DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
278         BUG();
279         return 0;
280 }
281
282 /**
283  * amdgpu_invalid_wreg - dummy reg write function
284  *
285  * @adev: amdgpu device pointer
286  * @reg: offset of register
287  * @v: value to write to the register
288  *
289  * Dummy register read function.  Used for register blocks
290  * that certain asics don't have (all asics).
291  */
292 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
293 {
294         DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
295                   reg, v);
296         BUG();
297 }
298
299 /**
300  * amdgpu_block_invalid_rreg - dummy reg read function
301  *
302  * @adev: amdgpu device pointer
303  * @block: offset of instance
304  * @reg: offset of register
305  *
306  * Dummy register read function.  Used for register blocks
307  * that certain asics don't have (all asics).
308  * Returns the value in the register.
309  */
310 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
311                                           uint32_t block, uint32_t reg)
312 {
313         DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
314                   reg, block);
315         BUG();
316         return 0;
317 }
318
319 /**
320  * amdgpu_block_invalid_wreg - dummy reg write function
321  *
322  * @adev: amdgpu device pointer
323  * @block: offset of instance
324  * @reg: offset of register
325  * @v: value to write to the register
326  *
327  * Dummy register read function.  Used for register blocks
328  * that certain asics don't have (all asics).
329  */
330 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
331                                       uint32_t block,
332                                       uint32_t reg, uint32_t v)
333 {
334         DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
335                   reg, block, v);
336         BUG();
337 }
338
339 static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
340 {
341         return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
342                                        PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
343                                        &adev->vram_scratch.robj,
344                                        &adev->vram_scratch.gpu_addr,
345                                        (void **)&adev->vram_scratch.ptr);
346 }
347
348 static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
349 {
350         amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
351 }
352
353 /**
354  * amdgpu_program_register_sequence - program an array of registers.
355  *
356  * @adev: amdgpu_device pointer
357  * @registers: pointer to the register array
358  * @array_size: size of the register array
359  *
360  * Programs an array or registers with and and or masks.
361  * This is a helper for setting golden registers.
362  */
363 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
364                                       const u32 *registers,
365                                       const u32 array_size)
366 {
367         u32 tmp, reg, and_mask, or_mask;
368         int i;
369
370         if (array_size % 3)
371                 return;
372
373         for (i = 0; i < array_size; i +=3) {
374                 reg = registers[i + 0];
375                 and_mask = registers[i + 1];
376                 or_mask = registers[i + 2];
377
378                 if (and_mask == 0xffffffff) {
379                         tmp = or_mask;
380                 } else {
381                         tmp = RREG32(reg);
382                         tmp &= ~and_mask;
383                         tmp |= or_mask;
384                 }
385                 WREG32(reg, tmp);
386         }
387 }
388
389 void amdgpu_pci_config_reset(struct amdgpu_device *adev)
390 {
391         pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
392 }
393
394 /*
395  * GPU doorbell aperture helpers function.
396  */
397 /**
398  * amdgpu_doorbell_init - Init doorbell driver information.
399  *
400  * @adev: amdgpu_device pointer
401  *
402  * Init doorbell driver information (CIK)
403  * Returns 0 on success, error on failure.
404  */
405 static int amdgpu_doorbell_init(struct amdgpu_device *adev)
406 {
407         /* doorbell bar mapping */
408         adev->doorbell.base = pci_resource_start(adev->pdev, 2);
409         adev->doorbell.size = pci_resource_len(adev->pdev, 2);
410
411         adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
412                                              AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
413         if (adev->doorbell.num_doorbells == 0)
414                 return -EINVAL;
415
416         adev->doorbell.ptr = ioremap(adev->doorbell.base,
417                                      adev->doorbell.num_doorbells *
418                                      sizeof(u32));
419         if (adev->doorbell.ptr == NULL)
420                 return -ENOMEM;
421
422         return 0;
423 }
424
425 /**
426  * amdgpu_doorbell_fini - Tear down doorbell driver information.
427  *
428  * @adev: amdgpu_device pointer
429  *
430  * Tear down doorbell driver information (CIK)
431  */
432 static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
433 {
434         iounmap(adev->doorbell.ptr);
435         adev->doorbell.ptr = NULL;
436 }
437
438 /**
439  * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
440  *                                setup amdkfd
441  *
442  * @adev: amdgpu_device pointer
443  * @aperture_base: output returning doorbell aperture base physical address
444  * @aperture_size: output returning doorbell aperture size in bytes
445  * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
446  *
447  * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
448  * takes doorbells required for its own rings and reports the setup to amdkfd.
449  * amdgpu reserved doorbells are at the start of the doorbell aperture.
450  */
451 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
452                                 phys_addr_t *aperture_base,
453                                 size_t *aperture_size,
454                                 size_t *start_offset)
455 {
456         /*
457          * The first num_doorbells are used by amdgpu.
458          * amdkfd takes whatever's left in the aperture.
459          */
460         if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
461                 *aperture_base = adev->doorbell.base;
462                 *aperture_size = adev->doorbell.size;
463                 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
464         } else {
465                 *aperture_base = 0;
466                 *aperture_size = 0;
467                 *start_offset = 0;
468         }
469 }
470
471 /*
472  * amdgpu_wb_*()
473  * Writeback is the method by which the GPU updates special pages in memory
474  * with the status of certain GPU events (fences, ring pointers,etc.).
475  */
476
477 /**
478  * amdgpu_wb_fini - Disable Writeback and free memory
479  *
480  * @adev: amdgpu_device pointer
481  *
482  * Disables Writeback and frees the Writeback memory (all asics).
483  * Used at driver shutdown.
484  */
485 static void amdgpu_wb_fini(struct amdgpu_device *adev)
486 {
487         if (adev->wb.wb_obj) {
488                 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
489                                       &adev->wb.gpu_addr,
490                                       (void **)&adev->wb.wb);
491                 adev->wb.wb_obj = NULL;
492         }
493 }
494
495 /**
496  * amdgpu_wb_init- Init Writeback driver info and allocate memory
497  *
498  * @adev: amdgpu_device pointer
499  *
500  * Initializes writeback and allocates writeback memory (all asics).
501  * Used at driver startup.
502  * Returns 0 on success or an -error on failure.
503  */
504 static int amdgpu_wb_init(struct amdgpu_device *adev)
505 {
506         int r;
507
508         if (adev->wb.wb_obj == NULL) {
509                 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
510                 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
511                                             PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
512                                             &adev->wb.wb_obj, &adev->wb.gpu_addr,
513                                             (void **)&adev->wb.wb);
514                 if (r) {
515                         dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
516                         return r;
517                 }
518
519                 adev->wb.num_wb = AMDGPU_MAX_WB;
520                 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
521
522                 /* clear wb memory */
523                 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
524         }
525
526         return 0;
527 }
528
529 /**
530  * amdgpu_wb_get - Allocate a wb entry
531  *
532  * @adev: amdgpu_device pointer
533  * @wb: wb index
534  *
535  * Allocate a wb slot for use by the driver (all asics).
536  * Returns 0 on success or -EINVAL on failure.
537  */
538 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
539 {
540         unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
541
542         if (offset < adev->wb.num_wb) {
543                 __set_bit(offset, adev->wb.used);
544                 *wb = offset * 8; /* convert to dw offset */
545                 return 0;
546         } else {
547                 return -EINVAL;
548         }
549 }
550
551 /**
552  * amdgpu_wb_free - Free a wb entry
553  *
554  * @adev: amdgpu_device pointer
555  * @wb: wb index
556  *
557  * Free a wb slot allocated for use by the driver (all asics)
558  */
559 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
560 {
561         if (wb < adev->wb.num_wb)
562                 __clear_bit(wb, adev->wb.used);
563 }
564
565 /**
566  * amdgpu_vram_location - try to find VRAM location
567  * @adev: amdgpu device structure holding all necessary informations
568  * @mc: memory controller structure holding memory informations
569  * @base: base address at which to put VRAM
570  *
571  * Function will try to place VRAM at base address provided
572  * as parameter (which is so far either PCI aperture address or
573  * for IGP TOM base address).
574  *
575  * If there is not enough space to fit the unvisible VRAM in the 32bits
576  * address space then we limit the VRAM size to the aperture.
577  *
578  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
579  * this shouldn't be a problem as we are using the PCI aperture as a reference.
580  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
581  * not IGP.
582  *
583  * Note: we use mc_vram_size as on some board we need to program the mc to
584  * cover the whole aperture even if VRAM size is inferior to aperture size
585  * Novell bug 204882 + along with lots of ubuntu ones
586  *
587  * Note: when limiting vram it's safe to overwritte real_vram_size because
588  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
589  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
590  * ones)
591  *
592  * Note: IGP TOM addr should be the same as the aperture addr, we don't
593  * explicitly check for that though.
594  *
595  * FIXME: when reducing VRAM size align new size on power of 2.
596  */
597 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
598 {
599         uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
600
601         mc->vram_start = base;
602         if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
603                 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
604                 mc->real_vram_size = mc->aper_size;
605                 mc->mc_vram_size = mc->aper_size;
606         }
607         mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
608         if (limit && limit < mc->real_vram_size)
609                 mc->real_vram_size = limit;
610         dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
611                         mc->mc_vram_size >> 20, mc->vram_start,
612                         mc->vram_end, mc->real_vram_size >> 20);
613 }
614
615 /**
616  * amdgpu_gart_location - try to find GTT location
617  * @adev: amdgpu device structure holding all necessary informations
618  * @mc: memory controller structure holding memory informations
619  *
620  * Function will place try to place GTT before or after VRAM.
621  *
622  * If GTT size is bigger than space left then we ajust GTT size.
623  * Thus function will never fails.
624  *
625  * FIXME: when reducing GTT size align new size on power of 2.
626  */
627 void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
628 {
629         u64 size_af, size_bf;
630
631         size_af = adev->mc.mc_mask - mc->vram_end;
632         size_bf = mc->vram_start;
633         if (size_bf > size_af) {
634                 if (mc->gart_size > size_bf) {
635                         dev_warn(adev->dev, "limiting GTT\n");
636                         mc->gart_size = size_bf;
637                 }
638                 mc->gart_start = 0;
639         } else {
640                 if (mc->gart_size > size_af) {
641                         dev_warn(adev->dev, "limiting GTT\n");
642                         mc->gart_size = size_af;
643                 }
644                 mc->gart_start = mc->vram_end + 1;
645         }
646         mc->gart_end = mc->gart_start + mc->gart_size - 1;
647         dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
648                         mc->gart_size >> 20, mc->gart_start, mc->gart_end);
649 }
650
651 /*
652  * GPU helpers function.
653  */
654 /**
655  * amdgpu_need_post - check if the hw need post or not
656  *
657  * @adev: amdgpu_device pointer
658  *
659  * Check if the asic has been initialized (all asics) at driver startup
660  * or post is needed if  hw reset is performed.
661  * Returns true if need or false if not.
662  */
663 bool amdgpu_need_post(struct amdgpu_device *adev)
664 {
665         uint32_t reg;
666
667         if (adev->has_hw_reset) {
668                 adev->has_hw_reset = false;
669                 return true;
670         }
671
672         /* bios scratch used on CIK+ */
673         if (adev->asic_type >= CHIP_BONAIRE)
674                 return amdgpu_atombios_scratch_need_asic_init(adev);
675
676         /* check MEM_SIZE for older asics */
677         reg = amdgpu_asic_get_config_memsize(adev);
678
679         if ((reg != 0) && (reg != 0xffffffff))
680                 return false;
681
682         return true;
683
684 }
685
686 static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
687 {
688         if (amdgpu_sriov_vf(adev))
689                 return false;
690
691         if (amdgpu_passthrough(adev)) {
692                 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
693                  * some old smc fw still need driver do vPost otherwise gpu hang, while
694                  * those smc fw version above 22.15 doesn't have this flaw, so we force
695                  * vpost executed for smc version below 22.15
696                  */
697                 if (adev->asic_type == CHIP_FIJI) {
698                         int err;
699                         uint32_t fw_ver;
700                         err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
701                         /* force vPost if error occured */
702                         if (err)
703                                 return true;
704
705                         fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
706                         if (fw_ver < 0x00160e00)
707                                 return true;
708                 }
709         }
710         return amdgpu_need_post(adev);
711 }
712
713 /**
714  * amdgpu_dummy_page_init - init dummy page used by the driver
715  *
716  * @adev: amdgpu_device pointer
717  *
718  * Allocate the dummy page used by the driver (all asics).
719  * This dummy page is used by the driver as a filler for gart entries
720  * when pages are taken out of the GART
721  * Returns 0 on sucess, -ENOMEM on failure.
722  */
723 int amdgpu_dummy_page_init(struct amdgpu_device *adev)
724 {
725         if (adev->dummy_page.page)
726                 return 0;
727         adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
728         if (adev->dummy_page.page == NULL)
729                 return -ENOMEM;
730         adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
731                                         0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
732         if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
733                 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
734                 __free_page(adev->dummy_page.page);
735                 adev->dummy_page.page = NULL;
736                 return -ENOMEM;
737         }
738         return 0;
739 }
740
741 /**
742  * amdgpu_dummy_page_fini - free dummy page used by the driver
743  *
744  * @adev: amdgpu_device pointer
745  *
746  * Frees the dummy page used by the driver (all asics).
747  */
748 void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
749 {
750         if (adev->dummy_page.page == NULL)
751                 return;
752         pci_unmap_page(adev->pdev, adev->dummy_page.addr,
753                         PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
754         __free_page(adev->dummy_page.page);
755         adev->dummy_page.page = NULL;
756 }
757
758
759 /* ATOM accessor methods */
760 /*
761  * ATOM is an interpreted byte code stored in tables in the vbios.  The
762  * driver registers callbacks to access registers and the interpreter
763  * in the driver parses the tables and executes then to program specific
764  * actions (set display modes, asic init, etc.).  See amdgpu_atombios.c,
765  * atombios.h, and atom.c
766  */
767
768 /**
769  * cail_pll_read - read PLL register
770  *
771  * @info: atom card_info pointer
772  * @reg: PLL register offset
773  *
774  * Provides a PLL register accessor for the atom interpreter (r4xx+).
775  * Returns the value of the PLL register.
776  */
777 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
778 {
779         return 0;
780 }
781
782 /**
783  * cail_pll_write - write PLL register
784  *
785  * @info: atom card_info pointer
786  * @reg: PLL register offset
787  * @val: value to write to the pll register
788  *
789  * Provides a PLL register accessor for the atom interpreter (r4xx+).
790  */
791 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
792 {
793
794 }
795
796 /**
797  * cail_mc_read - read MC (Memory Controller) register
798  *
799  * @info: atom card_info pointer
800  * @reg: MC register offset
801  *
802  * Provides an MC register accessor for the atom interpreter (r4xx+).
803  * Returns the value of the MC register.
804  */
805 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
806 {
807         return 0;
808 }
809
810 /**
811  * cail_mc_write - write MC (Memory Controller) register
812  *
813  * @info: atom card_info pointer
814  * @reg: MC register offset
815  * @val: value to write to the pll register
816  *
817  * Provides a MC register accessor for the atom interpreter (r4xx+).
818  */
819 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
820 {
821
822 }
823
824 /**
825  * cail_reg_write - write MMIO register
826  *
827  * @info: atom card_info pointer
828  * @reg: MMIO register offset
829  * @val: value to write to the pll register
830  *
831  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
832  */
833 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
834 {
835         struct amdgpu_device *adev = info->dev->dev_private;
836
837         WREG32(reg, val);
838 }
839
840 /**
841  * cail_reg_read - read MMIO register
842  *
843  * @info: atom card_info pointer
844  * @reg: MMIO register offset
845  *
846  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
847  * Returns the value of the MMIO register.
848  */
849 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
850 {
851         struct amdgpu_device *adev = info->dev->dev_private;
852         uint32_t r;
853
854         r = RREG32(reg);
855         return r;
856 }
857
858 /**
859  * cail_ioreg_write - write IO register
860  *
861  * @info: atom card_info pointer
862  * @reg: IO register offset
863  * @val: value to write to the pll register
864  *
865  * Provides a IO register accessor for the atom interpreter (r4xx+).
866  */
867 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
868 {
869         struct amdgpu_device *adev = info->dev->dev_private;
870
871         WREG32_IO(reg, val);
872 }
873
874 /**
875  * cail_ioreg_read - read IO register
876  *
877  * @info: atom card_info pointer
878  * @reg: IO register offset
879  *
880  * Provides an IO register accessor for the atom interpreter (r4xx+).
881  * Returns the value of the IO register.
882  */
883 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
884 {
885         struct amdgpu_device *adev = info->dev->dev_private;
886         uint32_t r;
887
888         r = RREG32_IO(reg);
889         return r;
890 }
891
892 /**
893  * amdgpu_atombios_fini - free the driver info and callbacks for atombios
894  *
895  * @adev: amdgpu_device pointer
896  *
897  * Frees the driver info and register access callbacks for the ATOM
898  * interpreter (r4xx+).
899  * Called at driver shutdown.
900  */
901 static void amdgpu_atombios_fini(struct amdgpu_device *adev)
902 {
903         if (adev->mode_info.atom_context) {
904                 kfree(adev->mode_info.atom_context->scratch);
905                 kfree(adev->mode_info.atom_context->iio);
906         }
907         kfree(adev->mode_info.atom_context);
908         adev->mode_info.atom_context = NULL;
909         kfree(adev->mode_info.atom_card_info);
910         adev->mode_info.atom_card_info = NULL;
911 }
912
913 /**
914  * amdgpu_atombios_init - init the driver info and callbacks for atombios
915  *
916  * @adev: amdgpu_device pointer
917  *
918  * Initializes the driver info and register access callbacks for the
919  * ATOM interpreter (r4xx+).
920  * Returns 0 on sucess, -ENOMEM on failure.
921  * Called at driver startup.
922  */
923 static int amdgpu_atombios_init(struct amdgpu_device *adev)
924 {
925         struct card_info *atom_card_info =
926             kzalloc(sizeof(struct card_info), GFP_KERNEL);
927
928         if (!atom_card_info)
929                 return -ENOMEM;
930
931         adev->mode_info.atom_card_info = atom_card_info;
932         atom_card_info->dev = adev->ddev;
933         atom_card_info->reg_read = cail_reg_read;
934         atom_card_info->reg_write = cail_reg_write;
935         /* needed for iio ops */
936         if (adev->rio_mem) {
937                 atom_card_info->ioreg_read = cail_ioreg_read;
938                 atom_card_info->ioreg_write = cail_ioreg_write;
939         } else {
940                 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
941                 atom_card_info->ioreg_read = cail_reg_read;
942                 atom_card_info->ioreg_write = cail_reg_write;
943         }
944         atom_card_info->mc_read = cail_mc_read;
945         atom_card_info->mc_write = cail_mc_write;
946         atom_card_info->pll_read = cail_pll_read;
947         atom_card_info->pll_write = cail_pll_write;
948
949         adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
950         if (!adev->mode_info.atom_context) {
951                 amdgpu_atombios_fini(adev);
952                 return -ENOMEM;
953         }
954
955         mutex_init(&adev->mode_info.atom_context->mutex);
956         if (adev->is_atom_fw) {
957                 amdgpu_atomfirmware_scratch_regs_init(adev);
958                 amdgpu_atomfirmware_allocate_fb_scratch(adev);
959         } else {
960                 amdgpu_atombios_scratch_regs_init(adev);
961                 amdgpu_atombios_allocate_fb_scratch(adev);
962         }
963         return 0;
964 }
965
966 /* if we get transitioned to only one device, take VGA back */
967 /**
968  * amdgpu_vga_set_decode - enable/disable vga decode
969  *
970  * @cookie: amdgpu_device pointer
971  * @state: enable/disable vga decode
972  *
973  * Enable/disable vga decode (all asics).
974  * Returns VGA resource flags.
975  */
976 static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
977 {
978         struct amdgpu_device *adev = cookie;
979         amdgpu_asic_set_vga_state(adev, state);
980         if (state)
981                 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
982                        VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
983         else
984                 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
985 }
986
987 static void amdgpu_check_block_size(struct amdgpu_device *adev)
988 {
989         /* defines number of bits in page table versus page directory,
990          * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
991          * page table and the remaining bits are in the page directory */
992         if (amdgpu_vm_block_size == -1)
993                 return;
994
995         if (amdgpu_vm_block_size < 9) {
996                 dev_warn(adev->dev, "VM page table size (%d) too small\n",
997                          amdgpu_vm_block_size);
998                 goto def_value;
999         }
1000
1001         if (amdgpu_vm_block_size > 24 ||
1002             (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1003                 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1004                          amdgpu_vm_block_size);
1005                 goto def_value;
1006         }
1007
1008         return;
1009
1010 def_value:
1011         amdgpu_vm_block_size = -1;
1012 }
1013
1014 static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1015 {
1016         /* no need to check the default value */
1017         if (amdgpu_vm_size == -1)
1018                 return;
1019
1020         if (!is_power_of_2(amdgpu_vm_size)) {
1021                 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1022                          amdgpu_vm_size);
1023                 goto def_value;
1024         }
1025
1026         if (amdgpu_vm_size < 1) {
1027                 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1028                          amdgpu_vm_size);
1029                 goto def_value;
1030         }
1031
1032         /*
1033          * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1034          */
1035         if (amdgpu_vm_size > 1024) {
1036                 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1037                          amdgpu_vm_size);
1038                 goto def_value;
1039         }
1040
1041         return;
1042
1043 def_value:
1044         amdgpu_vm_size = -1;
1045 }
1046
1047 /**
1048  * amdgpu_check_arguments - validate module params
1049  *
1050  * @adev: amdgpu_device pointer
1051  *
1052  * Validates certain module parameters and updates
1053  * the associated values used by the driver (all asics).
1054  */
1055 static void amdgpu_check_arguments(struct amdgpu_device *adev)
1056 {
1057         if (amdgpu_sched_jobs < 4) {
1058                 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1059                          amdgpu_sched_jobs);
1060                 amdgpu_sched_jobs = 4;
1061         } else if (!is_power_of_2(amdgpu_sched_jobs)){
1062                 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1063                          amdgpu_sched_jobs);
1064                 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1065         }
1066
1067         if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1068                 /* gart size must be greater or equal to 32M */
1069                 dev_warn(adev->dev, "gart size (%d) too small\n",
1070                          amdgpu_gart_size);
1071                 amdgpu_gart_size = -1;
1072         }
1073
1074         if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1075                 /* gtt size must be greater or equal to 32M */
1076                 dev_warn(adev->dev, "gtt size (%d) too small\n",
1077                                  amdgpu_gtt_size);
1078                 amdgpu_gtt_size = -1;
1079         }
1080
1081         /* valid range is between 4 and 9 inclusive */
1082         if (amdgpu_vm_fragment_size != -1 &&
1083             (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1084                 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1085                 amdgpu_vm_fragment_size = -1;
1086         }
1087
1088         amdgpu_check_vm_size(adev);
1089
1090         amdgpu_check_block_size(adev);
1091
1092         if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1093             !is_power_of_2(amdgpu_vram_page_split))) {
1094                 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1095                          amdgpu_vram_page_split);
1096                 amdgpu_vram_page_split = 1024;
1097         }
1098 }
1099
1100 /**
1101  * amdgpu_switcheroo_set_state - set switcheroo state
1102  *
1103  * @pdev: pci dev pointer
1104  * @state: vga_switcheroo state
1105  *
1106  * Callback for the switcheroo driver.  Suspends or resumes the
1107  * the asics before or after it is powered up using ACPI methods.
1108  */
1109 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1110 {
1111         struct drm_device *dev = pci_get_drvdata(pdev);
1112
1113         if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1114                 return;
1115
1116         if (state == VGA_SWITCHEROO_ON) {
1117                 pr_info("amdgpu: switched on\n");
1118                 /* don't suspend or resume card normally */
1119                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1120
1121                 amdgpu_device_resume(dev, true, true);
1122
1123                 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1124                 drm_kms_helper_poll_enable(dev);
1125         } else {
1126                 pr_info("amdgpu: switched off\n");
1127                 drm_kms_helper_poll_disable(dev);
1128                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1129                 amdgpu_device_suspend(dev, true, true);
1130                 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1131         }
1132 }
1133
1134 /**
1135  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1136  *
1137  * @pdev: pci dev pointer
1138  *
1139  * Callback for the switcheroo driver.  Check of the switcheroo
1140  * state can be changed.
1141  * Returns true if the state can be changed, false if not.
1142  */
1143 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1144 {
1145         struct drm_device *dev = pci_get_drvdata(pdev);
1146
1147         /*
1148         * FIXME: open_count is protected by drm_global_mutex but that would lead to
1149         * locking inversion with the driver load path. And the access here is
1150         * completely racy anyway. So don't bother with locking for now.
1151         */
1152         return dev->open_count == 0;
1153 }
1154
1155 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1156         .set_gpu_state = amdgpu_switcheroo_set_state,
1157         .reprobe = NULL,
1158         .can_switch = amdgpu_switcheroo_can_switch,
1159 };
1160
1161 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1162                                   enum amd_ip_block_type block_type,
1163                                   enum amd_clockgating_state state)
1164 {
1165         int i, r = 0;
1166
1167         for (i = 0; i < adev->num_ip_blocks; i++) {
1168                 if (!adev->ip_blocks[i].status.valid)
1169                         continue;
1170                 if (adev->ip_blocks[i].version->type != block_type)
1171                         continue;
1172                 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1173                         continue;
1174                 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1175                         (void *)adev, state);
1176                 if (r)
1177                         DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1178                                   adev->ip_blocks[i].version->funcs->name, r);
1179         }
1180         return r;
1181 }
1182
1183 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1184                                   enum amd_ip_block_type block_type,
1185                                   enum amd_powergating_state state)
1186 {
1187         int i, r = 0;
1188
1189         for (i = 0; i < adev->num_ip_blocks; i++) {
1190                 if (!adev->ip_blocks[i].status.valid)
1191                         continue;
1192                 if (adev->ip_blocks[i].version->type != block_type)
1193                         continue;
1194                 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1195                         continue;
1196                 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1197                         (void *)adev, state);
1198                 if (r)
1199                         DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1200                                   adev->ip_blocks[i].version->funcs->name, r);
1201         }
1202         return r;
1203 }
1204
1205 void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1206 {
1207         int i;
1208
1209         for (i = 0; i < adev->num_ip_blocks; i++) {
1210                 if (!adev->ip_blocks[i].status.valid)
1211                         continue;
1212                 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1213                         adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1214         }
1215 }
1216
1217 int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1218                          enum amd_ip_block_type block_type)
1219 {
1220         int i, r;
1221
1222         for (i = 0; i < adev->num_ip_blocks; i++) {
1223                 if (!adev->ip_blocks[i].status.valid)
1224                         continue;
1225                 if (adev->ip_blocks[i].version->type == block_type) {
1226                         r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1227                         if (r)
1228                                 return r;
1229                         break;
1230                 }
1231         }
1232         return 0;
1233
1234 }
1235
1236 bool amdgpu_is_idle(struct amdgpu_device *adev,
1237                     enum amd_ip_block_type block_type)
1238 {
1239         int i;
1240
1241         for (i = 0; i < adev->num_ip_blocks; i++) {
1242                 if (!adev->ip_blocks[i].status.valid)
1243                         continue;
1244                 if (adev->ip_blocks[i].version->type == block_type)
1245                         return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1246         }
1247         return true;
1248
1249 }
1250
1251 struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1252                                              enum amd_ip_block_type type)
1253 {
1254         int i;
1255
1256         for (i = 0; i < adev->num_ip_blocks; i++)
1257                 if (adev->ip_blocks[i].version->type == type)
1258                         return &adev->ip_blocks[i];
1259
1260         return NULL;
1261 }
1262
1263 /**
1264  * amdgpu_ip_block_version_cmp
1265  *
1266  * @adev: amdgpu_device pointer
1267  * @type: enum amd_ip_block_type
1268  * @major: major version
1269  * @minor: minor version
1270  *
1271  * return 0 if equal or greater
1272  * return 1 if smaller or the ip_block doesn't exist
1273  */
1274 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1275                                 enum amd_ip_block_type type,
1276                                 u32 major, u32 minor)
1277 {
1278         struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
1279
1280         if (ip_block && ((ip_block->version->major > major) ||
1281                         ((ip_block->version->major == major) &&
1282                         (ip_block->version->minor >= minor))))
1283                 return 0;
1284
1285         return 1;
1286 }
1287
1288 /**
1289  * amdgpu_ip_block_add
1290  *
1291  * @adev: amdgpu_device pointer
1292  * @ip_block_version: pointer to the IP to add
1293  *
1294  * Adds the IP block driver information to the collection of IPs
1295  * on the asic.
1296  */
1297 int amdgpu_ip_block_add(struct amdgpu_device *adev,
1298                         const struct amdgpu_ip_block_version *ip_block_version)
1299 {
1300         if (!ip_block_version)
1301                 return -EINVAL;
1302
1303         DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1304                   ip_block_version->funcs->name);
1305
1306         adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1307
1308         return 0;
1309 }
1310
1311 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1312 {
1313         adev->enable_virtual_display = false;
1314
1315         if (amdgpu_virtual_display) {
1316                 struct drm_device *ddev = adev->ddev;
1317                 const char *pci_address_name = pci_name(ddev->pdev);
1318                 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1319
1320                 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1321                 pciaddstr_tmp = pciaddstr;
1322                 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1323                         pciaddname = strsep(&pciaddname_tmp, ",");
1324                         if (!strcmp("all", pciaddname)
1325                             || !strcmp(pci_address_name, pciaddname)) {
1326                                 long num_crtc;
1327                                 int res = -1;
1328
1329                                 adev->enable_virtual_display = true;
1330
1331                                 if (pciaddname_tmp)
1332                                         res = kstrtol(pciaddname_tmp, 10,
1333                                                       &num_crtc);
1334
1335                                 if (!res) {
1336                                         if (num_crtc < 1)
1337                                                 num_crtc = 1;
1338                                         if (num_crtc > 6)
1339                                                 num_crtc = 6;
1340                                         adev->mode_info.num_crtc = num_crtc;
1341                                 } else {
1342                                         adev->mode_info.num_crtc = 1;
1343                                 }
1344                                 break;
1345                         }
1346                 }
1347
1348                 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1349                          amdgpu_virtual_display, pci_address_name,
1350                          adev->enable_virtual_display, adev->mode_info.num_crtc);
1351
1352                 kfree(pciaddstr);
1353         }
1354 }
1355
1356 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1357 {
1358         const char *chip_name;
1359         char fw_name[30];
1360         int err;
1361         const struct gpu_info_firmware_header_v1_0 *hdr;
1362
1363         adev->firmware.gpu_info_fw = NULL;
1364
1365         switch (adev->asic_type) {
1366         case CHIP_TOPAZ:
1367         case CHIP_TONGA:
1368         case CHIP_FIJI:
1369         case CHIP_POLARIS11:
1370         case CHIP_POLARIS10:
1371         case CHIP_POLARIS12:
1372         case CHIP_CARRIZO:
1373         case CHIP_STONEY:
1374 #ifdef CONFIG_DRM_AMDGPU_SI
1375         case CHIP_VERDE:
1376         case CHIP_TAHITI:
1377         case CHIP_PITCAIRN:
1378         case CHIP_OLAND:
1379         case CHIP_HAINAN:
1380 #endif
1381 #ifdef CONFIG_DRM_AMDGPU_CIK
1382         case CHIP_BONAIRE:
1383         case CHIP_HAWAII:
1384         case CHIP_KAVERI:
1385         case CHIP_KABINI:
1386         case CHIP_MULLINS:
1387 #endif
1388         default:
1389                 return 0;
1390         case CHIP_VEGA10:
1391                 chip_name = "vega10";
1392                 break;
1393         case CHIP_RAVEN:
1394                 chip_name = "raven";
1395                 break;
1396         }
1397
1398         snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1399         err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1400         if (err) {
1401                 dev_err(adev->dev,
1402                         "Failed to load gpu_info firmware \"%s\"\n",
1403                         fw_name);
1404                 goto out;
1405         }
1406         err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1407         if (err) {
1408                 dev_err(adev->dev,
1409                         "Failed to validate gpu_info firmware \"%s\"\n",
1410                         fw_name);
1411                 goto out;
1412         }
1413
1414         hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1415         amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1416
1417         switch (hdr->version_major) {
1418         case 1:
1419         {
1420                 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1421                         (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1422                                                                 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1423
1424                 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1425                 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1426                 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1427                 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1428                 adev->gfx.config.max_texture_channel_caches =
1429                         le32_to_cpu(gpu_info_fw->gc_num_tccs);
1430                 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1431                 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1432                 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1433                 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1434                 adev->gfx.config.double_offchip_lds_buf =
1435                         le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1436                 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1437                 adev->gfx.cu_info.max_waves_per_simd =
1438                         le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1439                 adev->gfx.cu_info.max_scratch_slots_per_cu =
1440                         le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1441                 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1442                 break;
1443         }
1444         default:
1445                 dev_err(adev->dev,
1446                         "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1447                 err = -EINVAL;
1448                 goto out;
1449         }
1450 out:
1451         return err;
1452 }
1453
1454 static int amdgpu_early_init(struct amdgpu_device *adev)
1455 {
1456         int i, r;
1457
1458         amdgpu_device_enable_virtual_display(adev);
1459
1460         switch (adev->asic_type) {
1461         case CHIP_TOPAZ:
1462         case CHIP_TONGA:
1463         case CHIP_FIJI:
1464         case CHIP_POLARIS11:
1465         case CHIP_POLARIS10:
1466         case CHIP_POLARIS12:
1467         case CHIP_CARRIZO:
1468         case CHIP_STONEY:
1469                 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1470                         adev->family = AMDGPU_FAMILY_CZ;
1471                 else
1472                         adev->family = AMDGPU_FAMILY_VI;
1473
1474                 r = vi_set_ip_blocks(adev);
1475                 if (r)
1476                         return r;
1477                 break;
1478 #ifdef CONFIG_DRM_AMDGPU_SI
1479         case CHIP_VERDE:
1480         case CHIP_TAHITI:
1481         case CHIP_PITCAIRN:
1482         case CHIP_OLAND:
1483         case CHIP_HAINAN:
1484                 adev->family = AMDGPU_FAMILY_SI;
1485                 r = si_set_ip_blocks(adev);
1486                 if (r)
1487                         return r;
1488                 break;
1489 #endif
1490 #ifdef CONFIG_DRM_AMDGPU_CIK
1491         case CHIP_BONAIRE:
1492         case CHIP_HAWAII:
1493         case CHIP_KAVERI:
1494         case CHIP_KABINI:
1495         case CHIP_MULLINS:
1496                 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1497                         adev->family = AMDGPU_FAMILY_CI;
1498                 else
1499                         adev->family = AMDGPU_FAMILY_KV;
1500
1501                 r = cik_set_ip_blocks(adev);
1502                 if (r)
1503                         return r;
1504                 break;
1505 #endif
1506         case  CHIP_VEGA10:
1507         case  CHIP_RAVEN:
1508                 if (adev->asic_type == CHIP_RAVEN)
1509                         adev->family = AMDGPU_FAMILY_RV;
1510                 else
1511                         adev->family = AMDGPU_FAMILY_AI;
1512
1513                 r = soc15_set_ip_blocks(adev);
1514                 if (r)
1515                         return r;
1516                 break;
1517         default:
1518                 /* FIXME: not supported yet */
1519                 return -EINVAL;
1520         }
1521
1522         r = amdgpu_device_parse_gpu_info_fw(adev);
1523         if (r)
1524                 return r;
1525
1526         if (amdgpu_sriov_vf(adev)) {
1527                 r = amdgpu_virt_request_full_gpu(adev, true);
1528                 if (r)
1529                         return r;
1530         }
1531
1532         for (i = 0; i < adev->num_ip_blocks; i++) {
1533                 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1534                         DRM_ERROR("disabled ip block: %d <%s>\n",
1535                                   i, adev->ip_blocks[i].version->funcs->name);
1536                         adev->ip_blocks[i].status.valid = false;
1537                 } else {
1538                         if (adev->ip_blocks[i].version->funcs->early_init) {
1539                                 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1540                                 if (r == -ENOENT) {
1541                                         adev->ip_blocks[i].status.valid = false;
1542                                 } else if (r) {
1543                                         DRM_ERROR("early_init of IP block <%s> failed %d\n",
1544                                                   adev->ip_blocks[i].version->funcs->name, r);
1545                                         return r;
1546                                 } else {
1547                                         adev->ip_blocks[i].status.valid = true;
1548                                 }
1549                         } else {
1550                                 adev->ip_blocks[i].status.valid = true;
1551                         }
1552                 }
1553         }
1554
1555         adev->cg_flags &= amdgpu_cg_mask;
1556         adev->pg_flags &= amdgpu_pg_mask;
1557
1558         return 0;
1559 }
1560
1561 static int amdgpu_init(struct amdgpu_device *adev)
1562 {
1563         int i, r;
1564
1565         for (i = 0; i < adev->num_ip_blocks; i++) {
1566                 if (!adev->ip_blocks[i].status.valid)
1567                         continue;
1568                 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1569                 if (r) {
1570                         DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1571                                   adev->ip_blocks[i].version->funcs->name, r);
1572                         return r;
1573                 }
1574                 adev->ip_blocks[i].status.sw = true;
1575                 /* need to do gmc hw init early so we can allocate gpu mem */
1576                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1577                         r = amdgpu_vram_scratch_init(adev);
1578                         if (r) {
1579                                 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1580                                 return r;
1581                         }
1582                         r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1583                         if (r) {
1584                                 DRM_ERROR("hw_init %d failed %d\n", i, r);
1585                                 return r;
1586                         }
1587                         r = amdgpu_wb_init(adev);
1588                         if (r) {
1589                                 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
1590                                 return r;
1591                         }
1592                         adev->ip_blocks[i].status.hw = true;
1593
1594                         /* right after GMC hw init, we create CSA */
1595                         if (amdgpu_sriov_vf(adev)) {
1596                                 r = amdgpu_allocate_static_csa(adev);
1597                                 if (r) {
1598                                         DRM_ERROR("allocate CSA failed %d\n", r);
1599                                         return r;
1600                                 }
1601                         }
1602                 }
1603         }
1604
1605         for (i = 0; i < adev->num_ip_blocks; i++) {
1606                 if (!adev->ip_blocks[i].status.sw)
1607                         continue;
1608                 /* gmc hw init is done early */
1609                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
1610                         continue;
1611                 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1612                 if (r) {
1613                         DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1614                                   adev->ip_blocks[i].version->funcs->name, r);
1615                         return r;
1616                 }
1617                 adev->ip_blocks[i].status.hw = true;
1618         }
1619
1620         return 0;
1621 }
1622
1623 static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
1624 {
1625         memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1626 }
1627
1628 static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
1629 {
1630         return !!memcmp(adev->gart.ptr, adev->reset_magic,
1631                         AMDGPU_RESET_MAGIC_NUM);
1632 }
1633
1634 static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
1635 {
1636         int i = 0, r;
1637
1638         for (i = 0; i < adev->num_ip_blocks; i++) {
1639                 if (!adev->ip_blocks[i].status.valid)
1640                         continue;
1641                 /* skip CG for VCE/UVD, it's handled specially */
1642                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1643                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1644                         /* enable clockgating to save power */
1645                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1646                                                                                      AMD_CG_STATE_GATE);
1647                         if (r) {
1648                                 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1649                                           adev->ip_blocks[i].version->funcs->name, r);
1650                                 return r;
1651                         }
1652                 }
1653         }
1654         return 0;
1655 }
1656
1657 static int amdgpu_late_init(struct amdgpu_device *adev)
1658 {
1659         int i = 0, r;
1660
1661         for (i = 0; i < adev->num_ip_blocks; i++) {
1662                 if (!adev->ip_blocks[i].status.valid)
1663                         continue;
1664                 if (adev->ip_blocks[i].version->funcs->late_init) {
1665                         r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1666                         if (r) {
1667                                 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1668                                           adev->ip_blocks[i].version->funcs->name, r);
1669                                 return r;
1670                         }
1671                         adev->ip_blocks[i].status.late_initialized = true;
1672                 }
1673         }
1674
1675         mod_delayed_work(system_wq, &adev->late_init_work,
1676                         msecs_to_jiffies(AMDGPU_RESUME_MS));
1677
1678         amdgpu_fill_reset_magic(adev);
1679
1680         return 0;
1681 }
1682
1683 static int amdgpu_fini(struct amdgpu_device *adev)
1684 {
1685         int i, r;
1686
1687         /* need to disable SMC first */
1688         for (i = 0; i < adev->num_ip_blocks; i++) {
1689                 if (!adev->ip_blocks[i].status.hw)
1690                         continue;
1691                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1692                         /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1693                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1694                                                                                      AMD_CG_STATE_UNGATE);
1695                         if (r) {
1696                                 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1697                                           adev->ip_blocks[i].version->funcs->name, r);
1698                                 return r;
1699                         }
1700                         r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1701                         /* XXX handle errors */
1702                         if (r) {
1703                                 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1704                                           adev->ip_blocks[i].version->funcs->name, r);
1705                         }
1706                         adev->ip_blocks[i].status.hw = false;
1707                         break;
1708                 }
1709         }
1710
1711         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1712                 if (!adev->ip_blocks[i].status.hw)
1713                         continue;
1714                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1715                         amdgpu_wb_fini(adev);
1716                         amdgpu_vram_scratch_fini(adev);
1717                 }
1718
1719                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1720                         adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1721                         /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1722                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1723                                                                                      AMD_CG_STATE_UNGATE);
1724                         if (r) {
1725                                 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1726                                           adev->ip_blocks[i].version->funcs->name, r);
1727                                 return r;
1728                         }
1729                 }
1730
1731                 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1732                 /* XXX handle errors */
1733                 if (r) {
1734                         DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1735                                   adev->ip_blocks[i].version->funcs->name, r);
1736                 }
1737
1738                 adev->ip_blocks[i].status.hw = false;
1739         }
1740
1741         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1742                 if (!adev->ip_blocks[i].status.sw)
1743                         continue;
1744                 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1745                 /* XXX handle errors */
1746                 if (r) {
1747                         DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1748                                   adev->ip_blocks[i].version->funcs->name, r);
1749                 }
1750                 adev->ip_blocks[i].status.sw = false;
1751                 adev->ip_blocks[i].status.valid = false;
1752         }
1753
1754         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1755                 if (!adev->ip_blocks[i].status.late_initialized)
1756                         continue;
1757                 if (adev->ip_blocks[i].version->funcs->late_fini)
1758                         adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1759                 adev->ip_blocks[i].status.late_initialized = false;
1760         }
1761
1762         if (amdgpu_sriov_vf(adev)) {
1763                 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1764                 amdgpu_virt_release_full_gpu(adev, false);
1765         }
1766
1767         return 0;
1768 }
1769
1770 static void amdgpu_late_init_func_handler(struct work_struct *work)
1771 {
1772         struct amdgpu_device *adev =
1773                 container_of(work, struct amdgpu_device, late_init_work.work);
1774         amdgpu_late_set_cg_state(adev);
1775 }
1776
1777 int amdgpu_suspend(struct amdgpu_device *adev)
1778 {
1779         int i, r;
1780
1781         if (amdgpu_sriov_vf(adev))
1782                 amdgpu_virt_request_full_gpu(adev, false);
1783
1784         /* ungate SMC block first */
1785         r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1786                                          AMD_CG_STATE_UNGATE);
1787         if (r) {
1788                 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1789         }
1790
1791         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1792                 if (!adev->ip_blocks[i].status.valid)
1793                         continue;
1794                 /* ungate blocks so that suspend can properly shut them down */
1795                 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1796                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1797                                                                                      AMD_CG_STATE_UNGATE);
1798                         if (r) {
1799                                 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1800                                           adev->ip_blocks[i].version->funcs->name, r);
1801                         }
1802                 }
1803                 /* XXX handle errors */
1804                 r = adev->ip_blocks[i].version->funcs->suspend(adev);
1805                 /* XXX handle errors */
1806                 if (r) {
1807                         DRM_ERROR("suspend of IP block <%s> failed %d\n",
1808                                   adev->ip_blocks[i].version->funcs->name, r);
1809                 }
1810         }
1811
1812         if (amdgpu_sriov_vf(adev))
1813                 amdgpu_virt_release_full_gpu(adev, false);
1814
1815         return 0;
1816 }
1817
1818 static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
1819 {
1820         int i, r;
1821
1822         static enum amd_ip_block_type ip_order[] = {
1823                 AMD_IP_BLOCK_TYPE_GMC,
1824                 AMD_IP_BLOCK_TYPE_COMMON,
1825                 AMD_IP_BLOCK_TYPE_IH,
1826         };
1827
1828         for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1829                 int j;
1830                 struct amdgpu_ip_block *block;
1831
1832                 for (j = 0; j < adev->num_ip_blocks; j++) {
1833                         block = &adev->ip_blocks[j];
1834
1835                         if (block->version->type != ip_order[i] ||
1836                                 !block->status.valid)
1837                                 continue;
1838
1839                         r = block->version->funcs->hw_init(adev);
1840                         DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1841                 }
1842         }
1843
1844         return 0;
1845 }
1846
1847 static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
1848 {
1849         int i, r;
1850
1851         static enum amd_ip_block_type ip_order[] = {
1852                 AMD_IP_BLOCK_TYPE_SMC,
1853                 AMD_IP_BLOCK_TYPE_DCE,
1854                 AMD_IP_BLOCK_TYPE_GFX,
1855                 AMD_IP_BLOCK_TYPE_SDMA,
1856                 AMD_IP_BLOCK_TYPE_UVD,
1857                 AMD_IP_BLOCK_TYPE_VCE
1858         };
1859
1860         for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1861                 int j;
1862                 struct amdgpu_ip_block *block;
1863
1864                 for (j = 0; j < adev->num_ip_blocks; j++) {
1865                         block = &adev->ip_blocks[j];
1866
1867                         if (block->version->type != ip_order[i] ||
1868                                 !block->status.valid)
1869                                 continue;
1870
1871                         r = block->version->funcs->hw_init(adev);
1872                         DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1873                 }
1874         }
1875
1876         return 0;
1877 }
1878
1879 static int amdgpu_resume_phase1(struct amdgpu_device *adev)
1880 {
1881         int i, r;
1882
1883         for (i = 0; i < adev->num_ip_blocks; i++) {
1884                 if (!adev->ip_blocks[i].status.valid)
1885                         continue;
1886                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1887                                 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1888                                 adev->ip_blocks[i].version->type ==
1889                                 AMD_IP_BLOCK_TYPE_IH) {
1890                         r = adev->ip_blocks[i].version->funcs->resume(adev);
1891                         if (r) {
1892                                 DRM_ERROR("resume of IP block <%s> failed %d\n",
1893                                           adev->ip_blocks[i].version->funcs->name, r);
1894                                 return r;
1895                         }
1896                 }
1897         }
1898
1899         return 0;
1900 }
1901
1902 static int amdgpu_resume_phase2(struct amdgpu_device *adev)
1903 {
1904         int i, r;
1905
1906         for (i = 0; i < adev->num_ip_blocks; i++) {
1907                 if (!adev->ip_blocks[i].status.valid)
1908                         continue;
1909                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1910                                 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1911                                 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1912                         continue;
1913                 r = adev->ip_blocks[i].version->funcs->resume(adev);
1914                 if (r) {
1915                         DRM_ERROR("resume of IP block <%s> failed %d\n",
1916                                   adev->ip_blocks[i].version->funcs->name, r);
1917                         return r;
1918                 }
1919         }
1920
1921         return 0;
1922 }
1923
1924 static int amdgpu_resume(struct amdgpu_device *adev)
1925 {
1926         int r;
1927
1928         r = amdgpu_resume_phase1(adev);
1929         if (r)
1930                 return r;
1931         r = amdgpu_resume_phase2(adev);
1932
1933         return r;
1934 }
1935
1936 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1937 {
1938         if (adev->is_atom_fw) {
1939                 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1940                         adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1941         } else {
1942                 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1943                         adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1944         }
1945 }
1946
1947 /**
1948  * amdgpu_device_init - initialize the driver
1949  *
1950  * @adev: amdgpu_device pointer
1951  * @pdev: drm dev pointer
1952  * @pdev: pci dev pointer
1953  * @flags: driver flags
1954  *
1955  * Initializes the driver info and hw (all asics).
1956  * Returns 0 for success or an error on failure.
1957  * Called at driver startup.
1958  */
1959 int amdgpu_device_init(struct amdgpu_device *adev,
1960                        struct drm_device *ddev,
1961                        struct pci_dev *pdev,
1962                        uint32_t flags)
1963 {
1964         int r, i;
1965         bool runtime = false;
1966         u32 max_MBps;
1967
1968         adev->shutdown = false;
1969         adev->dev = &pdev->dev;
1970         adev->ddev = ddev;
1971         adev->pdev = pdev;
1972         adev->flags = flags;
1973         adev->asic_type = flags & AMD_ASIC_MASK;
1974         adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1975         adev->mc.gart_size = 512 * 1024 * 1024;
1976         adev->accel_working = false;
1977         adev->num_rings = 0;
1978         adev->mman.buffer_funcs = NULL;
1979         adev->mman.buffer_funcs_ring = NULL;
1980         adev->vm_manager.vm_pte_funcs = NULL;
1981         adev->vm_manager.vm_pte_num_rings = 0;
1982         adev->gart.gart_funcs = NULL;
1983         adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1984
1985         adev->smc_rreg = &amdgpu_invalid_rreg;
1986         adev->smc_wreg = &amdgpu_invalid_wreg;
1987         adev->pcie_rreg = &amdgpu_invalid_rreg;
1988         adev->pcie_wreg = &amdgpu_invalid_wreg;
1989         adev->pciep_rreg = &amdgpu_invalid_rreg;
1990         adev->pciep_wreg = &amdgpu_invalid_wreg;
1991         adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1992         adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1993         adev->didt_rreg = &amdgpu_invalid_rreg;
1994         adev->didt_wreg = &amdgpu_invalid_wreg;
1995         adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1996         adev->gc_cac_wreg = &amdgpu_invalid_wreg;
1997         adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1998         adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1999
2000
2001         DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2002                  amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2003                  pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
2004
2005         /* mutex initialization are all done here so we
2006          * can recall function without having locking issues */
2007         atomic_set(&adev->irq.ih.lock, 0);
2008         mutex_init(&adev->firmware.mutex);
2009         mutex_init(&adev->pm.mutex);
2010         mutex_init(&adev->gfx.gpu_clock_mutex);
2011         mutex_init(&adev->srbm_mutex);
2012         mutex_init(&adev->grbm_idx_mutex);
2013         mutex_init(&adev->mn_lock);
2014         hash_init(adev->mn_hash);
2015
2016         amdgpu_check_arguments(adev);
2017
2018         spin_lock_init(&adev->mmio_idx_lock);
2019         spin_lock_init(&adev->smc_idx_lock);
2020         spin_lock_init(&adev->pcie_idx_lock);
2021         spin_lock_init(&adev->uvd_ctx_idx_lock);
2022         spin_lock_init(&adev->didt_idx_lock);
2023         spin_lock_init(&adev->gc_cac_idx_lock);
2024         spin_lock_init(&adev->se_cac_idx_lock);
2025         spin_lock_init(&adev->audio_endpt_idx_lock);
2026         spin_lock_init(&adev->mm_stats.lock);
2027
2028         INIT_LIST_HEAD(&adev->shadow_list);
2029         mutex_init(&adev->shadow_list_lock);
2030
2031         INIT_LIST_HEAD(&adev->gtt_list);
2032         spin_lock_init(&adev->gtt_list_lock);
2033
2034         INIT_LIST_HEAD(&adev->ring_lru_list);
2035         spin_lock_init(&adev->ring_lru_list_lock);
2036
2037         INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
2038
2039         /* Registers mapping */
2040         /* TODO: block userspace mapping of io register */
2041         if (adev->asic_type >= CHIP_BONAIRE) {
2042                 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2043                 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2044         } else {
2045                 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2046                 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2047         }
2048
2049         adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2050         if (adev->rmmio == NULL) {
2051                 return -ENOMEM;
2052         }
2053         DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2054         DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2055
2056         if (adev->asic_type >= CHIP_BONAIRE)
2057                 /* doorbell bar mapping */
2058                 amdgpu_doorbell_init(adev);
2059
2060         /* io port mapping */
2061         for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2062                 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2063                         adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2064                         adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2065                         break;
2066                 }
2067         }
2068         if (adev->rio_mem == NULL)
2069                 DRM_INFO("PCI I/O BAR is not found.\n");
2070
2071         /* early init functions */
2072         r = amdgpu_early_init(adev);
2073         if (r)
2074                 return r;
2075
2076         /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2077         /* this will fail for cards that aren't VGA class devices, just
2078          * ignore it */
2079         vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
2080
2081         if (amdgpu_runtime_pm == 1)
2082                 runtime = true;
2083         if (amdgpu_device_is_px(ddev))
2084                 runtime = true;
2085         if (!pci_is_thunderbolt_attached(adev->pdev))
2086                 vga_switcheroo_register_client(adev->pdev,
2087                                                &amdgpu_switcheroo_ops, runtime);
2088         if (runtime)
2089                 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2090
2091         /* Read BIOS */
2092         if (!amdgpu_get_bios(adev)) {
2093                 r = -EINVAL;
2094                 goto failed;
2095         }
2096
2097         r = amdgpu_atombios_init(adev);
2098         if (r) {
2099                 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2100                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2101                 goto failed;
2102         }
2103
2104         /* detect if we are with an SRIOV vbios */
2105         amdgpu_device_detect_sriov_bios(adev);
2106
2107         /* Post card if necessary */
2108         if (amdgpu_vpost_needed(adev)) {
2109                 if (!adev->bios) {
2110                         dev_err(adev->dev, "no vBIOS found\n");
2111                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2112                         r = -EINVAL;
2113                         goto failed;
2114                 }
2115                 DRM_INFO("GPU posting now...\n");
2116                 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2117                 if (r) {
2118                         dev_err(adev->dev, "gpu post error!\n");
2119                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
2120                         goto failed;
2121                 }
2122         } else {
2123                 DRM_INFO("GPU post is not needed\n");
2124         }
2125
2126         if (adev->is_atom_fw) {
2127                 /* Initialize clocks */
2128                 r = amdgpu_atomfirmware_get_clock_info(adev);
2129                 if (r) {
2130                         dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2131                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2132                         goto failed;
2133                 }
2134         } else {
2135                 /* Initialize clocks */
2136                 r = amdgpu_atombios_get_clock_info(adev);
2137                 if (r) {
2138                         dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2139                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2140                         goto failed;
2141                 }
2142                 /* init i2c buses */
2143                 amdgpu_atombios_i2c_init(adev);
2144         }
2145
2146         /* Fence driver */
2147         r = amdgpu_fence_driver_init(adev);
2148         if (r) {
2149                 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2150                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2151                 goto failed;
2152         }
2153
2154         /* init the mode config */
2155         drm_mode_config_init(adev->ddev);
2156
2157         r = amdgpu_init(adev);
2158         if (r) {
2159                 dev_err(adev->dev, "amdgpu_init failed\n");
2160                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2161                 amdgpu_fini(adev);
2162                 goto failed;
2163         }
2164
2165         adev->accel_working = true;
2166
2167         amdgpu_vm_check_compute_bug(adev);
2168
2169         /* Initialize the buffer migration limit. */
2170         if (amdgpu_moverate >= 0)
2171                 max_MBps = amdgpu_moverate;
2172         else
2173                 max_MBps = 8; /* Allow 8 MB/s. */
2174         /* Get a log2 for easy divisions. */
2175         adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2176
2177         r = amdgpu_ib_pool_init(adev);
2178         if (r) {
2179                 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2180                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2181                 goto failed;
2182         }
2183
2184         r = amdgpu_ib_ring_tests(adev);
2185         if (r)
2186                 DRM_ERROR("ib ring test failed (%d).\n", r);
2187
2188         amdgpu_fbdev_init(adev);
2189
2190         r = amdgpu_gem_debugfs_init(adev);
2191         if (r)
2192                 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2193
2194         r = amdgpu_debugfs_regs_init(adev);
2195         if (r)
2196                 DRM_ERROR("registering register debugfs failed (%d).\n", r);
2197
2198         r = amdgpu_debugfs_test_ib_ring_init(adev);
2199         if (r)
2200                 DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
2201
2202         r = amdgpu_debugfs_firmware_init(adev);
2203         if (r)
2204                 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2205
2206         r = amdgpu_debugfs_vbios_dump_init(adev);
2207         if (r)
2208                 DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
2209
2210         r = amdgpu_debugfs_vbios_version_init(adev);
2211         if (r)
2212                 DRM_ERROR("Creating vbios version debugfs failed (%d).\n", r);
2213
2214         if ((amdgpu_testing & 1)) {
2215                 if (adev->accel_working)
2216                         amdgpu_test_moves(adev);
2217                 else
2218                         DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2219         }
2220         if (amdgpu_benchmarking) {
2221                 if (adev->accel_working)
2222                         amdgpu_benchmark(adev, amdgpu_benchmarking);
2223                 else
2224                         DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2225         }
2226
2227         /* enable clockgating, etc. after ib tests, etc. since some blocks require
2228          * explicit gating rather than handling it automatically.
2229          */
2230         r = amdgpu_late_init(adev);
2231         if (r) {
2232                 dev_err(adev->dev, "amdgpu_late_init failed\n");
2233                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2234                 goto failed;
2235         }
2236
2237         return 0;
2238
2239 failed:
2240         amdgpu_vf_error_trans_all(adev);
2241         if (runtime)
2242                 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2243         return r;
2244 }
2245
2246 /**
2247  * amdgpu_device_fini - tear down the driver
2248  *
2249  * @adev: amdgpu_device pointer
2250  *
2251  * Tear down the driver info (all asics).
2252  * Called at driver shutdown.
2253  */
2254 void amdgpu_device_fini(struct amdgpu_device *adev)
2255 {
2256         int r;
2257
2258         DRM_INFO("amdgpu: finishing device.\n");
2259         adev->shutdown = true;
2260         if (adev->mode_info.mode_config_initialized)
2261                 drm_crtc_force_disable_all(adev->ddev);
2262         /* evict vram memory */
2263         amdgpu_bo_evict_vram(adev);
2264         amdgpu_ib_pool_fini(adev);
2265         amdgpu_fence_driver_fini(adev);
2266         amdgpu_fbdev_fini(adev);
2267         r = amdgpu_fini(adev);
2268         if (adev->firmware.gpu_info_fw) {
2269                 release_firmware(adev->firmware.gpu_info_fw);
2270                 adev->firmware.gpu_info_fw = NULL;
2271         }
2272         adev->accel_working = false;
2273         cancel_delayed_work_sync(&adev->late_init_work);
2274         /* free i2c buses */
2275         amdgpu_i2c_fini(adev);
2276         amdgpu_atombios_fini(adev);
2277         kfree(adev->bios);
2278         adev->bios = NULL;
2279         if (!pci_is_thunderbolt_attached(adev->pdev))
2280                 vga_switcheroo_unregister_client(adev->pdev);
2281         if (adev->flags & AMD_IS_PX)
2282                 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2283         vga_client_register(adev->pdev, NULL, NULL, NULL);
2284         if (adev->rio_mem)
2285                 pci_iounmap(adev->pdev, adev->rio_mem);
2286         adev->rio_mem = NULL;
2287         iounmap(adev->rmmio);
2288         adev->rmmio = NULL;
2289         if (adev->asic_type >= CHIP_BONAIRE)
2290                 amdgpu_doorbell_fini(adev);
2291         amdgpu_debugfs_regs_cleanup(adev);
2292 }
2293
2294
2295 /*
2296  * Suspend & resume.
2297  */
2298 /**
2299  * amdgpu_device_suspend - initiate device suspend
2300  *
2301  * @pdev: drm dev pointer
2302  * @state: suspend state
2303  *
2304  * Puts the hw in the suspend state (all asics).
2305  * Returns 0 for success or an error on failure.
2306  * Called at driver suspend.
2307  */
2308 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2309 {
2310         struct amdgpu_device *adev;
2311         struct drm_crtc *crtc;
2312         struct drm_connector *connector;
2313         int r;
2314
2315         if (dev == NULL || dev->dev_private == NULL) {
2316                 return -ENODEV;
2317         }
2318
2319         adev = dev->dev_private;
2320
2321         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2322                 return 0;
2323
2324         drm_kms_helper_poll_disable(dev);
2325
2326         /* turn off display hw */
2327         drm_modeset_lock_all(dev);
2328         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2329                 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2330         }
2331         drm_modeset_unlock_all(dev);
2332
2333         amdgpu_amdkfd_suspend(adev);
2334
2335         /* unpin the front buffers and cursors */
2336         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2337                 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2338                 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2339                 struct amdgpu_bo *robj;
2340
2341                 if (amdgpu_crtc->cursor_bo) {
2342                         struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2343                         r = amdgpu_bo_reserve(aobj, true);
2344                         if (r == 0) {
2345                                 amdgpu_bo_unpin(aobj);
2346                                 amdgpu_bo_unreserve(aobj);
2347                         }
2348                 }
2349
2350                 if (rfb == NULL || rfb->obj == NULL) {
2351                         continue;
2352                 }
2353                 robj = gem_to_amdgpu_bo(rfb->obj);
2354                 /* don't unpin kernel fb objects */
2355                 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2356                         r = amdgpu_bo_reserve(robj, true);
2357                         if (r == 0) {
2358                                 amdgpu_bo_unpin(robj);
2359                                 amdgpu_bo_unreserve(robj);
2360                         }
2361                 }
2362         }
2363         /* evict vram memory */
2364         amdgpu_bo_evict_vram(adev);
2365
2366         amdgpu_fence_driver_suspend(adev);
2367
2368         r = amdgpu_suspend(adev);
2369
2370         /* evict remaining vram memory
2371          * This second call to evict vram is to evict the gart page table
2372          * using the CPU.
2373          */
2374         amdgpu_bo_evict_vram(adev);
2375
2376         amdgpu_atombios_scratch_regs_save(adev);
2377         pci_save_state(dev->pdev);
2378         if (suspend) {
2379                 /* Shut down the device */
2380                 pci_disable_device(dev->pdev);
2381                 pci_set_power_state(dev->pdev, PCI_D3hot);
2382         } else {
2383                 r = amdgpu_asic_reset(adev);
2384                 if (r)
2385                         DRM_ERROR("amdgpu asic reset failed\n");
2386         }
2387
2388         if (fbcon) {
2389                 console_lock();
2390                 amdgpu_fbdev_set_suspend(adev, 1);
2391                 console_unlock();
2392         }
2393         return 0;
2394 }
2395
2396 /**
2397  * amdgpu_device_resume - initiate device resume
2398  *
2399  * @pdev: drm dev pointer
2400  *
2401  * Bring the hw back to operating state (all asics).
2402  * Returns 0 for success or an error on failure.
2403  * Called at driver resume.
2404  */
2405 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2406 {
2407         struct drm_connector *connector;
2408         struct amdgpu_device *adev = dev->dev_private;
2409         struct drm_crtc *crtc;
2410         int r = 0;
2411
2412         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2413                 return 0;
2414
2415         if (fbcon)
2416                 console_lock();
2417
2418         if (resume) {
2419                 pci_set_power_state(dev->pdev, PCI_D0);
2420                 pci_restore_state(dev->pdev);
2421                 r = pci_enable_device(dev->pdev);
2422                 if (r)
2423                         goto unlock;
2424         }
2425         amdgpu_atombios_scratch_regs_restore(adev);
2426
2427         /* post card */
2428         if (amdgpu_need_post(adev)) {
2429                 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2430                 if (r)
2431                         DRM_ERROR("amdgpu asic init failed\n");
2432         }
2433
2434         r = amdgpu_resume(adev);
2435         if (r) {
2436                 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
2437                 goto unlock;
2438         }
2439         amdgpu_fence_driver_resume(adev);
2440
2441         if (resume) {
2442                 r = amdgpu_ib_ring_tests(adev);
2443                 if (r)
2444                         DRM_ERROR("ib ring test failed (%d).\n", r);
2445         }
2446
2447         r = amdgpu_late_init(adev);
2448         if (r)
2449                 goto unlock;
2450
2451         /* pin cursors */
2452         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2453                 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2454
2455                 if (amdgpu_crtc->cursor_bo) {
2456                         struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2457                         r = amdgpu_bo_reserve(aobj, true);
2458                         if (r == 0) {
2459                                 r = amdgpu_bo_pin(aobj,
2460                                                   AMDGPU_GEM_DOMAIN_VRAM,
2461                                                   &amdgpu_crtc->cursor_addr);
2462                                 if (r != 0)
2463                                         DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2464                                 amdgpu_bo_unreserve(aobj);
2465                         }
2466                 }
2467         }
2468         r = amdgpu_amdkfd_resume(adev);
2469         if (r)
2470                 return r;
2471
2472         /* blat the mode back in */
2473         if (fbcon) {
2474                 drm_helper_resume_force_mode(dev);
2475                 /* turn on display hw */
2476                 drm_modeset_lock_all(dev);
2477                 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2478                         drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2479                 }
2480                 drm_modeset_unlock_all(dev);
2481         }
2482
2483         drm_kms_helper_poll_enable(dev);
2484
2485         /*
2486          * Most of the connector probing functions try to acquire runtime pm
2487          * refs to ensure that the GPU is powered on when connector polling is
2488          * performed. Since we're calling this from a runtime PM callback,
2489          * trying to acquire rpm refs will cause us to deadlock.
2490          *
2491          * Since we're guaranteed to be holding the rpm lock, it's safe to
2492          * temporarily disable the rpm helpers so this doesn't deadlock us.
2493          */
2494 #ifdef CONFIG_PM
2495         dev->dev->power.disable_depth++;
2496 #endif
2497         drm_helper_hpd_irq_event(dev);
2498 #ifdef CONFIG_PM
2499         dev->dev->power.disable_depth--;
2500 #endif
2501
2502         if (fbcon)
2503                 amdgpu_fbdev_set_suspend(adev, 0);
2504
2505 unlock:
2506         if (fbcon)
2507                 console_unlock();
2508
2509         return r;
2510 }
2511
2512 static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2513 {
2514         int i;
2515         bool asic_hang = false;
2516
2517         for (i = 0; i < adev->num_ip_blocks; i++) {
2518                 if (!adev->ip_blocks[i].status.valid)
2519                         continue;
2520                 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2521                         adev->ip_blocks[i].status.hang =
2522                                 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2523                 if (adev->ip_blocks[i].status.hang) {
2524                         DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2525                         asic_hang = true;
2526                 }
2527         }
2528         return asic_hang;
2529 }
2530
2531 static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
2532 {
2533         int i, r = 0;
2534
2535         for (i = 0; i < adev->num_ip_blocks; i++) {
2536                 if (!adev->ip_blocks[i].status.valid)
2537                         continue;
2538                 if (adev->ip_blocks[i].status.hang &&
2539                     adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2540                         r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2541                         if (r)
2542                                 return r;
2543                 }
2544         }
2545
2546         return 0;
2547 }
2548
2549 static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2550 {
2551         int i;
2552
2553         for (i = 0; i < adev->num_ip_blocks; i++) {
2554                 if (!adev->ip_blocks[i].status.valid)
2555                         continue;
2556                 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2557                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2558                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2559                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2560                         if (adev->ip_blocks[i].status.hang) {
2561                                 DRM_INFO("Some block need full reset!\n");
2562                                 return true;
2563                         }
2564                 }
2565         }
2566         return false;
2567 }
2568
2569 static int amdgpu_soft_reset(struct amdgpu_device *adev)
2570 {
2571         int i, r = 0;
2572
2573         for (i = 0; i < adev->num_ip_blocks; i++) {
2574                 if (!adev->ip_blocks[i].status.valid)
2575                         continue;
2576                 if (adev->ip_blocks[i].status.hang &&
2577                     adev->ip_blocks[i].version->funcs->soft_reset) {
2578                         r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2579                         if (r)
2580                                 return r;
2581                 }
2582         }
2583
2584         return 0;
2585 }
2586
2587 static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2588 {
2589         int i, r = 0;
2590
2591         for (i = 0; i < adev->num_ip_blocks; i++) {
2592                 if (!adev->ip_blocks[i].status.valid)
2593                         continue;
2594                 if (adev->ip_blocks[i].status.hang &&
2595                     adev->ip_blocks[i].version->funcs->post_soft_reset)
2596                         r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2597                 if (r)
2598                         return r;
2599         }
2600
2601         return 0;
2602 }
2603
2604 bool amdgpu_need_backup(struct amdgpu_device *adev)
2605 {
2606         if (adev->flags & AMD_IS_APU)
2607                 return false;
2608
2609         return amdgpu_lockup_timeout > 0 ? true : false;
2610 }
2611
2612 static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2613                                            struct amdgpu_ring *ring,
2614                                            struct amdgpu_bo *bo,
2615                                            struct dma_fence **fence)
2616 {
2617         uint32_t domain;
2618         int r;
2619
2620         if (!bo->shadow)
2621                 return 0;
2622
2623         r = amdgpu_bo_reserve(bo, true);
2624         if (r)
2625                 return r;
2626         domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2627         /* if bo has been evicted, then no need to recover */
2628         if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2629                 r = amdgpu_bo_validate(bo->shadow);
2630                 if (r) {
2631                         DRM_ERROR("bo validate failed!\n");
2632                         goto err;
2633                 }
2634
2635                 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2636                                                  NULL, fence, true);
2637                 if (r) {
2638                         DRM_ERROR("recover page table failed!\n");
2639                         goto err;
2640                 }
2641         }
2642 err:
2643         amdgpu_bo_unreserve(bo);
2644         return r;
2645 }
2646
2647 /**
2648  * amdgpu_sriov_gpu_reset - reset the asic
2649  *
2650  * @adev: amdgpu device pointer
2651  * @job: which job trigger hang
2652  *
2653  * Attempt the reset the GPU if it has hung (all asics).
2654  * for SRIOV case.
2655  * Returns 0 for success or an error on failure.
2656  */
2657 int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
2658 {
2659         int i, j, r = 0;
2660         int resched;
2661         struct amdgpu_bo *bo, *tmp;
2662         struct amdgpu_ring *ring;
2663         struct dma_fence *fence = NULL, *next = NULL;
2664
2665         mutex_lock(&adev->virt.lock_reset);
2666         atomic_inc(&adev->gpu_reset_counter);
2667         adev->gfx.in_reset = true;
2668
2669         /* block TTM */
2670         resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2671
2672         /* we start from the ring trigger GPU hang */
2673         j = job ? job->ring->idx : 0;
2674
2675         /* block scheduler */
2676         for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2677                 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2678                 if (!ring || !ring->sched.thread)
2679                         continue;
2680
2681                 kthread_park(ring->sched.thread);
2682
2683                 if (job && j != i)
2684                         continue;
2685
2686                 /* here give the last chance to check if job removed from mirror-list
2687                  * since we already pay some time on kthread_park */
2688                 if (job && list_empty(&job->base.node)) {
2689                         kthread_unpark(ring->sched.thread);
2690                         goto give_up_reset;
2691                 }
2692
2693                 if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
2694                         amd_sched_job_kickout(&job->base);
2695
2696                 /* only do job_reset on the hang ring if @job not NULL */
2697                 amd_sched_hw_job_reset(&ring->sched);
2698
2699                 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2700                 amdgpu_fence_driver_force_completion_ring(ring);
2701         }
2702
2703         /* request to take full control of GPU before re-initialization  */
2704         if (job)
2705                 amdgpu_virt_reset_gpu(adev);
2706         else
2707                 amdgpu_virt_request_full_gpu(adev, true);
2708
2709
2710         /* Resume IP prior to SMC */
2711         amdgpu_sriov_reinit_early(adev);
2712
2713         /* we need recover gart prior to run SMC/CP/SDMA resume */
2714         amdgpu_ttm_recover_gart(adev);
2715
2716         /* now we are okay to resume SMC/CP/SDMA */
2717         amdgpu_sriov_reinit_late(adev);
2718
2719         amdgpu_irq_gpu_reset_resume_helper(adev);
2720
2721         if (amdgpu_ib_ring_tests(adev))
2722                 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2723
2724         /* release full control of GPU after ib test */
2725         amdgpu_virt_release_full_gpu(adev, true);
2726
2727         DRM_INFO("recover vram bo from shadow\n");
2728
2729         ring = adev->mman.buffer_funcs_ring;
2730         mutex_lock(&adev->shadow_list_lock);
2731         list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2732                 next = NULL;
2733                 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2734                 if (fence) {
2735                         r = dma_fence_wait(fence, false);
2736                         if (r) {
2737                                 WARN(r, "recovery from shadow isn't completed\n");
2738                                 break;
2739                         }
2740                 }
2741
2742                 dma_fence_put(fence);
2743                 fence = next;
2744         }
2745         mutex_unlock(&adev->shadow_list_lock);
2746
2747         if (fence) {
2748                 r = dma_fence_wait(fence, false);
2749                 if (r)
2750                         WARN(r, "recovery from shadow isn't completed\n");
2751         }
2752         dma_fence_put(fence);
2753
2754         for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2755                 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2756                 if (!ring || !ring->sched.thread)
2757                         continue;
2758
2759                 if (job && j != i) {
2760                         kthread_unpark(ring->sched.thread);
2761                         continue;
2762                 }
2763
2764                 amd_sched_job_recovery(&ring->sched);
2765                 kthread_unpark(ring->sched.thread);
2766         }
2767
2768         drm_helper_resume_force_mode(adev->ddev);
2769 give_up_reset:
2770         ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2771         if (r) {
2772                 /* bad news, how to tell it to userspace ? */
2773                 dev_info(adev->dev, "GPU reset failed\n");
2774         } else {
2775                 dev_info(adev->dev, "GPU reset successed!\n");
2776         }
2777
2778         adev->gfx.in_reset = false;
2779         mutex_unlock(&adev->virt.lock_reset);
2780         return r;
2781 }
2782
2783 /**
2784  * amdgpu_gpu_reset - reset the asic
2785  *
2786  * @adev: amdgpu device pointer
2787  *
2788  * Attempt the reset the GPU if it has hung (all asics).
2789  * Returns 0 for success or an error on failure.
2790  */
2791 int amdgpu_gpu_reset(struct amdgpu_device *adev)
2792 {
2793         int i, r;
2794         int resched;
2795         bool need_full_reset, vram_lost = false;
2796
2797         if (!amdgpu_check_soft_reset(adev)) {
2798                 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2799                 return 0;
2800         }
2801
2802         atomic_inc(&adev->gpu_reset_counter);
2803
2804         /* block TTM */
2805         resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2806
2807         /* block scheduler */
2808         for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2809                 struct amdgpu_ring *ring = adev->rings[i];
2810
2811                 if (!ring || !ring->sched.thread)
2812                         continue;
2813                 kthread_park(ring->sched.thread);
2814                 amd_sched_hw_job_reset(&ring->sched);
2815         }
2816         /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2817         amdgpu_fence_driver_force_completion(adev);
2818
2819         need_full_reset = amdgpu_need_full_reset(adev);
2820
2821         if (!need_full_reset) {
2822                 amdgpu_pre_soft_reset(adev);
2823                 r = amdgpu_soft_reset(adev);
2824                 amdgpu_post_soft_reset(adev);
2825                 if (r || amdgpu_check_soft_reset(adev)) {
2826                         DRM_INFO("soft reset failed, will fallback to full reset!\n");
2827                         need_full_reset = true;
2828                 }
2829         }
2830
2831         if (need_full_reset) {
2832                 r = amdgpu_suspend(adev);
2833
2834 retry:
2835                 amdgpu_atombios_scratch_regs_save(adev);
2836                 r = amdgpu_asic_reset(adev);
2837                 amdgpu_atombios_scratch_regs_restore(adev);
2838                 /* post card */
2839                 amdgpu_atom_asic_init(adev->mode_info.atom_context);
2840
2841                 if (!r) {
2842                         dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2843                         r = amdgpu_resume_phase1(adev);
2844                         if (r)
2845                                 goto out;
2846                         vram_lost = amdgpu_check_vram_lost(adev);
2847                         if (vram_lost) {
2848                                 DRM_ERROR("VRAM is lost!\n");
2849                                 atomic_inc(&adev->vram_lost_counter);
2850                         }
2851                         r = amdgpu_ttm_recover_gart(adev);
2852                         if (r)
2853                                 goto out;
2854                         r = amdgpu_resume_phase2(adev);
2855                         if (r)
2856                                 goto out;
2857                         if (vram_lost)
2858                                 amdgpu_fill_reset_magic(adev);
2859                 }
2860         }
2861 out:
2862         if (!r) {
2863                 amdgpu_irq_gpu_reset_resume_helper(adev);
2864                 r = amdgpu_ib_ring_tests(adev);
2865                 if (r) {
2866                         dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2867                         r = amdgpu_suspend(adev);
2868                         need_full_reset = true;
2869                         goto retry;
2870                 }
2871                 /**
2872                  * recovery vm page tables, since we cannot depend on VRAM is
2873                  * consistent after gpu full reset.
2874                  */
2875                 if (need_full_reset && amdgpu_need_backup(adev)) {
2876                         struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2877                         struct amdgpu_bo *bo, *tmp;
2878                         struct dma_fence *fence = NULL, *next = NULL;
2879
2880                         DRM_INFO("recover vram bo from shadow\n");
2881                         mutex_lock(&adev->shadow_list_lock);
2882                         list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2883                                 next = NULL;
2884                                 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2885                                 if (fence) {
2886                                         r = dma_fence_wait(fence, false);
2887                                         if (r) {
2888                                                 WARN(r, "recovery from shadow isn't completed\n");
2889                                                 break;
2890                                         }
2891                                 }
2892
2893                                 dma_fence_put(fence);
2894                                 fence = next;
2895                         }
2896                         mutex_unlock(&adev->shadow_list_lock);
2897                         if (fence) {
2898                                 r = dma_fence_wait(fence, false);
2899                                 if (r)
2900                                         WARN(r, "recovery from shadow isn't completed\n");
2901                         }
2902                         dma_fence_put(fence);
2903                 }
2904                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2905                         struct amdgpu_ring *ring = adev->rings[i];
2906
2907                         if (!ring || !ring->sched.thread)
2908                                 continue;
2909
2910                         amd_sched_job_recovery(&ring->sched);
2911                         kthread_unpark(ring->sched.thread);
2912                 }
2913         } else {
2914                 dev_err(adev->dev, "asic resume failed (%d).\n", r);
2915                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
2916                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2917                         if (adev->rings[i] && adev->rings[i]->sched.thread) {
2918                                 kthread_unpark(adev->rings[i]->sched.thread);
2919                         }
2920                 }
2921         }
2922
2923         drm_helper_resume_force_mode(adev->ddev);
2924
2925         ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2926         if (r) {
2927                 /* bad news, how to tell it to userspace ? */
2928                 dev_info(adev->dev, "GPU reset failed\n");
2929                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
2930         }
2931         else {
2932                 dev_info(adev->dev, "GPU reset successed!\n");
2933         }
2934
2935         amdgpu_vf_error_trans_all(adev);
2936         return r;
2937 }
2938
2939 void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2940 {
2941         u32 mask;
2942         int ret;
2943
2944         if (amdgpu_pcie_gen_cap)
2945                 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2946
2947         if (amdgpu_pcie_lane_cap)
2948                 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2949
2950         /* covers APUs as well */
2951         if (pci_is_root_bus(adev->pdev->bus)) {
2952                 if (adev->pm.pcie_gen_mask == 0)
2953                         adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2954                 if (adev->pm.pcie_mlw_mask == 0)
2955                         adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2956                 return;
2957         }
2958
2959         if (adev->pm.pcie_gen_mask == 0) {
2960                 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2961                 if (!ret) {
2962                         adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2963                                                   CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2964                                                   CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2965
2966                         if (mask & DRM_PCIE_SPEED_25)
2967                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2968                         if (mask & DRM_PCIE_SPEED_50)
2969                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2970                         if (mask & DRM_PCIE_SPEED_80)
2971                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2972                 } else {
2973                         adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2974                 }
2975         }
2976         if (adev->pm.pcie_mlw_mask == 0) {
2977                 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2978                 if (!ret) {
2979                         switch (mask) {
2980                         case 32:
2981                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2982                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2983                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2984                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2985                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2986                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2987                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2988                                 break;
2989                         case 16:
2990                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2991                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2992                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2993                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2994                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2995                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2996                                 break;
2997                         case 12:
2998                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2999                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3000                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3001                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3002                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3003                                 break;
3004                         case 8:
3005                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3006                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3007                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3008                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3009                                 break;
3010                         case 4:
3011                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3012                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3013                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3014                                 break;
3015                         case 2:
3016                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3017                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3018                                 break;
3019                         case 1:
3020                                 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3021                                 break;
3022                         default:
3023                                 break;
3024                         }
3025                 } else {
3026                         adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3027                 }
3028         }
3029 }
3030
3031 /*
3032  * Debugfs
3033  */
3034 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
3035                              const struct drm_info_list *files,
3036                              unsigned nfiles)
3037 {
3038         unsigned i;
3039
3040         for (i = 0; i < adev->debugfs_count; i++) {
3041                 if (adev->debugfs[i].files == files) {
3042                         /* Already registered */
3043                         return 0;
3044                 }
3045         }
3046
3047         i = adev->debugfs_count + 1;
3048         if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
3049                 DRM_ERROR("Reached maximum number of debugfs components.\n");
3050                 DRM_ERROR("Report so we increase "
3051                           "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
3052                 return -EINVAL;
3053         }
3054         adev->debugfs[adev->debugfs_count].files = files;
3055         adev->debugfs[adev->debugfs_count].num_files = nfiles;
3056         adev->debugfs_count = i;
3057 #if defined(CONFIG_DEBUG_FS)
3058         drm_debugfs_create_files(files, nfiles,
3059                                  adev->ddev->primary->debugfs_root,
3060                                  adev->ddev->primary);
3061 #endif
3062         return 0;
3063 }
3064
3065 #if defined(CONFIG_DEBUG_FS)
3066
3067 static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
3068                                         size_t size, loff_t *pos)
3069 {
3070         struct amdgpu_device *adev = file_inode(f)->i_private;
3071         ssize_t result = 0;
3072         int r;
3073         bool pm_pg_lock, use_bank;
3074         unsigned instance_bank, sh_bank, se_bank;
3075
3076         if (size & 0x3 || *pos & 0x3)
3077                 return -EINVAL;
3078
3079         /* are we reading registers for which a PG lock is necessary? */
3080         pm_pg_lock = (*pos >> 23) & 1;
3081
3082         if (*pos & (1ULL << 62)) {
3083                 se_bank = (*pos >> 24) & 0x3FF;
3084                 sh_bank = (*pos >> 34) & 0x3FF;
3085                 instance_bank = (*pos >> 44) & 0x3FF;
3086
3087                 if (se_bank == 0x3FF)
3088                         se_bank = 0xFFFFFFFF;
3089                 if (sh_bank == 0x3FF)
3090                         sh_bank = 0xFFFFFFFF;
3091                 if (instance_bank == 0x3FF)
3092                         instance_bank = 0xFFFFFFFF;
3093                 use_bank = 1;
3094         } else {
3095                 use_bank = 0;
3096         }
3097
3098         *pos &= (1UL << 22) - 1;
3099
3100         if (use_bank) {
3101                 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3102                     (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3103                         return -EINVAL;
3104                 mutex_lock(&adev->grbm_idx_mutex);
3105                 amdgpu_gfx_select_se_sh(adev, se_bank,
3106                                         sh_bank, instance_bank);
3107         }
3108
3109         if (pm_pg_lock)
3110                 mutex_lock(&adev->pm.mutex);
3111
3112         while (size) {
3113                 uint32_t value;
3114
3115                 if (*pos > adev->rmmio_size)
3116                         goto end;
3117
3118                 value = RREG32(*pos >> 2);
3119                 r = put_user(value, (uint32_t *)buf);
3120                 if (r) {
3121                         result = r;
3122                         goto end;
3123                 }
3124
3125                 result += 4;
3126                 buf += 4;
3127                 *pos += 4;
3128                 size -= 4;
3129         }
3130
3131 end:
3132         if (use_bank) {
3133                 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3134                 mutex_unlock(&adev->grbm_idx_mutex);
3135         }
3136
3137         if (pm_pg_lock)
3138                 mutex_unlock(&adev->pm.mutex);
3139
3140         return result;
3141 }
3142
3143 static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
3144                                          size_t size, loff_t *pos)
3145 {
3146         struct amdgpu_device *adev = file_inode(f)->i_private;
3147         ssize_t result = 0;
3148         int r;
3149         bool pm_pg_lock, use_bank;
3150         unsigned instance_bank, sh_bank, se_bank;
3151
3152         if (size & 0x3 || *pos & 0x3)
3153                 return -EINVAL;
3154
3155         /* are we reading registers for which a PG lock is necessary? */
3156         pm_pg_lock = (*pos >> 23) & 1;
3157
3158         if (*pos & (1ULL << 62)) {
3159                 se_bank = (*pos >> 24) & 0x3FF;
3160                 sh_bank = (*pos >> 34) & 0x3FF;
3161                 instance_bank = (*pos >> 44) & 0x3FF;
3162
3163                 if (se_bank == 0x3FF)
3164                         se_bank = 0xFFFFFFFF;
3165                 if (sh_bank == 0x3FF)
3166                         sh_bank = 0xFFFFFFFF;
3167                 if (instance_bank == 0x3FF)
3168                         instance_bank = 0xFFFFFFFF;
3169                 use_bank = 1;
3170         } else {
3171                 use_bank = 0;
3172         }
3173
3174         *pos &= (1UL << 22) - 1;
3175
3176         if (use_bank) {
3177                 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3178                     (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3179                         return -EINVAL;
3180                 mutex_lock(&adev->grbm_idx_mutex);
3181                 amdgpu_gfx_select_se_sh(adev, se_bank,
3182                                         sh_bank, instance_bank);
3183         }
3184
3185         if (pm_pg_lock)
3186                 mutex_lock(&adev->pm.mutex);
3187
3188         while (size) {
3189                 uint32_t value;
3190
3191                 if (*pos > adev->rmmio_size)
3192                         return result;
3193
3194                 r = get_user(value, (uint32_t *)buf);
3195                 if (r)
3196                         return r;
3197
3198                 WREG32(*pos >> 2, value);
3199
3200                 result += 4;
3201                 buf += 4;
3202                 *pos += 4;
3203                 size -= 4;
3204         }
3205
3206         if (use_bank) {
3207                 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3208                 mutex_unlock(&adev->grbm_idx_mutex);
3209         }
3210
3211         if (pm_pg_lock)
3212                 mutex_unlock(&adev->pm.mutex);
3213
3214         return result;
3215 }
3216
3217 static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
3218                                         size_t size, loff_t *pos)
3219 {
3220         struct amdgpu_device *adev = file_inode(f)->i_private;
3221         ssize_t result = 0;
3222         int r;
3223
3224         if (size & 0x3 || *pos & 0x3)
3225                 return -EINVAL;
3226
3227         while (size) {
3228                 uint32_t value;
3229
3230                 value = RREG32_PCIE(*pos >> 2);
3231                 r = put_user(value, (uint32_t *)buf);
3232                 if (r)
3233                         return r;
3234
3235                 result += 4;
3236                 buf += 4;
3237                 *pos += 4;
3238                 size -= 4;
3239         }
3240
3241         return result;
3242 }
3243
3244 static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3245                                          size_t size, loff_t *pos)
3246 {
3247         struct amdgpu_device *adev = file_inode(f)->i_private;
3248         ssize_t result = 0;
3249         int r;
3250
3251         if (size & 0x3 || *pos & 0x3)
3252                 return -EINVAL;
3253
3254         while (size) {
3255                 uint32_t value;
3256
3257                 r = get_user(value, (uint32_t *)buf);
3258                 if (r)
3259                         return r;
3260
3261                 WREG32_PCIE(*pos >> 2, value);
3262
3263                 result += 4;
3264                 buf += 4;
3265                 *pos += 4;
3266                 size -= 4;
3267         }
3268
3269         return result;
3270 }
3271
3272 static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3273                                         size_t size, loff_t *pos)
3274 {
3275         struct amdgpu_device *adev = file_inode(f)->i_private;
3276         ssize_t result = 0;
3277         int r;
3278
3279         if (size & 0x3 || *pos & 0x3)
3280                 return -EINVAL;
3281
3282         while (size) {
3283                 uint32_t value;
3284
3285                 value = RREG32_DIDT(*pos >> 2);
3286                 r = put_user(value, (uint32_t *)buf);
3287                 if (r)
3288                         return r;
3289
3290                 result += 4;
3291                 buf += 4;
3292                 *pos += 4;
3293                 size -= 4;
3294         }
3295
3296         return result;
3297 }
3298
3299 static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3300                                          size_t size, loff_t *pos)
3301 {
3302         struct amdgpu_device *adev = file_inode(f)->i_private;
3303         ssize_t result = 0;
3304         int r;
3305
3306         if (size & 0x3 || *pos & 0x3)
3307                 return -EINVAL;
3308
3309         while (size) {
3310                 uint32_t value;
3311
3312                 r = get_user(value, (uint32_t *)buf);
3313                 if (r)
3314                         return r;
3315
3316                 WREG32_DIDT(*pos >> 2, value);
3317
3318                 result += 4;
3319                 buf += 4;
3320                 *pos += 4;
3321                 size -= 4;
3322         }
3323
3324         return result;
3325 }
3326
3327 static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3328                                         size_t size, loff_t *pos)
3329 {
3330         struct amdgpu_device *adev = file_inode(f)->i_private;
3331         ssize_t result = 0;
3332         int r;
3333
3334         if (size & 0x3 || *pos & 0x3)
3335                 return -EINVAL;
3336
3337         while (size) {
3338                 uint32_t value;
3339
3340                 value = RREG32_SMC(*pos);
3341                 r = put_user(value, (uint32_t *)buf);
3342                 if (r)
3343                         return r;
3344
3345                 result += 4;
3346                 buf += 4;
3347                 *pos += 4;
3348                 size -= 4;
3349         }
3350
3351         return result;
3352 }
3353
3354 static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3355                                          size_t size, loff_t *pos)
3356 {
3357         struct amdgpu_device *adev = file_inode(f)->i_private;
3358         ssize_t result = 0;
3359         int r;
3360
3361         if (size & 0x3 || *pos & 0x3)
3362                 return -EINVAL;
3363
3364         while (size) {
3365                 uint32_t value;
3366
3367                 r = get_user(value, (uint32_t *)buf);
3368                 if (r)
3369                         return r;
3370
3371                 WREG32_SMC(*pos, value);
3372
3373                 result += 4;
3374                 buf += 4;
3375                 *pos += 4;
3376                 size -= 4;
3377         }
3378
3379         return result;
3380 }
3381
3382 static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3383                                         size_t size, loff_t *pos)
3384 {
3385         struct amdgpu_device *adev = file_inode(f)->i_private;
3386         ssize_t result = 0;
3387         int r;
3388         uint32_t *config, no_regs = 0;
3389
3390         if (size & 0x3 || *pos & 0x3)
3391                 return -EINVAL;
3392
3393         config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
3394         if (!config)
3395                 return -ENOMEM;
3396
3397         /* version, increment each time something is added */
3398         config[no_regs++] = 3;
3399         config[no_regs++] = adev->gfx.config.max_shader_engines;
3400         config[no_regs++] = adev->gfx.config.max_tile_pipes;
3401         config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3402         config[no_regs++] = adev->gfx.config.max_sh_per_se;
3403         config[no_regs++] = adev->gfx.config.max_backends_per_se;
3404         config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3405         config[no_regs++] = adev->gfx.config.max_gprs;
3406         config[no_regs++] = adev->gfx.config.max_gs_threads;
3407         config[no_regs++] = adev->gfx.config.max_hw_contexts;
3408         config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3409         config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3410         config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3411         config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3412         config[no_regs++] = adev->gfx.config.num_tile_pipes;
3413         config[no_regs++] = adev->gfx.config.backend_enable_mask;
3414         config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3415         config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3416         config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3417         config[no_regs++] = adev->gfx.config.num_gpus;
3418         config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3419         config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3420         config[no_regs++] = adev->gfx.config.gb_addr_config;
3421         config[no_regs++] = adev->gfx.config.num_rbs;
3422
3423         /* rev==1 */
3424         config[no_regs++] = adev->rev_id;
3425         config[no_regs++] = adev->pg_flags;
3426         config[no_regs++] = adev->cg_flags;
3427
3428         /* rev==2 */
3429         config[no_regs++] = adev->family;
3430         config[no_regs++] = adev->external_rev_id;
3431
3432         /* rev==3 */
3433         config[no_regs++] = adev->pdev->device;
3434         config[no_regs++] = adev->pdev->revision;
3435         config[no_regs++] = adev->pdev->subsystem_device;
3436         config[no_regs++] = adev->pdev->subsystem_vendor;
3437
3438         while (size && (*pos < no_regs * 4)) {
3439                 uint32_t value;
3440
3441                 value = config[*pos >> 2];
3442                 r = put_user(value, (uint32_t *)buf);
3443                 if (r) {
3444                         kfree(config);
3445                         return r;
3446                 }
3447
3448                 result += 4;
3449                 buf += 4;
3450                 *pos += 4;
3451                 size -= 4;
3452         }
3453
3454         kfree(config);
3455         return result;
3456 }
3457
3458 static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3459                                         size_t size, loff_t *pos)
3460 {
3461         struct amdgpu_device *adev = file_inode(f)->i_private;
3462         int idx, x, outsize, r, valuesize;
3463         uint32_t values[16];
3464
3465         if (size & 3 || *pos & 0x3)
3466                 return -EINVAL;
3467
3468         if (amdgpu_dpm == 0)
3469                 return -EINVAL;
3470
3471         /* convert offset to sensor number */
3472         idx = *pos >> 2;
3473
3474         valuesize = sizeof(values);
3475         if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
3476                 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
3477         else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3478                 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3479                                                 &valuesize);
3480         else
3481                 return -EINVAL;
3482
3483         if (size > valuesize)
3484                 return -EINVAL;
3485
3486         outsize = 0;
3487         x = 0;
3488         if (!r) {
3489                 while (size) {
3490                         r = put_user(values[x++], (int32_t *)buf);
3491                         buf += 4;
3492                         size -= 4;
3493                         outsize += 4;
3494                 }
3495         }
3496
3497         return !r ? outsize : r;
3498 }
3499
3500 static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3501                                         size_t size, loff_t *pos)
3502 {
3503         struct amdgpu_device *adev = f->f_inode->i_private;
3504         int r, x;
3505         ssize_t result=0;
3506         uint32_t offset, se, sh, cu, wave, simd, data[32];
3507
3508         if (size & 3 || *pos & 3)
3509                 return -EINVAL;
3510
3511         /* decode offset */
3512         offset = (*pos & 0x7F);
3513         se = ((*pos >> 7) & 0xFF);
3514         sh = ((*pos >> 15) & 0xFF);
3515         cu = ((*pos >> 23) & 0xFF);
3516         wave = ((*pos >> 31) & 0xFF);
3517         simd = ((*pos >> 37) & 0xFF);
3518
3519         /* switch to the specific se/sh/cu */
3520         mutex_lock(&adev->grbm_idx_mutex);
3521         amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3522
3523         x = 0;
3524         if (adev->gfx.funcs->read_wave_data)
3525                 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
3526
3527         amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3528         mutex_unlock(&adev->grbm_idx_mutex);
3529
3530         if (!x)
3531                 return -EINVAL;
3532
3533         while (size && (offset < x * 4)) {
3534                 uint32_t value;
3535
3536                 value = data[offset >> 2];
3537                 r = put_user(value, (uint32_t *)buf);
3538                 if (r)
3539                         return r;
3540
3541                 result += 4;
3542                 buf += 4;
3543                 offset += 4;
3544                 size -= 4;
3545         }
3546
3547         return result;
3548 }
3549
3550 static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3551                                         size_t size, loff_t *pos)
3552 {
3553         struct amdgpu_device *adev = f->f_inode->i_private;
3554         int r;
3555         ssize_t result = 0;
3556         uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3557
3558         if (size & 3 || *pos & 3)
3559                 return -EINVAL;
3560
3561         /* decode offset */
3562         offset = (*pos & 0xFFF);       /* in dwords */
3563         se = ((*pos >> 12) & 0xFF);
3564         sh = ((*pos >> 20) & 0xFF);
3565         cu = ((*pos >> 28) & 0xFF);
3566         wave = ((*pos >> 36) & 0xFF);
3567         simd = ((*pos >> 44) & 0xFF);
3568         thread = ((*pos >> 52) & 0xFF);
3569         bank = ((*pos >> 60) & 1);
3570
3571         data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3572         if (!data)
3573                 return -ENOMEM;
3574
3575         /* switch to the specific se/sh/cu */
3576         mutex_lock(&adev->grbm_idx_mutex);
3577         amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3578
3579         if (bank == 0) {
3580                 if (adev->gfx.funcs->read_wave_vgprs)
3581                         adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3582         } else {
3583                 if (adev->gfx.funcs->read_wave_sgprs)
3584                         adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3585         }
3586
3587         amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3588         mutex_unlock(&adev->grbm_idx_mutex);
3589
3590         while (size) {
3591                 uint32_t value;
3592
3593                 value = data[offset++];
3594                 r = put_user(value, (uint32_t *)buf);
3595                 if (r) {
3596                         result = r;
3597                         goto err;
3598                 }
3599
3600                 result += 4;
3601                 buf += 4;
3602                 size -= 4;
3603         }
3604
3605 err:
3606         kfree(data);
3607         return result;
3608 }
3609
3610 static const struct file_operations amdgpu_debugfs_regs_fops = {
3611         .owner = THIS_MODULE,
3612         .read = amdgpu_debugfs_regs_read,
3613         .write = amdgpu_debugfs_regs_write,
3614         .llseek = default_llseek
3615 };
3616 static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3617         .owner = THIS_MODULE,
3618         .read = amdgpu_debugfs_regs_didt_read,
3619         .write = amdgpu_debugfs_regs_didt_write,
3620         .llseek = default_llseek
3621 };
3622 static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3623         .owner = THIS_MODULE,
3624         .read = amdgpu_debugfs_regs_pcie_read,
3625         .write = amdgpu_debugfs_regs_pcie_write,
3626         .llseek = default_llseek
3627 };
3628 static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3629         .owner = THIS_MODULE,
3630         .read = amdgpu_debugfs_regs_smc_read,
3631         .write = amdgpu_debugfs_regs_smc_write,
3632         .llseek = default_llseek
3633 };
3634
3635 static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3636         .owner = THIS_MODULE,
3637         .read = amdgpu_debugfs_gca_config_read,
3638         .llseek = default_llseek
3639 };
3640
3641 static const struct file_operations amdgpu_debugfs_sensors_fops = {
3642         .owner = THIS_MODULE,
3643         .read = amdgpu_debugfs_sensor_read,
3644         .llseek = default_llseek
3645 };
3646
3647 static const struct file_operations amdgpu_debugfs_wave_fops = {
3648         .owner = THIS_MODULE,
3649         .read = amdgpu_debugfs_wave_read,
3650         .llseek = default_llseek
3651 };
3652 static const struct file_operations amdgpu_debugfs_gpr_fops = {
3653         .owner = THIS_MODULE,
3654         .read = amdgpu_debugfs_gpr_read,
3655         .llseek = default_llseek
3656 };
3657
3658 static const struct file_operations *debugfs_regs[] = {
3659         &amdgpu_debugfs_regs_fops,
3660         &amdgpu_debugfs_regs_didt_fops,
3661         &amdgpu_debugfs_regs_pcie_fops,
3662         &amdgpu_debugfs_regs_smc_fops,
3663         &amdgpu_debugfs_gca_config_fops,
3664         &amdgpu_debugfs_sensors_fops,
3665         &amdgpu_debugfs_wave_fops,
3666         &amdgpu_debugfs_gpr_fops,
3667 };
3668
3669 static const char *debugfs_regs_names[] = {
3670         "amdgpu_regs",
3671         "amdgpu_regs_didt",
3672         "amdgpu_regs_pcie",
3673         "amdgpu_regs_smc",
3674         "amdgpu_gca_config",
3675         "amdgpu_sensors",
3676         "amdgpu_wave",
3677         "amdgpu_gpr",
3678 };
3679
3680 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3681 {
3682         struct drm_minor *minor = adev->ddev->primary;
3683         struct dentry *ent, *root = minor->debugfs_root;
3684         unsigned i, j;
3685
3686         for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3687                 ent = debugfs_create_file(debugfs_regs_names[i],
3688                                           S_IFREG | S_IRUGO, root,
3689                                           adev, debugfs_regs[i]);
3690                 if (IS_ERR(ent)) {
3691                         for (j = 0; j < i; j++) {
3692                                 debugfs_remove(adev->debugfs_regs[i]);
3693                                 adev->debugfs_regs[i] = NULL;
3694                         }
3695                         return PTR_ERR(ent);
3696                 }
3697
3698                 if (!i)
3699                         i_size_write(ent->d_inode, adev->rmmio_size);
3700                 adev->debugfs_regs[i] = ent;
3701         }
3702
3703         return 0;
3704 }
3705
3706 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3707 {
3708         unsigned i;
3709
3710         for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3711                 if (adev->debugfs_regs[i]) {
3712                         debugfs_remove(adev->debugfs_regs[i]);
3713                         adev->debugfs_regs[i] = NULL;
3714                 }
3715         }
3716 }
3717
3718 static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
3719 {
3720         struct drm_info_node *node = (struct drm_info_node *) m->private;
3721         struct drm_device *dev = node->minor->dev;
3722         struct amdgpu_device *adev = dev->dev_private;
3723         int r = 0, i;
3724
3725         /* hold on the scheduler */
3726         for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3727                 struct amdgpu_ring *ring = adev->rings[i];
3728
3729                 if (!ring || !ring->sched.thread)
3730                         continue;
3731                 kthread_park(ring->sched.thread);
3732         }
3733
3734         seq_printf(m, "run ib test:\n");
3735         r = amdgpu_ib_ring_tests(adev);
3736         if (r)
3737                 seq_printf(m, "ib ring tests failed (%d).\n", r);
3738         else
3739                 seq_printf(m, "ib ring tests passed.\n");
3740
3741         /* go on the scheduler */
3742         for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3743                 struct amdgpu_ring *ring = adev->rings[i];
3744
3745                 if (!ring || !ring->sched.thread)
3746                         continue;
3747                 kthread_unpark(ring->sched.thread);
3748         }
3749
3750         return 0;
3751 }
3752
3753 static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
3754         {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
3755 };
3756
3757 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3758 {
3759         return amdgpu_debugfs_add_files(adev,
3760                                         amdgpu_debugfs_test_ib_ring_list, 1);
3761 }
3762
3763 int amdgpu_debugfs_init(struct drm_minor *minor)
3764 {
3765         return 0;
3766 }
3767
3768 static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
3769 {
3770         struct drm_info_node *node = (struct drm_info_node *) m->private;
3771         struct drm_device *dev = node->minor->dev;
3772         struct amdgpu_device *adev = dev->dev_private;
3773
3774         seq_write(m, adev->bios, adev->bios_size);
3775         return 0;
3776 }
3777
3778 static int amdgpu_debugfs_get_vbios_version(struct seq_file *m, void *data)
3779 {
3780         struct drm_info_node *node = (struct drm_info_node *) m->private;
3781         struct drm_device *dev = node->minor->dev;
3782         struct amdgpu_device *adev = dev->dev_private;
3783         struct atom_context *ctx = adev->mode_info.atom_context;
3784
3785         seq_printf(m, "%s\n", ctx->vbios_version);
3786         return 0;
3787 }
3788
3789 static const struct drm_info_list amdgpu_vbios_dump_list[] = {
3790                 {"amdgpu_vbios",
3791                  amdgpu_debugfs_get_vbios_dump,
3792                  0, NULL},
3793 };
3794
3795 static const struct drm_info_list amdgpu_vbios_version_list[] = {
3796                 {"amdgpu_vbios_version",
3797                  amdgpu_debugfs_get_vbios_version,
3798                  0, NULL},
3799 };
3800
3801 static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
3802 {
3803         return amdgpu_debugfs_add_files(adev,
3804                                         amdgpu_vbios_dump_list, 1);
3805 }
3806 static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev)
3807 {
3808         return amdgpu_debugfs_add_files(adev,
3809                                         amdgpu_vbios_version_list, 1);
3810 }
3811 #else
3812 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3813 {
3814         return 0;
3815 }
3816 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3817 {
3818         return 0;
3819 }
3820 static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
3821 {
3822         return 0;
3823 }
3824 static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev)
3825 {
3826         return 0;
3827 }
3828 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
3829 #endif
This page took 0.266447 seconds and 4 git commands to generate.