2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
31 #include <linux/debugfs.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
48 #ifdef CONFIG_DRM_AMDGPU_CIK
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_vf_error.h"
58 #include "amdgpu_amdkfd.h"
60 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
61 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
63 #define AMDGPU_RESUME_MS 2000
65 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
66 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
67 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
68 static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
69 static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev);
71 static const char *amdgpu_asic_name[] = {
95 bool amdgpu_device_is_px(struct drm_device *dev)
97 struct amdgpu_device *adev = dev->dev_private;
99 if (adev->flags & AMD_IS_PX)
105 * MMIO register access helper functions.
107 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
112 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
113 BUG_ON(in_interrupt());
114 return amdgpu_virt_kiq_rreg(adev, reg);
117 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
118 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
122 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
123 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
124 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
125 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
127 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
131 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
134 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
136 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
137 adev->last_mm_index = v;
140 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
141 BUG_ON(in_interrupt());
142 return amdgpu_virt_kiq_wreg(adev, reg, v);
145 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
146 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
150 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
151 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
152 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
153 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
156 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
161 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
163 if ((reg * 4) < adev->rio_mem_size)
164 return ioread32(adev->rio_mem + (reg * 4));
166 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
167 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
171 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
173 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
174 adev->last_mm_index = v;
177 if ((reg * 4) < adev->rio_mem_size)
178 iowrite32(v, adev->rio_mem + (reg * 4));
180 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
181 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
184 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
190 * amdgpu_mm_rdoorbell - read a doorbell dword
192 * @adev: amdgpu_device pointer
193 * @index: doorbell index
195 * Returns the value in the doorbell aperture at the
196 * requested doorbell index (CIK).
198 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
200 if (index < adev->doorbell.num_doorbells) {
201 return readl(adev->doorbell.ptr + index);
203 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
209 * amdgpu_mm_wdoorbell - write a doorbell dword
211 * @adev: amdgpu_device pointer
212 * @index: doorbell index
215 * Writes @v to the doorbell aperture at the
216 * requested doorbell index (CIK).
218 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
220 if (index < adev->doorbell.num_doorbells) {
221 writel(v, adev->doorbell.ptr + index);
223 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
228 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
230 * @adev: amdgpu_device pointer
231 * @index: doorbell index
233 * Returns the value in the doorbell aperture at the
234 * requested doorbell index (VEGA10+).
236 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
238 if (index < adev->doorbell.num_doorbells) {
239 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
241 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
247 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
249 * @adev: amdgpu_device pointer
250 * @index: doorbell index
253 * Writes @v to the doorbell aperture at the
254 * requested doorbell index (VEGA10+).
256 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
258 if (index < adev->doorbell.num_doorbells) {
259 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
261 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
266 * amdgpu_invalid_rreg - dummy reg read function
268 * @adev: amdgpu device pointer
269 * @reg: offset of register
271 * Dummy register read function. Used for register blocks
272 * that certain asics don't have (all asics).
273 * Returns the value in the register.
275 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
277 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
283 * amdgpu_invalid_wreg - dummy reg write function
285 * @adev: amdgpu device pointer
286 * @reg: offset of register
287 * @v: value to write to the register
289 * Dummy register read function. Used for register blocks
290 * that certain asics don't have (all asics).
292 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
294 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
300 * amdgpu_block_invalid_rreg - dummy reg read function
302 * @adev: amdgpu device pointer
303 * @block: offset of instance
304 * @reg: offset of register
306 * Dummy register read function. Used for register blocks
307 * that certain asics don't have (all asics).
308 * Returns the value in the register.
310 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
311 uint32_t block, uint32_t reg)
313 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
320 * amdgpu_block_invalid_wreg - dummy reg write function
322 * @adev: amdgpu device pointer
323 * @block: offset of instance
324 * @reg: offset of register
325 * @v: value to write to the register
327 * Dummy register read function. Used for register blocks
328 * that certain asics don't have (all asics).
330 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
332 uint32_t reg, uint32_t v)
334 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
339 static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
341 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
342 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
343 &adev->vram_scratch.robj,
344 &adev->vram_scratch.gpu_addr,
345 (void **)&adev->vram_scratch.ptr);
348 static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
350 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
354 * amdgpu_program_register_sequence - program an array of registers.
356 * @adev: amdgpu_device pointer
357 * @registers: pointer to the register array
358 * @array_size: size of the register array
360 * Programs an array or registers with and and or masks.
361 * This is a helper for setting golden registers.
363 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
364 const u32 *registers,
365 const u32 array_size)
367 u32 tmp, reg, and_mask, or_mask;
373 for (i = 0; i < array_size; i +=3) {
374 reg = registers[i + 0];
375 and_mask = registers[i + 1];
376 or_mask = registers[i + 2];
378 if (and_mask == 0xffffffff) {
389 void amdgpu_pci_config_reset(struct amdgpu_device *adev)
391 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
395 * GPU doorbell aperture helpers function.
398 * amdgpu_doorbell_init - Init doorbell driver information.
400 * @adev: amdgpu_device pointer
402 * Init doorbell driver information (CIK)
403 * Returns 0 on success, error on failure.
405 static int amdgpu_doorbell_init(struct amdgpu_device *adev)
407 /* doorbell bar mapping */
408 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
409 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
411 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
412 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
413 if (adev->doorbell.num_doorbells == 0)
416 adev->doorbell.ptr = ioremap(adev->doorbell.base,
417 adev->doorbell.num_doorbells *
419 if (adev->doorbell.ptr == NULL)
426 * amdgpu_doorbell_fini - Tear down doorbell driver information.
428 * @adev: amdgpu_device pointer
430 * Tear down doorbell driver information (CIK)
432 static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
434 iounmap(adev->doorbell.ptr);
435 adev->doorbell.ptr = NULL;
439 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
442 * @adev: amdgpu_device pointer
443 * @aperture_base: output returning doorbell aperture base physical address
444 * @aperture_size: output returning doorbell aperture size in bytes
445 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
447 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
448 * takes doorbells required for its own rings and reports the setup to amdkfd.
449 * amdgpu reserved doorbells are at the start of the doorbell aperture.
451 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
452 phys_addr_t *aperture_base,
453 size_t *aperture_size,
454 size_t *start_offset)
457 * The first num_doorbells are used by amdgpu.
458 * amdkfd takes whatever's left in the aperture.
460 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
461 *aperture_base = adev->doorbell.base;
462 *aperture_size = adev->doorbell.size;
463 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
473 * Writeback is the method by which the GPU updates special pages in memory
474 * with the status of certain GPU events (fences, ring pointers,etc.).
478 * amdgpu_wb_fini - Disable Writeback and free memory
480 * @adev: amdgpu_device pointer
482 * Disables Writeback and frees the Writeback memory (all asics).
483 * Used at driver shutdown.
485 static void amdgpu_wb_fini(struct amdgpu_device *adev)
487 if (adev->wb.wb_obj) {
488 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
490 (void **)&adev->wb.wb);
491 adev->wb.wb_obj = NULL;
496 * amdgpu_wb_init- Init Writeback driver info and allocate memory
498 * @adev: amdgpu_device pointer
500 * Initializes writeback and allocates writeback memory (all asics).
501 * Used at driver startup.
502 * Returns 0 on success or an -error on failure.
504 static int amdgpu_wb_init(struct amdgpu_device *adev)
508 if (adev->wb.wb_obj == NULL) {
509 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
510 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
511 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
512 &adev->wb.wb_obj, &adev->wb.gpu_addr,
513 (void **)&adev->wb.wb);
515 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
519 adev->wb.num_wb = AMDGPU_MAX_WB;
520 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
522 /* clear wb memory */
523 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
530 * amdgpu_wb_get - Allocate a wb entry
532 * @adev: amdgpu_device pointer
535 * Allocate a wb slot for use by the driver (all asics).
536 * Returns 0 on success or -EINVAL on failure.
538 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
540 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
542 if (offset < adev->wb.num_wb) {
543 __set_bit(offset, adev->wb.used);
544 *wb = offset * 8; /* convert to dw offset */
552 * amdgpu_wb_free - Free a wb entry
554 * @adev: amdgpu_device pointer
557 * Free a wb slot allocated for use by the driver (all asics)
559 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
561 if (wb < adev->wb.num_wb)
562 __clear_bit(wb, adev->wb.used);
566 * amdgpu_vram_location - try to find VRAM location
567 * @adev: amdgpu device structure holding all necessary informations
568 * @mc: memory controller structure holding memory informations
569 * @base: base address at which to put VRAM
571 * Function will try to place VRAM at base address provided
572 * as parameter (which is so far either PCI aperture address or
573 * for IGP TOM base address).
575 * If there is not enough space to fit the unvisible VRAM in the 32bits
576 * address space then we limit the VRAM size to the aperture.
578 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
579 * this shouldn't be a problem as we are using the PCI aperture as a reference.
580 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
583 * Note: we use mc_vram_size as on some board we need to program the mc to
584 * cover the whole aperture even if VRAM size is inferior to aperture size
585 * Novell bug 204882 + along with lots of ubuntu ones
587 * Note: when limiting vram it's safe to overwritte real_vram_size because
588 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
589 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
592 * Note: IGP TOM addr should be the same as the aperture addr, we don't
593 * explicitly check for that though.
595 * FIXME: when reducing VRAM size align new size on power of 2.
597 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
599 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
601 mc->vram_start = base;
602 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
603 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
604 mc->real_vram_size = mc->aper_size;
605 mc->mc_vram_size = mc->aper_size;
607 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
608 if (limit && limit < mc->real_vram_size)
609 mc->real_vram_size = limit;
610 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
611 mc->mc_vram_size >> 20, mc->vram_start,
612 mc->vram_end, mc->real_vram_size >> 20);
616 * amdgpu_gart_location - try to find GTT location
617 * @adev: amdgpu device structure holding all necessary informations
618 * @mc: memory controller structure holding memory informations
620 * Function will place try to place GTT before or after VRAM.
622 * If GTT size is bigger than space left then we ajust GTT size.
623 * Thus function will never fails.
625 * FIXME: when reducing GTT size align new size on power of 2.
627 void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
629 u64 size_af, size_bf;
631 size_af = adev->mc.mc_mask - mc->vram_end;
632 size_bf = mc->vram_start;
633 if (size_bf > size_af) {
634 if (mc->gart_size > size_bf) {
635 dev_warn(adev->dev, "limiting GTT\n");
636 mc->gart_size = size_bf;
640 if (mc->gart_size > size_af) {
641 dev_warn(adev->dev, "limiting GTT\n");
642 mc->gart_size = size_af;
644 mc->gart_start = mc->vram_end + 1;
646 mc->gart_end = mc->gart_start + mc->gart_size - 1;
647 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
648 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
652 * GPU helpers function.
655 * amdgpu_need_post - check if the hw need post or not
657 * @adev: amdgpu_device pointer
659 * Check if the asic has been initialized (all asics) at driver startup
660 * or post is needed if hw reset is performed.
661 * Returns true if need or false if not.
663 bool amdgpu_need_post(struct amdgpu_device *adev)
667 if (adev->has_hw_reset) {
668 adev->has_hw_reset = false;
672 /* bios scratch used on CIK+ */
673 if (adev->asic_type >= CHIP_BONAIRE)
674 return amdgpu_atombios_scratch_need_asic_init(adev);
676 /* check MEM_SIZE for older asics */
677 reg = amdgpu_asic_get_config_memsize(adev);
679 if ((reg != 0) && (reg != 0xffffffff))
686 static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
688 if (amdgpu_sriov_vf(adev))
691 if (amdgpu_passthrough(adev)) {
692 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
693 * some old smc fw still need driver do vPost otherwise gpu hang, while
694 * those smc fw version above 22.15 doesn't have this flaw, so we force
695 * vpost executed for smc version below 22.15
697 if (adev->asic_type == CHIP_FIJI) {
700 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
701 /* force vPost if error occured */
705 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
706 if (fw_ver < 0x00160e00)
710 return amdgpu_need_post(adev);
714 * amdgpu_dummy_page_init - init dummy page used by the driver
716 * @adev: amdgpu_device pointer
718 * Allocate the dummy page used by the driver (all asics).
719 * This dummy page is used by the driver as a filler for gart entries
720 * when pages are taken out of the GART
721 * Returns 0 on sucess, -ENOMEM on failure.
723 int amdgpu_dummy_page_init(struct amdgpu_device *adev)
725 if (adev->dummy_page.page)
727 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
728 if (adev->dummy_page.page == NULL)
730 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
731 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
732 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
733 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
734 __free_page(adev->dummy_page.page);
735 adev->dummy_page.page = NULL;
742 * amdgpu_dummy_page_fini - free dummy page used by the driver
744 * @adev: amdgpu_device pointer
746 * Frees the dummy page used by the driver (all asics).
748 void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
750 if (adev->dummy_page.page == NULL)
752 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
753 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
754 __free_page(adev->dummy_page.page);
755 adev->dummy_page.page = NULL;
759 /* ATOM accessor methods */
761 * ATOM is an interpreted byte code stored in tables in the vbios. The
762 * driver registers callbacks to access registers and the interpreter
763 * in the driver parses the tables and executes then to program specific
764 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
765 * atombios.h, and atom.c
769 * cail_pll_read - read PLL register
771 * @info: atom card_info pointer
772 * @reg: PLL register offset
774 * Provides a PLL register accessor for the atom interpreter (r4xx+).
775 * Returns the value of the PLL register.
777 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
783 * cail_pll_write - write PLL register
785 * @info: atom card_info pointer
786 * @reg: PLL register offset
787 * @val: value to write to the pll register
789 * Provides a PLL register accessor for the atom interpreter (r4xx+).
791 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
797 * cail_mc_read - read MC (Memory Controller) register
799 * @info: atom card_info pointer
800 * @reg: MC register offset
802 * Provides an MC register accessor for the atom interpreter (r4xx+).
803 * Returns the value of the MC register.
805 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
811 * cail_mc_write - write MC (Memory Controller) register
813 * @info: atom card_info pointer
814 * @reg: MC register offset
815 * @val: value to write to the pll register
817 * Provides a MC register accessor for the atom interpreter (r4xx+).
819 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
825 * cail_reg_write - write MMIO register
827 * @info: atom card_info pointer
828 * @reg: MMIO register offset
829 * @val: value to write to the pll register
831 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
833 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
835 struct amdgpu_device *adev = info->dev->dev_private;
841 * cail_reg_read - read MMIO register
843 * @info: atom card_info pointer
844 * @reg: MMIO register offset
846 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
847 * Returns the value of the MMIO register.
849 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
851 struct amdgpu_device *adev = info->dev->dev_private;
859 * cail_ioreg_write - write IO register
861 * @info: atom card_info pointer
862 * @reg: IO register offset
863 * @val: value to write to the pll register
865 * Provides a IO register accessor for the atom interpreter (r4xx+).
867 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
869 struct amdgpu_device *adev = info->dev->dev_private;
875 * cail_ioreg_read - read IO register
877 * @info: atom card_info pointer
878 * @reg: IO register offset
880 * Provides an IO register accessor for the atom interpreter (r4xx+).
881 * Returns the value of the IO register.
883 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
885 struct amdgpu_device *adev = info->dev->dev_private;
893 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
895 * @adev: amdgpu_device pointer
897 * Frees the driver info and register access callbacks for the ATOM
898 * interpreter (r4xx+).
899 * Called at driver shutdown.
901 static void amdgpu_atombios_fini(struct amdgpu_device *adev)
903 if (adev->mode_info.atom_context) {
904 kfree(adev->mode_info.atom_context->scratch);
905 kfree(adev->mode_info.atom_context->iio);
907 kfree(adev->mode_info.atom_context);
908 adev->mode_info.atom_context = NULL;
909 kfree(adev->mode_info.atom_card_info);
910 adev->mode_info.atom_card_info = NULL;
914 * amdgpu_atombios_init - init the driver info and callbacks for atombios
916 * @adev: amdgpu_device pointer
918 * Initializes the driver info and register access callbacks for the
919 * ATOM interpreter (r4xx+).
920 * Returns 0 on sucess, -ENOMEM on failure.
921 * Called at driver startup.
923 static int amdgpu_atombios_init(struct amdgpu_device *adev)
925 struct card_info *atom_card_info =
926 kzalloc(sizeof(struct card_info), GFP_KERNEL);
931 adev->mode_info.atom_card_info = atom_card_info;
932 atom_card_info->dev = adev->ddev;
933 atom_card_info->reg_read = cail_reg_read;
934 atom_card_info->reg_write = cail_reg_write;
935 /* needed for iio ops */
937 atom_card_info->ioreg_read = cail_ioreg_read;
938 atom_card_info->ioreg_write = cail_ioreg_write;
940 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
941 atom_card_info->ioreg_read = cail_reg_read;
942 atom_card_info->ioreg_write = cail_reg_write;
944 atom_card_info->mc_read = cail_mc_read;
945 atom_card_info->mc_write = cail_mc_write;
946 atom_card_info->pll_read = cail_pll_read;
947 atom_card_info->pll_write = cail_pll_write;
949 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
950 if (!adev->mode_info.atom_context) {
951 amdgpu_atombios_fini(adev);
955 mutex_init(&adev->mode_info.atom_context->mutex);
956 if (adev->is_atom_fw) {
957 amdgpu_atomfirmware_scratch_regs_init(adev);
958 amdgpu_atomfirmware_allocate_fb_scratch(adev);
960 amdgpu_atombios_scratch_regs_init(adev);
961 amdgpu_atombios_allocate_fb_scratch(adev);
966 /* if we get transitioned to only one device, take VGA back */
968 * amdgpu_vga_set_decode - enable/disable vga decode
970 * @cookie: amdgpu_device pointer
971 * @state: enable/disable vga decode
973 * Enable/disable vga decode (all asics).
974 * Returns VGA resource flags.
976 static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
978 struct amdgpu_device *adev = cookie;
979 amdgpu_asic_set_vga_state(adev, state);
981 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
982 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
984 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
987 static void amdgpu_check_block_size(struct amdgpu_device *adev)
989 /* defines number of bits in page table versus page directory,
990 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
991 * page table and the remaining bits are in the page directory */
992 if (amdgpu_vm_block_size == -1)
995 if (amdgpu_vm_block_size < 9) {
996 dev_warn(adev->dev, "VM page table size (%d) too small\n",
997 amdgpu_vm_block_size);
1001 if (amdgpu_vm_block_size > 24 ||
1002 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1003 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1004 amdgpu_vm_block_size);
1011 amdgpu_vm_block_size = -1;
1014 static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1016 /* no need to check the default value */
1017 if (amdgpu_vm_size == -1)
1020 if (!is_power_of_2(amdgpu_vm_size)) {
1021 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1026 if (amdgpu_vm_size < 1) {
1027 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1033 * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1035 if (amdgpu_vm_size > 1024) {
1036 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1044 amdgpu_vm_size = -1;
1048 * amdgpu_check_arguments - validate module params
1050 * @adev: amdgpu_device pointer
1052 * Validates certain module parameters and updates
1053 * the associated values used by the driver (all asics).
1055 static void amdgpu_check_arguments(struct amdgpu_device *adev)
1057 if (amdgpu_sched_jobs < 4) {
1058 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1060 amdgpu_sched_jobs = 4;
1061 } else if (!is_power_of_2(amdgpu_sched_jobs)){
1062 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1064 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1067 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1068 /* gart size must be greater or equal to 32M */
1069 dev_warn(adev->dev, "gart size (%d) too small\n",
1071 amdgpu_gart_size = -1;
1074 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1075 /* gtt size must be greater or equal to 32M */
1076 dev_warn(adev->dev, "gtt size (%d) too small\n",
1078 amdgpu_gtt_size = -1;
1081 /* valid range is between 4 and 9 inclusive */
1082 if (amdgpu_vm_fragment_size != -1 &&
1083 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1084 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1085 amdgpu_vm_fragment_size = -1;
1088 amdgpu_check_vm_size(adev);
1090 amdgpu_check_block_size(adev);
1092 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1093 !is_power_of_2(amdgpu_vram_page_split))) {
1094 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1095 amdgpu_vram_page_split);
1096 amdgpu_vram_page_split = 1024;
1101 * amdgpu_switcheroo_set_state - set switcheroo state
1103 * @pdev: pci dev pointer
1104 * @state: vga_switcheroo state
1106 * Callback for the switcheroo driver. Suspends or resumes the
1107 * the asics before or after it is powered up using ACPI methods.
1109 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1111 struct drm_device *dev = pci_get_drvdata(pdev);
1113 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1116 if (state == VGA_SWITCHEROO_ON) {
1117 pr_info("amdgpu: switched on\n");
1118 /* don't suspend or resume card normally */
1119 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1121 amdgpu_device_resume(dev, true, true);
1123 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1124 drm_kms_helper_poll_enable(dev);
1126 pr_info("amdgpu: switched off\n");
1127 drm_kms_helper_poll_disable(dev);
1128 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1129 amdgpu_device_suspend(dev, true, true);
1130 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1135 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1137 * @pdev: pci dev pointer
1139 * Callback for the switcheroo driver. Check of the switcheroo
1140 * state can be changed.
1141 * Returns true if the state can be changed, false if not.
1143 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1145 struct drm_device *dev = pci_get_drvdata(pdev);
1148 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1149 * locking inversion with the driver load path. And the access here is
1150 * completely racy anyway. So don't bother with locking for now.
1152 return dev->open_count == 0;
1155 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1156 .set_gpu_state = amdgpu_switcheroo_set_state,
1158 .can_switch = amdgpu_switcheroo_can_switch,
1161 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1162 enum amd_ip_block_type block_type,
1163 enum amd_clockgating_state state)
1167 for (i = 0; i < adev->num_ip_blocks; i++) {
1168 if (!adev->ip_blocks[i].status.valid)
1170 if (adev->ip_blocks[i].version->type != block_type)
1172 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1174 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1175 (void *)adev, state);
1177 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1178 adev->ip_blocks[i].version->funcs->name, r);
1183 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1184 enum amd_ip_block_type block_type,
1185 enum amd_powergating_state state)
1189 for (i = 0; i < adev->num_ip_blocks; i++) {
1190 if (!adev->ip_blocks[i].status.valid)
1192 if (adev->ip_blocks[i].version->type != block_type)
1194 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1196 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1197 (void *)adev, state);
1199 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1200 adev->ip_blocks[i].version->funcs->name, r);
1205 void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1209 for (i = 0; i < adev->num_ip_blocks; i++) {
1210 if (!adev->ip_blocks[i].status.valid)
1212 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1213 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1217 int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1218 enum amd_ip_block_type block_type)
1222 for (i = 0; i < adev->num_ip_blocks; i++) {
1223 if (!adev->ip_blocks[i].status.valid)
1225 if (adev->ip_blocks[i].version->type == block_type) {
1226 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1236 bool amdgpu_is_idle(struct amdgpu_device *adev,
1237 enum amd_ip_block_type block_type)
1241 for (i = 0; i < adev->num_ip_blocks; i++) {
1242 if (!adev->ip_blocks[i].status.valid)
1244 if (adev->ip_blocks[i].version->type == block_type)
1245 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1251 struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1252 enum amd_ip_block_type type)
1256 for (i = 0; i < adev->num_ip_blocks; i++)
1257 if (adev->ip_blocks[i].version->type == type)
1258 return &adev->ip_blocks[i];
1264 * amdgpu_ip_block_version_cmp
1266 * @adev: amdgpu_device pointer
1267 * @type: enum amd_ip_block_type
1268 * @major: major version
1269 * @minor: minor version
1271 * return 0 if equal or greater
1272 * return 1 if smaller or the ip_block doesn't exist
1274 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1275 enum amd_ip_block_type type,
1276 u32 major, u32 minor)
1278 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
1280 if (ip_block && ((ip_block->version->major > major) ||
1281 ((ip_block->version->major == major) &&
1282 (ip_block->version->minor >= minor))))
1289 * amdgpu_ip_block_add
1291 * @adev: amdgpu_device pointer
1292 * @ip_block_version: pointer to the IP to add
1294 * Adds the IP block driver information to the collection of IPs
1297 int amdgpu_ip_block_add(struct amdgpu_device *adev,
1298 const struct amdgpu_ip_block_version *ip_block_version)
1300 if (!ip_block_version)
1303 DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1304 ip_block_version->funcs->name);
1306 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1311 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1313 adev->enable_virtual_display = false;
1315 if (amdgpu_virtual_display) {
1316 struct drm_device *ddev = adev->ddev;
1317 const char *pci_address_name = pci_name(ddev->pdev);
1318 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1320 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1321 pciaddstr_tmp = pciaddstr;
1322 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1323 pciaddname = strsep(&pciaddname_tmp, ",");
1324 if (!strcmp("all", pciaddname)
1325 || !strcmp(pci_address_name, pciaddname)) {
1329 adev->enable_virtual_display = true;
1332 res = kstrtol(pciaddname_tmp, 10,
1340 adev->mode_info.num_crtc = num_crtc;
1342 adev->mode_info.num_crtc = 1;
1348 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1349 amdgpu_virtual_display, pci_address_name,
1350 adev->enable_virtual_display, adev->mode_info.num_crtc);
1356 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1358 const char *chip_name;
1361 const struct gpu_info_firmware_header_v1_0 *hdr;
1363 adev->firmware.gpu_info_fw = NULL;
1365 switch (adev->asic_type) {
1369 case CHIP_POLARIS11:
1370 case CHIP_POLARIS10:
1371 case CHIP_POLARIS12:
1374 #ifdef CONFIG_DRM_AMDGPU_SI
1381 #ifdef CONFIG_DRM_AMDGPU_CIK
1391 chip_name = "vega10";
1394 chip_name = "raven";
1398 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1399 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1402 "Failed to load gpu_info firmware \"%s\"\n",
1406 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1409 "Failed to validate gpu_info firmware \"%s\"\n",
1414 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1415 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1417 switch (hdr->version_major) {
1420 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1421 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1422 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1424 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1425 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1426 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1427 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1428 adev->gfx.config.max_texture_channel_caches =
1429 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1430 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1431 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1432 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1433 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1434 adev->gfx.config.double_offchip_lds_buf =
1435 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1436 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1437 adev->gfx.cu_info.max_waves_per_simd =
1438 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1439 adev->gfx.cu_info.max_scratch_slots_per_cu =
1440 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1441 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1446 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1454 static int amdgpu_early_init(struct amdgpu_device *adev)
1458 amdgpu_device_enable_virtual_display(adev);
1460 switch (adev->asic_type) {
1464 case CHIP_POLARIS11:
1465 case CHIP_POLARIS10:
1466 case CHIP_POLARIS12:
1469 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1470 adev->family = AMDGPU_FAMILY_CZ;
1472 adev->family = AMDGPU_FAMILY_VI;
1474 r = vi_set_ip_blocks(adev);
1478 #ifdef CONFIG_DRM_AMDGPU_SI
1484 adev->family = AMDGPU_FAMILY_SI;
1485 r = si_set_ip_blocks(adev);
1490 #ifdef CONFIG_DRM_AMDGPU_CIK
1496 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1497 adev->family = AMDGPU_FAMILY_CI;
1499 adev->family = AMDGPU_FAMILY_KV;
1501 r = cik_set_ip_blocks(adev);
1508 if (adev->asic_type == CHIP_RAVEN)
1509 adev->family = AMDGPU_FAMILY_RV;
1511 adev->family = AMDGPU_FAMILY_AI;
1513 r = soc15_set_ip_blocks(adev);
1518 /* FIXME: not supported yet */
1522 r = amdgpu_device_parse_gpu_info_fw(adev);
1526 if (amdgpu_sriov_vf(adev)) {
1527 r = amdgpu_virt_request_full_gpu(adev, true);
1532 for (i = 0; i < adev->num_ip_blocks; i++) {
1533 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1534 DRM_ERROR("disabled ip block: %d <%s>\n",
1535 i, adev->ip_blocks[i].version->funcs->name);
1536 adev->ip_blocks[i].status.valid = false;
1538 if (adev->ip_blocks[i].version->funcs->early_init) {
1539 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1541 adev->ip_blocks[i].status.valid = false;
1543 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1544 adev->ip_blocks[i].version->funcs->name, r);
1547 adev->ip_blocks[i].status.valid = true;
1550 adev->ip_blocks[i].status.valid = true;
1555 adev->cg_flags &= amdgpu_cg_mask;
1556 adev->pg_flags &= amdgpu_pg_mask;
1561 static int amdgpu_init(struct amdgpu_device *adev)
1565 for (i = 0; i < adev->num_ip_blocks; i++) {
1566 if (!adev->ip_blocks[i].status.valid)
1568 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1570 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1571 adev->ip_blocks[i].version->funcs->name, r);
1574 adev->ip_blocks[i].status.sw = true;
1575 /* need to do gmc hw init early so we can allocate gpu mem */
1576 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1577 r = amdgpu_vram_scratch_init(adev);
1579 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1582 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1584 DRM_ERROR("hw_init %d failed %d\n", i, r);
1587 r = amdgpu_wb_init(adev);
1589 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
1592 adev->ip_blocks[i].status.hw = true;
1594 /* right after GMC hw init, we create CSA */
1595 if (amdgpu_sriov_vf(adev)) {
1596 r = amdgpu_allocate_static_csa(adev);
1598 DRM_ERROR("allocate CSA failed %d\n", r);
1605 for (i = 0; i < adev->num_ip_blocks; i++) {
1606 if (!adev->ip_blocks[i].status.sw)
1608 /* gmc hw init is done early */
1609 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
1611 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1613 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1614 adev->ip_blocks[i].version->funcs->name, r);
1617 adev->ip_blocks[i].status.hw = true;
1623 static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
1625 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1628 static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
1630 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1631 AMDGPU_RESET_MAGIC_NUM);
1634 static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
1638 for (i = 0; i < adev->num_ip_blocks; i++) {
1639 if (!adev->ip_blocks[i].status.valid)
1641 /* skip CG for VCE/UVD, it's handled specially */
1642 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1643 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1644 /* enable clockgating to save power */
1645 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1648 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1649 adev->ip_blocks[i].version->funcs->name, r);
1657 static int amdgpu_late_init(struct amdgpu_device *adev)
1661 for (i = 0; i < adev->num_ip_blocks; i++) {
1662 if (!adev->ip_blocks[i].status.valid)
1664 if (adev->ip_blocks[i].version->funcs->late_init) {
1665 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1667 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1668 adev->ip_blocks[i].version->funcs->name, r);
1671 adev->ip_blocks[i].status.late_initialized = true;
1675 mod_delayed_work(system_wq, &adev->late_init_work,
1676 msecs_to_jiffies(AMDGPU_RESUME_MS));
1678 amdgpu_fill_reset_magic(adev);
1683 static int amdgpu_fini(struct amdgpu_device *adev)
1687 /* need to disable SMC first */
1688 for (i = 0; i < adev->num_ip_blocks; i++) {
1689 if (!adev->ip_blocks[i].status.hw)
1691 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1692 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1693 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1694 AMD_CG_STATE_UNGATE);
1696 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1697 adev->ip_blocks[i].version->funcs->name, r);
1700 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1701 /* XXX handle errors */
1703 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1704 adev->ip_blocks[i].version->funcs->name, r);
1706 adev->ip_blocks[i].status.hw = false;
1711 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1712 if (!adev->ip_blocks[i].status.hw)
1714 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1715 amdgpu_wb_fini(adev);
1716 amdgpu_vram_scratch_fini(adev);
1719 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1720 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1721 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1722 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1723 AMD_CG_STATE_UNGATE);
1725 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1726 adev->ip_blocks[i].version->funcs->name, r);
1731 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1732 /* XXX handle errors */
1734 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1735 adev->ip_blocks[i].version->funcs->name, r);
1738 adev->ip_blocks[i].status.hw = false;
1741 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1742 if (!adev->ip_blocks[i].status.sw)
1744 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1745 /* XXX handle errors */
1747 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1748 adev->ip_blocks[i].version->funcs->name, r);
1750 adev->ip_blocks[i].status.sw = false;
1751 adev->ip_blocks[i].status.valid = false;
1754 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1755 if (!adev->ip_blocks[i].status.late_initialized)
1757 if (adev->ip_blocks[i].version->funcs->late_fini)
1758 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1759 adev->ip_blocks[i].status.late_initialized = false;
1762 if (amdgpu_sriov_vf(adev)) {
1763 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1764 amdgpu_virt_release_full_gpu(adev, false);
1770 static void amdgpu_late_init_func_handler(struct work_struct *work)
1772 struct amdgpu_device *adev =
1773 container_of(work, struct amdgpu_device, late_init_work.work);
1774 amdgpu_late_set_cg_state(adev);
1777 int amdgpu_suspend(struct amdgpu_device *adev)
1781 if (amdgpu_sriov_vf(adev))
1782 amdgpu_virt_request_full_gpu(adev, false);
1784 /* ungate SMC block first */
1785 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1786 AMD_CG_STATE_UNGATE);
1788 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1791 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1792 if (!adev->ip_blocks[i].status.valid)
1794 /* ungate blocks so that suspend can properly shut them down */
1795 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1796 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1797 AMD_CG_STATE_UNGATE);
1799 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1800 adev->ip_blocks[i].version->funcs->name, r);
1803 /* XXX handle errors */
1804 r = adev->ip_blocks[i].version->funcs->suspend(adev);
1805 /* XXX handle errors */
1807 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1808 adev->ip_blocks[i].version->funcs->name, r);
1812 if (amdgpu_sriov_vf(adev))
1813 amdgpu_virt_release_full_gpu(adev, false);
1818 static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
1822 static enum amd_ip_block_type ip_order[] = {
1823 AMD_IP_BLOCK_TYPE_GMC,
1824 AMD_IP_BLOCK_TYPE_COMMON,
1825 AMD_IP_BLOCK_TYPE_IH,
1828 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1830 struct amdgpu_ip_block *block;
1832 for (j = 0; j < adev->num_ip_blocks; j++) {
1833 block = &adev->ip_blocks[j];
1835 if (block->version->type != ip_order[i] ||
1836 !block->status.valid)
1839 r = block->version->funcs->hw_init(adev);
1840 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1847 static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
1851 static enum amd_ip_block_type ip_order[] = {
1852 AMD_IP_BLOCK_TYPE_SMC,
1853 AMD_IP_BLOCK_TYPE_DCE,
1854 AMD_IP_BLOCK_TYPE_GFX,
1855 AMD_IP_BLOCK_TYPE_SDMA,
1856 AMD_IP_BLOCK_TYPE_UVD,
1857 AMD_IP_BLOCK_TYPE_VCE
1860 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1862 struct amdgpu_ip_block *block;
1864 for (j = 0; j < adev->num_ip_blocks; j++) {
1865 block = &adev->ip_blocks[j];
1867 if (block->version->type != ip_order[i] ||
1868 !block->status.valid)
1871 r = block->version->funcs->hw_init(adev);
1872 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1879 static int amdgpu_resume_phase1(struct amdgpu_device *adev)
1883 for (i = 0; i < adev->num_ip_blocks; i++) {
1884 if (!adev->ip_blocks[i].status.valid)
1886 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1887 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1888 adev->ip_blocks[i].version->type ==
1889 AMD_IP_BLOCK_TYPE_IH) {
1890 r = adev->ip_blocks[i].version->funcs->resume(adev);
1892 DRM_ERROR("resume of IP block <%s> failed %d\n",
1893 adev->ip_blocks[i].version->funcs->name, r);
1902 static int amdgpu_resume_phase2(struct amdgpu_device *adev)
1906 for (i = 0; i < adev->num_ip_blocks; i++) {
1907 if (!adev->ip_blocks[i].status.valid)
1909 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1910 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1911 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1913 r = adev->ip_blocks[i].version->funcs->resume(adev);
1915 DRM_ERROR("resume of IP block <%s> failed %d\n",
1916 adev->ip_blocks[i].version->funcs->name, r);
1924 static int amdgpu_resume(struct amdgpu_device *adev)
1928 r = amdgpu_resume_phase1(adev);
1931 r = amdgpu_resume_phase2(adev);
1936 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1938 if (adev->is_atom_fw) {
1939 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1940 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1942 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1943 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1948 * amdgpu_device_init - initialize the driver
1950 * @adev: amdgpu_device pointer
1951 * @pdev: drm dev pointer
1952 * @pdev: pci dev pointer
1953 * @flags: driver flags
1955 * Initializes the driver info and hw (all asics).
1956 * Returns 0 for success or an error on failure.
1957 * Called at driver startup.
1959 int amdgpu_device_init(struct amdgpu_device *adev,
1960 struct drm_device *ddev,
1961 struct pci_dev *pdev,
1965 bool runtime = false;
1968 adev->shutdown = false;
1969 adev->dev = &pdev->dev;
1972 adev->flags = flags;
1973 adev->asic_type = flags & AMD_ASIC_MASK;
1974 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1975 adev->mc.gart_size = 512 * 1024 * 1024;
1976 adev->accel_working = false;
1977 adev->num_rings = 0;
1978 adev->mman.buffer_funcs = NULL;
1979 adev->mman.buffer_funcs_ring = NULL;
1980 adev->vm_manager.vm_pte_funcs = NULL;
1981 adev->vm_manager.vm_pte_num_rings = 0;
1982 adev->gart.gart_funcs = NULL;
1983 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1985 adev->smc_rreg = &amdgpu_invalid_rreg;
1986 adev->smc_wreg = &amdgpu_invalid_wreg;
1987 adev->pcie_rreg = &amdgpu_invalid_rreg;
1988 adev->pcie_wreg = &amdgpu_invalid_wreg;
1989 adev->pciep_rreg = &amdgpu_invalid_rreg;
1990 adev->pciep_wreg = &amdgpu_invalid_wreg;
1991 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1992 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1993 adev->didt_rreg = &amdgpu_invalid_rreg;
1994 adev->didt_wreg = &amdgpu_invalid_wreg;
1995 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1996 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
1997 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1998 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
2001 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2002 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2003 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
2005 /* mutex initialization are all done here so we
2006 * can recall function without having locking issues */
2007 atomic_set(&adev->irq.ih.lock, 0);
2008 mutex_init(&adev->firmware.mutex);
2009 mutex_init(&adev->pm.mutex);
2010 mutex_init(&adev->gfx.gpu_clock_mutex);
2011 mutex_init(&adev->srbm_mutex);
2012 mutex_init(&adev->grbm_idx_mutex);
2013 mutex_init(&adev->mn_lock);
2014 hash_init(adev->mn_hash);
2016 amdgpu_check_arguments(adev);
2018 spin_lock_init(&adev->mmio_idx_lock);
2019 spin_lock_init(&adev->smc_idx_lock);
2020 spin_lock_init(&adev->pcie_idx_lock);
2021 spin_lock_init(&adev->uvd_ctx_idx_lock);
2022 spin_lock_init(&adev->didt_idx_lock);
2023 spin_lock_init(&adev->gc_cac_idx_lock);
2024 spin_lock_init(&adev->se_cac_idx_lock);
2025 spin_lock_init(&adev->audio_endpt_idx_lock);
2026 spin_lock_init(&adev->mm_stats.lock);
2028 INIT_LIST_HEAD(&adev->shadow_list);
2029 mutex_init(&adev->shadow_list_lock);
2031 INIT_LIST_HEAD(&adev->gtt_list);
2032 spin_lock_init(&adev->gtt_list_lock);
2034 INIT_LIST_HEAD(&adev->ring_lru_list);
2035 spin_lock_init(&adev->ring_lru_list_lock);
2037 INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
2039 /* Registers mapping */
2040 /* TODO: block userspace mapping of io register */
2041 if (adev->asic_type >= CHIP_BONAIRE) {
2042 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2043 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2045 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2046 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2049 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2050 if (adev->rmmio == NULL) {
2053 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2054 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2056 if (adev->asic_type >= CHIP_BONAIRE)
2057 /* doorbell bar mapping */
2058 amdgpu_doorbell_init(adev);
2060 /* io port mapping */
2061 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2062 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2063 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2064 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2068 if (adev->rio_mem == NULL)
2069 DRM_INFO("PCI I/O BAR is not found.\n");
2071 /* early init functions */
2072 r = amdgpu_early_init(adev);
2076 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2077 /* this will fail for cards that aren't VGA class devices, just
2079 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
2081 if (amdgpu_runtime_pm == 1)
2083 if (amdgpu_device_is_px(ddev))
2085 if (!pci_is_thunderbolt_attached(adev->pdev))
2086 vga_switcheroo_register_client(adev->pdev,
2087 &amdgpu_switcheroo_ops, runtime);
2089 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2092 if (!amdgpu_get_bios(adev)) {
2097 r = amdgpu_atombios_init(adev);
2099 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2100 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2104 /* detect if we are with an SRIOV vbios */
2105 amdgpu_device_detect_sriov_bios(adev);
2107 /* Post card if necessary */
2108 if (amdgpu_vpost_needed(adev)) {
2110 dev_err(adev->dev, "no vBIOS found\n");
2111 amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2115 DRM_INFO("GPU posting now...\n");
2116 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2118 dev_err(adev->dev, "gpu post error!\n");
2119 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
2123 DRM_INFO("GPU post is not needed\n");
2126 if (adev->is_atom_fw) {
2127 /* Initialize clocks */
2128 r = amdgpu_atomfirmware_get_clock_info(adev);
2130 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2131 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2135 /* Initialize clocks */
2136 r = amdgpu_atombios_get_clock_info(adev);
2138 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2139 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2142 /* init i2c buses */
2143 amdgpu_atombios_i2c_init(adev);
2147 r = amdgpu_fence_driver_init(adev);
2149 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2150 amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2154 /* init the mode config */
2155 drm_mode_config_init(adev->ddev);
2157 r = amdgpu_init(adev);
2159 dev_err(adev->dev, "amdgpu_init failed\n");
2160 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2165 adev->accel_working = true;
2167 amdgpu_vm_check_compute_bug(adev);
2169 /* Initialize the buffer migration limit. */
2170 if (amdgpu_moverate >= 0)
2171 max_MBps = amdgpu_moverate;
2173 max_MBps = 8; /* Allow 8 MB/s. */
2174 /* Get a log2 for easy divisions. */
2175 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2177 r = amdgpu_ib_pool_init(adev);
2179 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2180 amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2184 r = amdgpu_ib_ring_tests(adev);
2186 DRM_ERROR("ib ring test failed (%d).\n", r);
2188 amdgpu_fbdev_init(adev);
2190 r = amdgpu_gem_debugfs_init(adev);
2192 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2194 r = amdgpu_debugfs_regs_init(adev);
2196 DRM_ERROR("registering register debugfs failed (%d).\n", r);
2198 r = amdgpu_debugfs_test_ib_ring_init(adev);
2200 DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
2202 r = amdgpu_debugfs_firmware_init(adev);
2204 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2206 r = amdgpu_debugfs_vbios_dump_init(adev);
2208 DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
2210 r = amdgpu_debugfs_vbios_version_init(adev);
2212 DRM_ERROR("Creating vbios version debugfs failed (%d).\n", r);
2214 if ((amdgpu_testing & 1)) {
2215 if (adev->accel_working)
2216 amdgpu_test_moves(adev);
2218 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2220 if (amdgpu_benchmarking) {
2221 if (adev->accel_working)
2222 amdgpu_benchmark(adev, amdgpu_benchmarking);
2224 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2227 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2228 * explicit gating rather than handling it automatically.
2230 r = amdgpu_late_init(adev);
2232 dev_err(adev->dev, "amdgpu_late_init failed\n");
2233 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2240 amdgpu_vf_error_trans_all(adev);
2242 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2247 * amdgpu_device_fini - tear down the driver
2249 * @adev: amdgpu_device pointer
2251 * Tear down the driver info (all asics).
2252 * Called at driver shutdown.
2254 void amdgpu_device_fini(struct amdgpu_device *adev)
2258 DRM_INFO("amdgpu: finishing device.\n");
2259 adev->shutdown = true;
2260 if (adev->mode_info.mode_config_initialized)
2261 drm_crtc_force_disable_all(adev->ddev);
2262 /* evict vram memory */
2263 amdgpu_bo_evict_vram(adev);
2264 amdgpu_ib_pool_fini(adev);
2265 amdgpu_fence_driver_fini(adev);
2266 amdgpu_fbdev_fini(adev);
2267 r = amdgpu_fini(adev);
2268 if (adev->firmware.gpu_info_fw) {
2269 release_firmware(adev->firmware.gpu_info_fw);
2270 adev->firmware.gpu_info_fw = NULL;
2272 adev->accel_working = false;
2273 cancel_delayed_work_sync(&adev->late_init_work);
2274 /* free i2c buses */
2275 amdgpu_i2c_fini(adev);
2276 amdgpu_atombios_fini(adev);
2279 if (!pci_is_thunderbolt_attached(adev->pdev))
2280 vga_switcheroo_unregister_client(adev->pdev);
2281 if (adev->flags & AMD_IS_PX)
2282 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2283 vga_client_register(adev->pdev, NULL, NULL, NULL);
2285 pci_iounmap(adev->pdev, adev->rio_mem);
2286 adev->rio_mem = NULL;
2287 iounmap(adev->rmmio);
2289 if (adev->asic_type >= CHIP_BONAIRE)
2290 amdgpu_doorbell_fini(adev);
2291 amdgpu_debugfs_regs_cleanup(adev);
2299 * amdgpu_device_suspend - initiate device suspend
2301 * @pdev: drm dev pointer
2302 * @state: suspend state
2304 * Puts the hw in the suspend state (all asics).
2305 * Returns 0 for success or an error on failure.
2306 * Called at driver suspend.
2308 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2310 struct amdgpu_device *adev;
2311 struct drm_crtc *crtc;
2312 struct drm_connector *connector;
2315 if (dev == NULL || dev->dev_private == NULL) {
2319 adev = dev->dev_private;
2321 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2324 drm_kms_helper_poll_disable(dev);
2326 /* turn off display hw */
2327 drm_modeset_lock_all(dev);
2328 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2329 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2331 drm_modeset_unlock_all(dev);
2333 amdgpu_amdkfd_suspend(adev);
2335 /* unpin the front buffers and cursors */
2336 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2337 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2338 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2339 struct amdgpu_bo *robj;
2341 if (amdgpu_crtc->cursor_bo) {
2342 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2343 r = amdgpu_bo_reserve(aobj, true);
2345 amdgpu_bo_unpin(aobj);
2346 amdgpu_bo_unreserve(aobj);
2350 if (rfb == NULL || rfb->obj == NULL) {
2353 robj = gem_to_amdgpu_bo(rfb->obj);
2354 /* don't unpin kernel fb objects */
2355 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2356 r = amdgpu_bo_reserve(robj, true);
2358 amdgpu_bo_unpin(robj);
2359 amdgpu_bo_unreserve(robj);
2363 /* evict vram memory */
2364 amdgpu_bo_evict_vram(adev);
2366 amdgpu_fence_driver_suspend(adev);
2368 r = amdgpu_suspend(adev);
2370 /* evict remaining vram memory
2371 * This second call to evict vram is to evict the gart page table
2374 amdgpu_bo_evict_vram(adev);
2376 amdgpu_atombios_scratch_regs_save(adev);
2377 pci_save_state(dev->pdev);
2379 /* Shut down the device */
2380 pci_disable_device(dev->pdev);
2381 pci_set_power_state(dev->pdev, PCI_D3hot);
2383 r = amdgpu_asic_reset(adev);
2385 DRM_ERROR("amdgpu asic reset failed\n");
2390 amdgpu_fbdev_set_suspend(adev, 1);
2397 * amdgpu_device_resume - initiate device resume
2399 * @pdev: drm dev pointer
2401 * Bring the hw back to operating state (all asics).
2402 * Returns 0 for success or an error on failure.
2403 * Called at driver resume.
2405 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2407 struct drm_connector *connector;
2408 struct amdgpu_device *adev = dev->dev_private;
2409 struct drm_crtc *crtc;
2412 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2419 pci_set_power_state(dev->pdev, PCI_D0);
2420 pci_restore_state(dev->pdev);
2421 r = pci_enable_device(dev->pdev);
2425 amdgpu_atombios_scratch_regs_restore(adev);
2428 if (amdgpu_need_post(adev)) {
2429 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2431 DRM_ERROR("amdgpu asic init failed\n");
2434 r = amdgpu_resume(adev);
2436 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
2439 amdgpu_fence_driver_resume(adev);
2442 r = amdgpu_ib_ring_tests(adev);
2444 DRM_ERROR("ib ring test failed (%d).\n", r);
2447 r = amdgpu_late_init(adev);
2452 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2453 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2455 if (amdgpu_crtc->cursor_bo) {
2456 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2457 r = amdgpu_bo_reserve(aobj, true);
2459 r = amdgpu_bo_pin(aobj,
2460 AMDGPU_GEM_DOMAIN_VRAM,
2461 &amdgpu_crtc->cursor_addr);
2463 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2464 amdgpu_bo_unreserve(aobj);
2468 r = amdgpu_amdkfd_resume(adev);
2472 /* blat the mode back in */
2474 drm_helper_resume_force_mode(dev);
2475 /* turn on display hw */
2476 drm_modeset_lock_all(dev);
2477 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2478 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2480 drm_modeset_unlock_all(dev);
2483 drm_kms_helper_poll_enable(dev);
2486 * Most of the connector probing functions try to acquire runtime pm
2487 * refs to ensure that the GPU is powered on when connector polling is
2488 * performed. Since we're calling this from a runtime PM callback,
2489 * trying to acquire rpm refs will cause us to deadlock.
2491 * Since we're guaranteed to be holding the rpm lock, it's safe to
2492 * temporarily disable the rpm helpers so this doesn't deadlock us.
2495 dev->dev->power.disable_depth++;
2497 drm_helper_hpd_irq_event(dev);
2499 dev->dev->power.disable_depth--;
2503 amdgpu_fbdev_set_suspend(adev, 0);
2512 static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2515 bool asic_hang = false;
2517 for (i = 0; i < adev->num_ip_blocks; i++) {
2518 if (!adev->ip_blocks[i].status.valid)
2520 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2521 adev->ip_blocks[i].status.hang =
2522 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2523 if (adev->ip_blocks[i].status.hang) {
2524 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2531 static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
2535 for (i = 0; i < adev->num_ip_blocks; i++) {
2536 if (!adev->ip_blocks[i].status.valid)
2538 if (adev->ip_blocks[i].status.hang &&
2539 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2540 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2549 static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2553 for (i = 0; i < adev->num_ip_blocks; i++) {
2554 if (!adev->ip_blocks[i].status.valid)
2556 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2557 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2558 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2559 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2560 if (adev->ip_blocks[i].status.hang) {
2561 DRM_INFO("Some block need full reset!\n");
2569 static int amdgpu_soft_reset(struct amdgpu_device *adev)
2573 for (i = 0; i < adev->num_ip_blocks; i++) {
2574 if (!adev->ip_blocks[i].status.valid)
2576 if (adev->ip_blocks[i].status.hang &&
2577 adev->ip_blocks[i].version->funcs->soft_reset) {
2578 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2587 static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2591 for (i = 0; i < adev->num_ip_blocks; i++) {
2592 if (!adev->ip_blocks[i].status.valid)
2594 if (adev->ip_blocks[i].status.hang &&
2595 adev->ip_blocks[i].version->funcs->post_soft_reset)
2596 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2604 bool amdgpu_need_backup(struct amdgpu_device *adev)
2606 if (adev->flags & AMD_IS_APU)
2609 return amdgpu_lockup_timeout > 0 ? true : false;
2612 static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2613 struct amdgpu_ring *ring,
2614 struct amdgpu_bo *bo,
2615 struct dma_fence **fence)
2623 r = amdgpu_bo_reserve(bo, true);
2626 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2627 /* if bo has been evicted, then no need to recover */
2628 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2629 r = amdgpu_bo_validate(bo->shadow);
2631 DRM_ERROR("bo validate failed!\n");
2635 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2638 DRM_ERROR("recover page table failed!\n");
2643 amdgpu_bo_unreserve(bo);
2648 * amdgpu_sriov_gpu_reset - reset the asic
2650 * @adev: amdgpu device pointer
2651 * @job: which job trigger hang
2653 * Attempt the reset the GPU if it has hung (all asics).
2655 * Returns 0 for success or an error on failure.
2657 int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
2661 struct amdgpu_bo *bo, *tmp;
2662 struct amdgpu_ring *ring;
2663 struct dma_fence *fence = NULL, *next = NULL;
2665 mutex_lock(&adev->virt.lock_reset);
2666 atomic_inc(&adev->gpu_reset_counter);
2667 adev->gfx.in_reset = true;
2670 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2672 /* we start from the ring trigger GPU hang */
2673 j = job ? job->ring->idx : 0;
2675 /* block scheduler */
2676 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2677 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2678 if (!ring || !ring->sched.thread)
2681 kthread_park(ring->sched.thread);
2686 /* here give the last chance to check if job removed from mirror-list
2687 * since we already pay some time on kthread_park */
2688 if (job && list_empty(&job->base.node)) {
2689 kthread_unpark(ring->sched.thread);
2693 if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
2694 amd_sched_job_kickout(&job->base);
2696 /* only do job_reset on the hang ring if @job not NULL */
2697 amd_sched_hw_job_reset(&ring->sched);
2699 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2700 amdgpu_fence_driver_force_completion_ring(ring);
2703 /* request to take full control of GPU before re-initialization */
2705 amdgpu_virt_reset_gpu(adev);
2707 amdgpu_virt_request_full_gpu(adev, true);
2710 /* Resume IP prior to SMC */
2711 amdgpu_sriov_reinit_early(adev);
2713 /* we need recover gart prior to run SMC/CP/SDMA resume */
2714 amdgpu_ttm_recover_gart(adev);
2716 /* now we are okay to resume SMC/CP/SDMA */
2717 amdgpu_sriov_reinit_late(adev);
2719 amdgpu_irq_gpu_reset_resume_helper(adev);
2721 if (amdgpu_ib_ring_tests(adev))
2722 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2724 /* release full control of GPU after ib test */
2725 amdgpu_virt_release_full_gpu(adev, true);
2727 DRM_INFO("recover vram bo from shadow\n");
2729 ring = adev->mman.buffer_funcs_ring;
2730 mutex_lock(&adev->shadow_list_lock);
2731 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2733 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2735 r = dma_fence_wait(fence, false);
2737 WARN(r, "recovery from shadow isn't completed\n");
2742 dma_fence_put(fence);
2745 mutex_unlock(&adev->shadow_list_lock);
2748 r = dma_fence_wait(fence, false);
2750 WARN(r, "recovery from shadow isn't completed\n");
2752 dma_fence_put(fence);
2754 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2755 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2756 if (!ring || !ring->sched.thread)
2759 if (job && j != i) {
2760 kthread_unpark(ring->sched.thread);
2764 amd_sched_job_recovery(&ring->sched);
2765 kthread_unpark(ring->sched.thread);
2768 drm_helper_resume_force_mode(adev->ddev);
2770 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2772 /* bad news, how to tell it to userspace ? */
2773 dev_info(adev->dev, "GPU reset failed\n");
2775 dev_info(adev->dev, "GPU reset successed!\n");
2778 adev->gfx.in_reset = false;
2779 mutex_unlock(&adev->virt.lock_reset);
2784 * amdgpu_gpu_reset - reset the asic
2786 * @adev: amdgpu device pointer
2788 * Attempt the reset the GPU if it has hung (all asics).
2789 * Returns 0 for success or an error on failure.
2791 int amdgpu_gpu_reset(struct amdgpu_device *adev)
2795 bool need_full_reset, vram_lost = false;
2797 if (!amdgpu_check_soft_reset(adev)) {
2798 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2802 atomic_inc(&adev->gpu_reset_counter);
2805 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2807 /* block scheduler */
2808 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2809 struct amdgpu_ring *ring = adev->rings[i];
2811 if (!ring || !ring->sched.thread)
2813 kthread_park(ring->sched.thread);
2814 amd_sched_hw_job_reset(&ring->sched);
2816 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2817 amdgpu_fence_driver_force_completion(adev);
2819 need_full_reset = amdgpu_need_full_reset(adev);
2821 if (!need_full_reset) {
2822 amdgpu_pre_soft_reset(adev);
2823 r = amdgpu_soft_reset(adev);
2824 amdgpu_post_soft_reset(adev);
2825 if (r || amdgpu_check_soft_reset(adev)) {
2826 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2827 need_full_reset = true;
2831 if (need_full_reset) {
2832 r = amdgpu_suspend(adev);
2835 amdgpu_atombios_scratch_regs_save(adev);
2836 r = amdgpu_asic_reset(adev);
2837 amdgpu_atombios_scratch_regs_restore(adev);
2839 amdgpu_atom_asic_init(adev->mode_info.atom_context);
2842 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2843 r = amdgpu_resume_phase1(adev);
2846 vram_lost = amdgpu_check_vram_lost(adev);
2848 DRM_ERROR("VRAM is lost!\n");
2849 atomic_inc(&adev->vram_lost_counter);
2851 r = amdgpu_ttm_recover_gart(adev);
2854 r = amdgpu_resume_phase2(adev);
2858 amdgpu_fill_reset_magic(adev);
2863 amdgpu_irq_gpu_reset_resume_helper(adev);
2864 r = amdgpu_ib_ring_tests(adev);
2866 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2867 r = amdgpu_suspend(adev);
2868 need_full_reset = true;
2872 * recovery vm page tables, since we cannot depend on VRAM is
2873 * consistent after gpu full reset.
2875 if (need_full_reset && amdgpu_need_backup(adev)) {
2876 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2877 struct amdgpu_bo *bo, *tmp;
2878 struct dma_fence *fence = NULL, *next = NULL;
2880 DRM_INFO("recover vram bo from shadow\n");
2881 mutex_lock(&adev->shadow_list_lock);
2882 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2884 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2886 r = dma_fence_wait(fence, false);
2888 WARN(r, "recovery from shadow isn't completed\n");
2893 dma_fence_put(fence);
2896 mutex_unlock(&adev->shadow_list_lock);
2898 r = dma_fence_wait(fence, false);
2900 WARN(r, "recovery from shadow isn't completed\n");
2902 dma_fence_put(fence);
2904 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2905 struct amdgpu_ring *ring = adev->rings[i];
2907 if (!ring || !ring->sched.thread)
2910 amd_sched_job_recovery(&ring->sched);
2911 kthread_unpark(ring->sched.thread);
2914 dev_err(adev->dev, "asic resume failed (%d).\n", r);
2915 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
2916 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2917 if (adev->rings[i] && adev->rings[i]->sched.thread) {
2918 kthread_unpark(adev->rings[i]->sched.thread);
2923 drm_helper_resume_force_mode(adev->ddev);
2925 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2927 /* bad news, how to tell it to userspace ? */
2928 dev_info(adev->dev, "GPU reset failed\n");
2929 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
2932 dev_info(adev->dev, "GPU reset successed!\n");
2935 amdgpu_vf_error_trans_all(adev);
2939 void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2944 if (amdgpu_pcie_gen_cap)
2945 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2947 if (amdgpu_pcie_lane_cap)
2948 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2950 /* covers APUs as well */
2951 if (pci_is_root_bus(adev->pdev->bus)) {
2952 if (adev->pm.pcie_gen_mask == 0)
2953 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2954 if (adev->pm.pcie_mlw_mask == 0)
2955 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2959 if (adev->pm.pcie_gen_mask == 0) {
2960 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2962 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2963 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2964 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2966 if (mask & DRM_PCIE_SPEED_25)
2967 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2968 if (mask & DRM_PCIE_SPEED_50)
2969 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2970 if (mask & DRM_PCIE_SPEED_80)
2971 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2973 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2976 if (adev->pm.pcie_mlw_mask == 0) {
2977 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2981 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2982 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2983 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2984 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2985 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2986 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2987 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2990 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2991 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2992 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2993 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2994 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2995 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2998 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2999 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3000 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3001 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3002 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3005 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3006 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3007 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3008 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3011 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3012 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3013 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3016 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3017 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3020 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3026 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3034 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
3035 const struct drm_info_list *files,
3040 for (i = 0; i < adev->debugfs_count; i++) {
3041 if (adev->debugfs[i].files == files) {
3042 /* Already registered */
3047 i = adev->debugfs_count + 1;
3048 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
3049 DRM_ERROR("Reached maximum number of debugfs components.\n");
3050 DRM_ERROR("Report so we increase "
3051 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
3054 adev->debugfs[adev->debugfs_count].files = files;
3055 adev->debugfs[adev->debugfs_count].num_files = nfiles;
3056 adev->debugfs_count = i;
3057 #if defined(CONFIG_DEBUG_FS)
3058 drm_debugfs_create_files(files, nfiles,
3059 adev->ddev->primary->debugfs_root,
3060 adev->ddev->primary);
3065 #if defined(CONFIG_DEBUG_FS)
3067 static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
3068 size_t size, loff_t *pos)
3070 struct amdgpu_device *adev = file_inode(f)->i_private;
3073 bool pm_pg_lock, use_bank;
3074 unsigned instance_bank, sh_bank, se_bank;
3076 if (size & 0x3 || *pos & 0x3)
3079 /* are we reading registers for which a PG lock is necessary? */
3080 pm_pg_lock = (*pos >> 23) & 1;
3082 if (*pos & (1ULL << 62)) {
3083 se_bank = (*pos >> 24) & 0x3FF;
3084 sh_bank = (*pos >> 34) & 0x3FF;
3085 instance_bank = (*pos >> 44) & 0x3FF;
3087 if (se_bank == 0x3FF)
3088 se_bank = 0xFFFFFFFF;
3089 if (sh_bank == 0x3FF)
3090 sh_bank = 0xFFFFFFFF;
3091 if (instance_bank == 0x3FF)
3092 instance_bank = 0xFFFFFFFF;
3098 *pos &= (1UL << 22) - 1;
3101 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3102 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3104 mutex_lock(&adev->grbm_idx_mutex);
3105 amdgpu_gfx_select_se_sh(adev, se_bank,
3106 sh_bank, instance_bank);
3110 mutex_lock(&adev->pm.mutex);
3115 if (*pos > adev->rmmio_size)
3118 value = RREG32(*pos >> 2);
3119 r = put_user(value, (uint32_t *)buf);
3133 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3134 mutex_unlock(&adev->grbm_idx_mutex);
3138 mutex_unlock(&adev->pm.mutex);
3143 static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
3144 size_t size, loff_t *pos)
3146 struct amdgpu_device *adev = file_inode(f)->i_private;
3149 bool pm_pg_lock, use_bank;
3150 unsigned instance_bank, sh_bank, se_bank;
3152 if (size & 0x3 || *pos & 0x3)
3155 /* are we reading registers for which a PG lock is necessary? */
3156 pm_pg_lock = (*pos >> 23) & 1;
3158 if (*pos & (1ULL << 62)) {
3159 se_bank = (*pos >> 24) & 0x3FF;
3160 sh_bank = (*pos >> 34) & 0x3FF;
3161 instance_bank = (*pos >> 44) & 0x3FF;
3163 if (se_bank == 0x3FF)
3164 se_bank = 0xFFFFFFFF;
3165 if (sh_bank == 0x3FF)
3166 sh_bank = 0xFFFFFFFF;
3167 if (instance_bank == 0x3FF)
3168 instance_bank = 0xFFFFFFFF;
3174 *pos &= (1UL << 22) - 1;
3177 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3178 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3180 mutex_lock(&adev->grbm_idx_mutex);
3181 amdgpu_gfx_select_se_sh(adev, se_bank,
3182 sh_bank, instance_bank);
3186 mutex_lock(&adev->pm.mutex);
3191 if (*pos > adev->rmmio_size)
3194 r = get_user(value, (uint32_t *)buf);
3198 WREG32(*pos >> 2, value);
3207 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3208 mutex_unlock(&adev->grbm_idx_mutex);
3212 mutex_unlock(&adev->pm.mutex);
3217 static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
3218 size_t size, loff_t *pos)
3220 struct amdgpu_device *adev = file_inode(f)->i_private;
3224 if (size & 0x3 || *pos & 0x3)
3230 value = RREG32_PCIE(*pos >> 2);
3231 r = put_user(value, (uint32_t *)buf);
3244 static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3245 size_t size, loff_t *pos)
3247 struct amdgpu_device *adev = file_inode(f)->i_private;
3251 if (size & 0x3 || *pos & 0x3)
3257 r = get_user(value, (uint32_t *)buf);
3261 WREG32_PCIE(*pos >> 2, value);
3272 static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3273 size_t size, loff_t *pos)
3275 struct amdgpu_device *adev = file_inode(f)->i_private;
3279 if (size & 0x3 || *pos & 0x3)
3285 value = RREG32_DIDT(*pos >> 2);
3286 r = put_user(value, (uint32_t *)buf);
3299 static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3300 size_t size, loff_t *pos)
3302 struct amdgpu_device *adev = file_inode(f)->i_private;
3306 if (size & 0x3 || *pos & 0x3)
3312 r = get_user(value, (uint32_t *)buf);
3316 WREG32_DIDT(*pos >> 2, value);
3327 static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3328 size_t size, loff_t *pos)
3330 struct amdgpu_device *adev = file_inode(f)->i_private;
3334 if (size & 0x3 || *pos & 0x3)
3340 value = RREG32_SMC(*pos);
3341 r = put_user(value, (uint32_t *)buf);
3354 static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3355 size_t size, loff_t *pos)
3357 struct amdgpu_device *adev = file_inode(f)->i_private;
3361 if (size & 0x3 || *pos & 0x3)
3367 r = get_user(value, (uint32_t *)buf);
3371 WREG32_SMC(*pos, value);
3382 static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3383 size_t size, loff_t *pos)
3385 struct amdgpu_device *adev = file_inode(f)->i_private;
3388 uint32_t *config, no_regs = 0;
3390 if (size & 0x3 || *pos & 0x3)
3393 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
3397 /* version, increment each time something is added */
3398 config[no_regs++] = 3;
3399 config[no_regs++] = adev->gfx.config.max_shader_engines;
3400 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3401 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3402 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3403 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3404 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3405 config[no_regs++] = adev->gfx.config.max_gprs;
3406 config[no_regs++] = adev->gfx.config.max_gs_threads;
3407 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3408 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3409 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3410 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3411 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3412 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3413 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3414 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3415 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3416 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3417 config[no_regs++] = adev->gfx.config.num_gpus;
3418 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3419 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3420 config[no_regs++] = adev->gfx.config.gb_addr_config;
3421 config[no_regs++] = adev->gfx.config.num_rbs;
3424 config[no_regs++] = adev->rev_id;
3425 config[no_regs++] = adev->pg_flags;
3426 config[no_regs++] = adev->cg_flags;
3429 config[no_regs++] = adev->family;
3430 config[no_regs++] = adev->external_rev_id;
3433 config[no_regs++] = adev->pdev->device;
3434 config[no_regs++] = adev->pdev->revision;
3435 config[no_regs++] = adev->pdev->subsystem_device;
3436 config[no_regs++] = adev->pdev->subsystem_vendor;
3438 while (size && (*pos < no_regs * 4)) {
3441 value = config[*pos >> 2];
3442 r = put_user(value, (uint32_t *)buf);
3458 static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3459 size_t size, loff_t *pos)
3461 struct amdgpu_device *adev = file_inode(f)->i_private;
3462 int idx, x, outsize, r, valuesize;
3463 uint32_t values[16];
3465 if (size & 3 || *pos & 0x3)
3468 if (amdgpu_dpm == 0)
3471 /* convert offset to sensor number */
3474 valuesize = sizeof(values);
3475 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
3476 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
3477 else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3478 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3483 if (size > valuesize)
3490 r = put_user(values[x++], (int32_t *)buf);
3497 return !r ? outsize : r;
3500 static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3501 size_t size, loff_t *pos)
3503 struct amdgpu_device *adev = f->f_inode->i_private;
3506 uint32_t offset, se, sh, cu, wave, simd, data[32];
3508 if (size & 3 || *pos & 3)
3512 offset = (*pos & 0x7F);
3513 se = ((*pos >> 7) & 0xFF);
3514 sh = ((*pos >> 15) & 0xFF);
3515 cu = ((*pos >> 23) & 0xFF);
3516 wave = ((*pos >> 31) & 0xFF);
3517 simd = ((*pos >> 37) & 0xFF);
3519 /* switch to the specific se/sh/cu */
3520 mutex_lock(&adev->grbm_idx_mutex);
3521 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3524 if (adev->gfx.funcs->read_wave_data)
3525 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
3527 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3528 mutex_unlock(&adev->grbm_idx_mutex);
3533 while (size && (offset < x * 4)) {
3536 value = data[offset >> 2];
3537 r = put_user(value, (uint32_t *)buf);
3550 static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3551 size_t size, loff_t *pos)
3553 struct amdgpu_device *adev = f->f_inode->i_private;
3556 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3558 if (size & 3 || *pos & 3)
3562 offset = (*pos & 0xFFF); /* in dwords */
3563 se = ((*pos >> 12) & 0xFF);
3564 sh = ((*pos >> 20) & 0xFF);
3565 cu = ((*pos >> 28) & 0xFF);
3566 wave = ((*pos >> 36) & 0xFF);
3567 simd = ((*pos >> 44) & 0xFF);
3568 thread = ((*pos >> 52) & 0xFF);
3569 bank = ((*pos >> 60) & 1);
3571 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3575 /* switch to the specific se/sh/cu */
3576 mutex_lock(&adev->grbm_idx_mutex);
3577 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3580 if (adev->gfx.funcs->read_wave_vgprs)
3581 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3583 if (adev->gfx.funcs->read_wave_sgprs)
3584 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3587 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3588 mutex_unlock(&adev->grbm_idx_mutex);
3593 value = data[offset++];
3594 r = put_user(value, (uint32_t *)buf);
3610 static const struct file_operations amdgpu_debugfs_regs_fops = {
3611 .owner = THIS_MODULE,
3612 .read = amdgpu_debugfs_regs_read,
3613 .write = amdgpu_debugfs_regs_write,
3614 .llseek = default_llseek
3616 static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3617 .owner = THIS_MODULE,
3618 .read = amdgpu_debugfs_regs_didt_read,
3619 .write = amdgpu_debugfs_regs_didt_write,
3620 .llseek = default_llseek
3622 static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3623 .owner = THIS_MODULE,
3624 .read = amdgpu_debugfs_regs_pcie_read,
3625 .write = amdgpu_debugfs_regs_pcie_write,
3626 .llseek = default_llseek
3628 static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3629 .owner = THIS_MODULE,
3630 .read = amdgpu_debugfs_regs_smc_read,
3631 .write = amdgpu_debugfs_regs_smc_write,
3632 .llseek = default_llseek
3635 static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3636 .owner = THIS_MODULE,
3637 .read = amdgpu_debugfs_gca_config_read,
3638 .llseek = default_llseek
3641 static const struct file_operations amdgpu_debugfs_sensors_fops = {
3642 .owner = THIS_MODULE,
3643 .read = amdgpu_debugfs_sensor_read,
3644 .llseek = default_llseek
3647 static const struct file_operations amdgpu_debugfs_wave_fops = {
3648 .owner = THIS_MODULE,
3649 .read = amdgpu_debugfs_wave_read,
3650 .llseek = default_llseek
3652 static const struct file_operations amdgpu_debugfs_gpr_fops = {
3653 .owner = THIS_MODULE,
3654 .read = amdgpu_debugfs_gpr_read,
3655 .llseek = default_llseek
3658 static const struct file_operations *debugfs_regs[] = {
3659 &amdgpu_debugfs_regs_fops,
3660 &amdgpu_debugfs_regs_didt_fops,
3661 &amdgpu_debugfs_regs_pcie_fops,
3662 &amdgpu_debugfs_regs_smc_fops,
3663 &amdgpu_debugfs_gca_config_fops,
3664 &amdgpu_debugfs_sensors_fops,
3665 &amdgpu_debugfs_wave_fops,
3666 &amdgpu_debugfs_gpr_fops,
3669 static const char *debugfs_regs_names[] = {
3674 "amdgpu_gca_config",
3680 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3682 struct drm_minor *minor = adev->ddev->primary;
3683 struct dentry *ent, *root = minor->debugfs_root;
3686 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3687 ent = debugfs_create_file(debugfs_regs_names[i],
3688 S_IFREG | S_IRUGO, root,
3689 adev, debugfs_regs[i]);
3691 for (j = 0; j < i; j++) {
3692 debugfs_remove(adev->debugfs_regs[i]);
3693 adev->debugfs_regs[i] = NULL;
3695 return PTR_ERR(ent);
3699 i_size_write(ent->d_inode, adev->rmmio_size);
3700 adev->debugfs_regs[i] = ent;
3706 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3710 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3711 if (adev->debugfs_regs[i]) {
3712 debugfs_remove(adev->debugfs_regs[i]);
3713 adev->debugfs_regs[i] = NULL;
3718 static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
3720 struct drm_info_node *node = (struct drm_info_node *) m->private;
3721 struct drm_device *dev = node->minor->dev;
3722 struct amdgpu_device *adev = dev->dev_private;
3725 /* hold on the scheduler */
3726 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3727 struct amdgpu_ring *ring = adev->rings[i];
3729 if (!ring || !ring->sched.thread)
3731 kthread_park(ring->sched.thread);
3734 seq_printf(m, "run ib test:\n");
3735 r = amdgpu_ib_ring_tests(adev);
3737 seq_printf(m, "ib ring tests failed (%d).\n", r);
3739 seq_printf(m, "ib ring tests passed.\n");
3741 /* go on the scheduler */
3742 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3743 struct amdgpu_ring *ring = adev->rings[i];
3745 if (!ring || !ring->sched.thread)
3747 kthread_unpark(ring->sched.thread);
3753 static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
3754 {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
3757 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3759 return amdgpu_debugfs_add_files(adev,
3760 amdgpu_debugfs_test_ib_ring_list, 1);
3763 int amdgpu_debugfs_init(struct drm_minor *minor)
3768 static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
3770 struct drm_info_node *node = (struct drm_info_node *) m->private;
3771 struct drm_device *dev = node->minor->dev;
3772 struct amdgpu_device *adev = dev->dev_private;
3774 seq_write(m, adev->bios, adev->bios_size);
3778 static int amdgpu_debugfs_get_vbios_version(struct seq_file *m, void *data)
3780 struct drm_info_node *node = (struct drm_info_node *) m->private;
3781 struct drm_device *dev = node->minor->dev;
3782 struct amdgpu_device *adev = dev->dev_private;
3783 struct atom_context *ctx = adev->mode_info.atom_context;
3785 seq_printf(m, "%s\n", ctx->vbios_version);
3789 static const struct drm_info_list amdgpu_vbios_dump_list[] = {
3791 amdgpu_debugfs_get_vbios_dump,
3795 static const struct drm_info_list amdgpu_vbios_version_list[] = {
3796 {"amdgpu_vbios_version",
3797 amdgpu_debugfs_get_vbios_version,
3801 static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
3803 return amdgpu_debugfs_add_files(adev,
3804 amdgpu_vbios_dump_list, 1);
3806 static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev)
3808 return amdgpu_debugfs_add_files(adev,
3809 amdgpu_vbios_version_list, 1);
3812 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3816 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3820 static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
3824 static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev)
3828 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }