1 // SPDX-License-Identifier: GPL-2.0+
3 * drivers/net/phy/lxt.c
5 * Driver for Intel LXT PHYs
9 * Copyright (c) 2004 Freescale Semiconductor, Inc.
11 #include <linux/kernel.h>
12 #include <linux/string.h>
13 #include <linux/errno.h>
14 #include <linux/unistd.h>
15 #include <linux/interrupt.h>
16 #include <linux/init.h>
17 #include <linux/delay.h>
18 #include <linux/netdevice.h>
19 #include <linux/etherdevice.h>
20 #include <linux/skbuff.h>
21 #include <linux/spinlock.h>
23 #include <linux/module.h>
24 #include <linux/mii.h>
25 #include <linux/ethtool.h>
26 #include <linux/phy.h>
30 #include <linux/uaccess.h>
32 /* The Level one LXT970 is used by many boards */
34 #define MII_LXT970_IER 17 /* Interrupt Enable Register */
36 #define MII_LXT970_IER_IEN 0x0002
38 #define MII_LXT970_ISR 18 /* Interrupt Status Register */
40 #define MII_LXT970_CONFIG 19 /* Configuration Register */
42 /* ------------------------------------------------------------------------- */
43 /* The Level one LXT971 is used on some of my custom boards */
45 /* register definitions for the 971 */
46 #define MII_LXT971_IER 18 /* Interrupt Enable Register */
47 #define MII_LXT971_IER_IEN 0x00f2
49 #define MII_LXT971_ISR 19 /* Interrupt Status Register */
51 /* register definitions for the 973 */
52 #define MII_LXT973_PCR 16 /* Port Configuration Register */
53 #define PCR_FIBER_SELECT 1
55 MODULE_DESCRIPTION("Intel LXT PHY driver");
56 MODULE_AUTHOR("Andy Fleming");
57 MODULE_LICENSE("GPL");
59 static int lxt970_ack_interrupt(struct phy_device *phydev)
63 err = phy_read(phydev, MII_BMSR);
68 err = phy_read(phydev, MII_LXT970_ISR);
76 static int lxt970_config_intr(struct phy_device *phydev)
78 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
79 return phy_write(phydev, MII_LXT970_IER, MII_LXT970_IER_IEN);
81 return phy_write(phydev, MII_LXT970_IER, 0);
84 static int lxt970_config_init(struct phy_device *phydev)
86 return phy_write(phydev, MII_LXT970_CONFIG, 0);
90 static int lxt971_ack_interrupt(struct phy_device *phydev)
92 int err = phy_read(phydev, MII_LXT971_ISR);
100 static int lxt971_config_intr(struct phy_device *phydev)
102 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
103 return phy_write(phydev, MII_LXT971_IER, MII_LXT971_IER_IEN);
105 return phy_write(phydev, MII_LXT971_IER, 0);
109 * A2 version of LXT973 chip has an ERRATA: it randomly return the contents
110 * of the previous even register when you read a odd register regularly
113 static int lxt973a2_update_link(struct phy_device *phydev)
117 int retry = 8; /* we try 8 times */
120 status = phy_read(phydev, MII_BMSR);
125 control = phy_read(phydev, MII_BMCR);
130 /* Read link and autonegotiation status */
131 status = phy_read(phydev, MII_BMSR);
132 } while (status >= 0 && retry-- && status == control);
137 if ((status & BMSR_LSTATUS) == 0)
145 static int lxt973a2_read_status(struct phy_device *phydev)
151 /* Update the link, but return if there was an error */
152 err = lxt973a2_update_link(phydev);
156 if (AUTONEG_ENABLE == phydev->autoneg) {
159 adv = phy_read(phydev, MII_ADVERTISE);
165 lpa = phy_read(phydev, MII_LPA);
170 /* If both registers are equal, it is suspect but not
171 * impossible, hence a new try
173 } while (lpa == adv && retry--);
175 mii_lpa_to_linkmode_lpa_t(phydev->lp_advertising, lpa);
179 phydev->speed = SPEED_10;
180 phydev->duplex = DUPLEX_HALF;
181 phydev->pause = phydev->asym_pause = 0;
183 if (lpa & (LPA_100FULL | LPA_100HALF)) {
184 phydev->speed = SPEED_100;
186 if (lpa & LPA_100FULL)
187 phydev->duplex = DUPLEX_FULL;
189 if (lpa & LPA_10FULL)
190 phydev->duplex = DUPLEX_FULL;
193 phy_resolve_aneg_pause(phydev);
195 err = genphy_read_status_fixed(phydev);
199 phydev->pause = phydev->asym_pause = 0;
200 linkmode_zero(phydev->lp_advertising);
206 static int lxt973_probe(struct phy_device *phydev)
208 int val = phy_read(phydev, MII_LXT973_PCR);
210 if (val & PCR_FIBER_SELECT) {
212 * If fiber is selected, then the only correct setting
213 * is 100Mbps, full duplex, and auto negotiation off.
215 val = phy_read(phydev, MII_BMCR);
216 val |= (BMCR_SPEED100 | BMCR_FULLDPLX);
217 val &= ~BMCR_ANENABLE;
218 phy_write(phydev, MII_BMCR, val);
219 /* Remember that the port is in fiber mode. */
220 phydev->priv = lxt973_probe;
227 static int lxt973_config_aneg(struct phy_device *phydev)
229 /* Do nothing if port is in fiber mode. */
230 return phydev->priv ? 0 : genphy_config_aneg(phydev);
233 static struct phy_driver lxt97x_driver[] = {
235 .phy_id = 0x78100000,
237 .phy_id_mask = 0xfffffff0,
238 /* PHY_BASIC_FEATURES */
239 .config_init = lxt970_config_init,
240 .ack_interrupt = lxt970_ack_interrupt,
241 .config_intr = lxt970_config_intr,
243 .phy_id = 0x001378e0,
245 .phy_id_mask = 0xfffffff0,
246 /* PHY_BASIC_FEATURES */
247 .ack_interrupt = lxt971_ack_interrupt,
248 .config_intr = lxt971_config_intr,
249 .suspend = genphy_suspend,
250 .resume = genphy_resume,
252 .phy_id = 0x00137a10,
254 .phy_id_mask = 0xffffffff,
255 /* PHY_BASIC_FEATURES */
257 .probe = lxt973_probe,
258 .config_aneg = lxt973_config_aneg,
259 .read_status = lxt973a2_read_status,
260 .suspend = genphy_suspend,
261 .resume = genphy_resume,
263 .phy_id = 0x00137a10,
265 .phy_id_mask = 0xfffffff0,
266 /* PHY_BASIC_FEATURES */
268 .probe = lxt973_probe,
269 .config_aneg = lxt973_config_aneg,
270 .suspend = genphy_suspend,
271 .resume = genphy_resume,
274 module_phy_driver(lxt97x_driver);
276 static struct mdio_device_id __maybe_unused lxt_tbl[] = {
277 { 0x78100000, 0xfffffff0 },
278 { 0x001378e0, 0xfffffff0 },
279 { 0x00137a10, 0xfffffff0 },
283 MODULE_DEVICE_TABLE(mdio, lxt_tbl);