2 * AMD 10Gb Ethernet driver
4 * This file is available to you under your choice of the following two
9 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
24 * This file incorporates work covered by the following copyright and
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
57 * License 2: Modified BSD
59 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
60 * All rights reserved.
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
84 * This file incorporates work covered by the following copyright and
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
117 #include <linux/module.h>
118 #include <linux/spinlock.h>
119 #include <linux/tcp.h>
120 #include <linux/if_vlan.h>
121 #include <linux/interrupt.h>
122 #include <linux/clk.h>
123 #include <linux/if_ether.h>
124 #include <linux/net_tstamp.h>
125 #include <linux/phy.h>
126 #include <net/vxlan.h>
129 #include "xgbe-common.h"
131 static unsigned int ecc_sec_info_threshold = 10;
132 static unsigned int ecc_sec_warn_threshold = 10000;
133 static unsigned int ecc_sec_period = 600;
134 static unsigned int ecc_ded_threshold = 2;
135 static unsigned int ecc_ded_period = 600;
137 #ifdef CONFIG_AMD_XGBE_HAVE_ECC
138 /* Only expose the ECC parameters if supported */
139 module_param(ecc_sec_info_threshold, uint, 0644);
140 MODULE_PARM_DESC(ecc_sec_info_threshold,
141 " ECC corrected error informational threshold setting");
143 module_param(ecc_sec_warn_threshold, uint, 0644);
144 MODULE_PARM_DESC(ecc_sec_warn_threshold,
145 " ECC corrected error warning threshold setting");
147 module_param(ecc_sec_period, uint, 0644);
148 MODULE_PARM_DESC(ecc_sec_period, " ECC corrected error period (in seconds)");
150 module_param(ecc_ded_threshold, uint, 0644);
151 MODULE_PARM_DESC(ecc_ded_threshold, " ECC detected error threshold setting");
153 module_param(ecc_ded_period, uint, 0644);
154 MODULE_PARM_DESC(ecc_ded_period, " ECC detected error period (in seconds)");
157 static int xgbe_one_poll(struct napi_struct *, int);
158 static int xgbe_all_poll(struct napi_struct *, int);
159 static void xgbe_stop(struct xgbe_prv_data *);
161 static void *xgbe_alloc_node(size_t size, int node)
165 mem = kzalloc_node(size, GFP_KERNEL, node);
167 mem = kzalloc(size, GFP_KERNEL);
172 static void xgbe_free_channels(struct xgbe_prv_data *pdata)
176 for (i = 0; i < ARRAY_SIZE(pdata->channel); i++) {
177 if (!pdata->channel[i])
180 kfree(pdata->channel[i]->rx_ring);
181 kfree(pdata->channel[i]->tx_ring);
182 kfree(pdata->channel[i]);
184 pdata->channel[i] = NULL;
187 pdata->channel_count = 0;
190 static int xgbe_alloc_channels(struct xgbe_prv_data *pdata)
192 struct xgbe_channel *channel;
193 struct xgbe_ring *ring;
194 unsigned int count, i;
198 count = max_t(unsigned int, pdata->tx_ring_count, pdata->rx_ring_count);
199 for (i = 0; i < count; i++) {
200 /* Attempt to use a CPU on the node the device is on */
201 cpu = cpumask_local_spread(i, dev_to_node(pdata->dev));
203 /* Set the allocation node based on the returned CPU */
204 node = cpu_to_node(cpu);
206 channel = xgbe_alloc_node(sizeof(*channel), node);
209 pdata->channel[i] = channel;
211 snprintf(channel->name, sizeof(channel->name), "channel-%u", i);
212 channel->pdata = pdata;
213 channel->queue_index = i;
214 channel->dma_regs = pdata->xgmac_regs + DMA_CH_BASE +
216 channel->node = node;
217 cpumask_set_cpu(cpu, &channel->affinity_mask);
219 if (pdata->per_channel_irq)
220 channel->dma_irq = pdata->channel_irq[i];
222 if (i < pdata->tx_ring_count) {
223 ring = xgbe_alloc_node(sizeof(*ring), node);
227 spin_lock_init(&ring->lock);
230 channel->tx_ring = ring;
233 if (i < pdata->rx_ring_count) {
234 ring = xgbe_alloc_node(sizeof(*ring), node);
238 spin_lock_init(&ring->lock);
241 channel->rx_ring = ring;
244 netif_dbg(pdata, drv, pdata->netdev,
245 "%s: cpu=%u, node=%d\n", channel->name, cpu, node);
247 netif_dbg(pdata, drv, pdata->netdev,
248 "%s: dma_regs=%p, dma_irq=%d, tx=%p, rx=%p\n",
249 channel->name, channel->dma_regs, channel->dma_irq,
250 channel->tx_ring, channel->rx_ring);
253 pdata->channel_count = count;
258 xgbe_free_channels(pdata);
263 static inline unsigned int xgbe_tx_avail_desc(struct xgbe_ring *ring)
265 return (ring->rdesc_count - (ring->cur - ring->dirty));
268 static inline unsigned int xgbe_rx_dirty_desc(struct xgbe_ring *ring)
270 return (ring->cur - ring->dirty);
273 static int xgbe_maybe_stop_tx_queue(struct xgbe_channel *channel,
274 struct xgbe_ring *ring, unsigned int count)
276 struct xgbe_prv_data *pdata = channel->pdata;
278 if (count > xgbe_tx_avail_desc(ring)) {
279 netif_info(pdata, drv, pdata->netdev,
280 "Tx queue stopped, not enough descriptors available\n");
281 netif_stop_subqueue(pdata->netdev, channel->queue_index);
282 ring->tx.queue_stopped = 1;
284 /* If we haven't notified the hardware because of xmit_more
285 * support, tell it now
287 if (ring->tx.xmit_more)
288 pdata->hw_if.tx_start_xmit(channel, ring);
290 return NETDEV_TX_BUSY;
296 static int xgbe_calc_rx_buf_size(struct net_device *netdev, unsigned int mtu)
298 unsigned int rx_buf_size;
300 rx_buf_size = mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
301 rx_buf_size = clamp_val(rx_buf_size, XGBE_RX_MIN_BUF_SIZE, PAGE_SIZE);
303 rx_buf_size = (rx_buf_size + XGBE_RX_BUF_ALIGN - 1) &
304 ~(XGBE_RX_BUF_ALIGN - 1);
309 static void xgbe_enable_rx_tx_int(struct xgbe_prv_data *pdata,
310 struct xgbe_channel *channel)
312 struct xgbe_hw_if *hw_if = &pdata->hw_if;
313 enum xgbe_int int_id;
315 if (channel->tx_ring && channel->rx_ring)
316 int_id = XGMAC_INT_DMA_CH_SR_TI_RI;
317 else if (channel->tx_ring)
318 int_id = XGMAC_INT_DMA_CH_SR_TI;
319 else if (channel->rx_ring)
320 int_id = XGMAC_INT_DMA_CH_SR_RI;
324 hw_if->enable_int(channel, int_id);
327 static void xgbe_enable_rx_tx_ints(struct xgbe_prv_data *pdata)
331 for (i = 0; i < pdata->channel_count; i++)
332 xgbe_enable_rx_tx_int(pdata, pdata->channel[i]);
335 static void xgbe_disable_rx_tx_int(struct xgbe_prv_data *pdata,
336 struct xgbe_channel *channel)
338 struct xgbe_hw_if *hw_if = &pdata->hw_if;
339 enum xgbe_int int_id;
341 if (channel->tx_ring && channel->rx_ring)
342 int_id = XGMAC_INT_DMA_CH_SR_TI_RI;
343 else if (channel->tx_ring)
344 int_id = XGMAC_INT_DMA_CH_SR_TI;
345 else if (channel->rx_ring)
346 int_id = XGMAC_INT_DMA_CH_SR_RI;
350 hw_if->disable_int(channel, int_id);
353 static void xgbe_disable_rx_tx_ints(struct xgbe_prv_data *pdata)
357 for (i = 0; i < pdata->channel_count; i++)
358 xgbe_disable_rx_tx_int(pdata, pdata->channel[i]);
361 static bool xgbe_ecc_sec(struct xgbe_prv_data *pdata, unsigned long *period,
362 unsigned int *count, const char *area)
364 if (time_before(jiffies, *period)) {
367 *period = jiffies + (ecc_sec_period * HZ);
371 if (*count > ecc_sec_info_threshold)
372 dev_warn_once(pdata->dev,
373 "%s ECC corrected errors exceed informational threshold\n",
376 if (*count > ecc_sec_warn_threshold) {
377 dev_warn_once(pdata->dev,
378 "%s ECC corrected errors exceed warning threshold\n",
386 static bool xgbe_ecc_ded(struct xgbe_prv_data *pdata, unsigned long *period,
387 unsigned int *count, const char *area)
389 if (time_before(jiffies, *period)) {
392 *period = jiffies + (ecc_ded_period * HZ);
396 if (*count > ecc_ded_threshold) {
397 netdev_alert(pdata->netdev,
398 "%s ECC detected errors exceed threshold\n",
406 static void xgbe_ecc_isr_task(unsigned long data)
408 struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
409 unsigned int ecc_isr;
412 /* Mask status with only the interrupts we care about */
413 ecc_isr = XP_IOREAD(pdata, XP_ECC_ISR);
414 ecc_isr &= XP_IOREAD(pdata, XP_ECC_IER);
415 netif_dbg(pdata, intr, pdata->netdev, "ECC_ISR=%#010x\n", ecc_isr);
417 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, TX_DED)) {
418 stop |= xgbe_ecc_ded(pdata, &pdata->tx_ded_period,
419 &pdata->tx_ded_count, "TX fifo");
422 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, RX_DED)) {
423 stop |= xgbe_ecc_ded(pdata, &pdata->rx_ded_period,
424 &pdata->rx_ded_count, "RX fifo");
427 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, DESC_DED)) {
428 stop |= xgbe_ecc_ded(pdata, &pdata->desc_ded_period,
429 &pdata->desc_ded_count,
434 pdata->hw_if.disable_ecc_ded(pdata);
435 schedule_work(&pdata->stopdev_work);
439 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, TX_SEC)) {
440 if (xgbe_ecc_sec(pdata, &pdata->tx_sec_period,
441 &pdata->tx_sec_count, "TX fifo"))
442 pdata->hw_if.disable_ecc_sec(pdata, XGBE_ECC_SEC_TX);
445 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, RX_SEC))
446 if (xgbe_ecc_sec(pdata, &pdata->rx_sec_period,
447 &pdata->rx_sec_count, "RX fifo"))
448 pdata->hw_if.disable_ecc_sec(pdata, XGBE_ECC_SEC_RX);
450 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, DESC_SEC))
451 if (xgbe_ecc_sec(pdata, &pdata->desc_sec_period,
452 &pdata->desc_sec_count, "descriptor cache"))
453 pdata->hw_if.disable_ecc_sec(pdata, XGBE_ECC_SEC_DESC);
456 /* Clear all ECC interrupts */
457 XP_IOWRITE(pdata, XP_ECC_ISR, ecc_isr);
459 /* Reissue interrupt if status is not clear */
460 if (pdata->vdata->irq_reissue_support)
461 XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 1);
464 static irqreturn_t xgbe_ecc_isr(int irq, void *data)
466 struct xgbe_prv_data *pdata = data;
468 if (pdata->isr_as_tasklet)
469 tasklet_schedule(&pdata->tasklet_ecc);
471 xgbe_ecc_isr_task((unsigned long)pdata);
476 static void xgbe_isr_task(unsigned long data)
478 struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
479 struct xgbe_hw_if *hw_if = &pdata->hw_if;
480 struct xgbe_channel *channel;
481 unsigned int dma_isr, dma_ch_isr;
482 unsigned int mac_isr, mac_tssr, mac_mdioisr;
485 /* The DMA interrupt status register also reports MAC and MTL
486 * interrupts. So for polling mode, we just need to check for
487 * this register to be non-zero
489 dma_isr = XGMAC_IOREAD(pdata, DMA_ISR);
493 netif_dbg(pdata, intr, pdata->netdev, "DMA_ISR=%#010x\n", dma_isr);
495 for (i = 0; i < pdata->channel_count; i++) {
496 if (!(dma_isr & (1 << i)))
499 channel = pdata->channel[i];
501 dma_ch_isr = XGMAC_DMA_IOREAD(channel, DMA_CH_SR);
502 netif_dbg(pdata, intr, pdata->netdev, "DMA_CH%u_ISR=%#010x\n",
505 /* The TI or RI interrupt bits may still be set even if using
506 * per channel DMA interrupts. Check to be sure those are not
507 * enabled before using the private data napi structure.
509 if (!pdata->per_channel_irq &&
510 (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, TI) ||
511 XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, RI))) {
512 if (napi_schedule_prep(&pdata->napi)) {
513 /* Disable Tx and Rx interrupts */
514 xgbe_disable_rx_tx_ints(pdata);
516 /* Turn on polling */
517 __napi_schedule(&pdata->napi);
520 /* Don't clear Rx/Tx status if doing per channel DMA
521 * interrupts, these will be cleared by the ISR for
522 * per channel DMA interrupts.
524 XGMAC_SET_BITS(dma_ch_isr, DMA_CH_SR, TI, 0);
525 XGMAC_SET_BITS(dma_ch_isr, DMA_CH_SR, RI, 0);
528 if (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, RBU))
529 pdata->ext_stats.rx_buffer_unavailable++;
531 /* Restart the device on a Fatal Bus Error */
532 if (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, FBE))
533 schedule_work(&pdata->restart_work);
535 /* Clear interrupt signals */
536 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_ch_isr);
539 if (XGMAC_GET_BITS(dma_isr, DMA_ISR, MACIS)) {
540 mac_isr = XGMAC_IOREAD(pdata, MAC_ISR);
542 netif_dbg(pdata, intr, pdata->netdev, "MAC_ISR=%#010x\n",
545 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, MMCTXIS))
546 hw_if->tx_mmc_int(pdata);
548 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, MMCRXIS))
549 hw_if->rx_mmc_int(pdata);
551 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, TSIS)) {
552 mac_tssr = XGMAC_IOREAD(pdata, MAC_TSSR);
554 netif_dbg(pdata, intr, pdata->netdev,
555 "MAC_TSSR=%#010x\n", mac_tssr);
557 if (XGMAC_GET_BITS(mac_tssr, MAC_TSSR, TXTSC)) {
558 /* Read Tx Timestamp to clear interrupt */
560 hw_if->get_tx_tstamp(pdata);
561 queue_work(pdata->dev_workqueue,
562 &pdata->tx_tstamp_work);
566 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, SMI)) {
567 mac_mdioisr = XGMAC_IOREAD(pdata, MAC_MDIOISR);
569 netif_dbg(pdata, intr, pdata->netdev,
570 "MAC_MDIOISR=%#010x\n", mac_mdioisr);
572 if (XGMAC_GET_BITS(mac_mdioisr, MAC_MDIOISR,
574 complete(&pdata->mdio_complete);
579 /* If there is not a separate AN irq, handle it here */
580 if (pdata->dev_irq == pdata->an_irq)
581 pdata->phy_if.an_isr(pdata);
583 /* If there is not a separate ECC irq, handle it here */
584 if (pdata->vdata->ecc_support && (pdata->dev_irq == pdata->ecc_irq))
585 xgbe_ecc_isr_task((unsigned long)pdata);
587 /* If there is not a separate I2C irq, handle it here */
588 if (pdata->vdata->i2c_support && (pdata->dev_irq == pdata->i2c_irq))
589 pdata->i2c_if.i2c_isr(pdata);
591 /* Reissue interrupt if status is not clear */
592 if (pdata->vdata->irq_reissue_support) {
593 unsigned int reissue_mask;
595 reissue_mask = 1 << 0;
596 if (!pdata->per_channel_irq)
597 reissue_mask |= 0xffff << 4;
599 XP_IOWRITE(pdata, XP_INT_REISSUE_EN, reissue_mask);
603 static irqreturn_t xgbe_isr(int irq, void *data)
605 struct xgbe_prv_data *pdata = data;
607 if (pdata->isr_as_tasklet)
608 tasklet_schedule(&pdata->tasklet_dev);
610 xgbe_isr_task((unsigned long)pdata);
615 static irqreturn_t xgbe_dma_isr(int irq, void *data)
617 struct xgbe_channel *channel = data;
618 struct xgbe_prv_data *pdata = channel->pdata;
619 unsigned int dma_status;
621 /* Per channel DMA interrupts are enabled, so we use the per
622 * channel napi structure and not the private data napi structure
624 if (napi_schedule_prep(&channel->napi)) {
625 /* Disable Tx and Rx interrupts */
626 if (pdata->channel_irq_mode)
627 xgbe_disable_rx_tx_int(pdata, channel);
629 disable_irq_nosync(channel->dma_irq);
631 /* Turn on polling */
632 __napi_schedule_irqoff(&channel->napi);
635 /* Clear Tx/Rx signals */
637 XGMAC_SET_BITS(dma_status, DMA_CH_SR, TI, 1);
638 XGMAC_SET_BITS(dma_status, DMA_CH_SR, RI, 1);
639 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_status);
644 static void xgbe_tx_timer(struct timer_list *t)
646 struct xgbe_channel *channel = from_timer(channel, t, tx_timer);
647 struct xgbe_prv_data *pdata = channel->pdata;
648 struct napi_struct *napi;
650 DBGPR("-->xgbe_tx_timer\n");
652 napi = (pdata->per_channel_irq) ? &channel->napi : &pdata->napi;
654 if (napi_schedule_prep(napi)) {
655 /* Disable Tx and Rx interrupts */
656 if (pdata->per_channel_irq)
657 if (pdata->channel_irq_mode)
658 xgbe_disable_rx_tx_int(pdata, channel);
660 disable_irq_nosync(channel->dma_irq);
662 xgbe_disable_rx_tx_ints(pdata);
664 /* Turn on polling */
665 __napi_schedule(napi);
668 channel->tx_timer_active = 0;
670 DBGPR("<--xgbe_tx_timer\n");
673 static void xgbe_service(struct work_struct *work)
675 struct xgbe_prv_data *pdata = container_of(work,
676 struct xgbe_prv_data,
679 pdata->phy_if.phy_status(pdata);
682 static void xgbe_service_timer(struct timer_list *t)
684 struct xgbe_prv_data *pdata = from_timer(pdata, t, service_timer);
686 queue_work(pdata->dev_workqueue, &pdata->service_work);
688 mod_timer(&pdata->service_timer, jiffies + HZ);
691 static void xgbe_init_timers(struct xgbe_prv_data *pdata)
693 struct xgbe_channel *channel;
696 timer_setup(&pdata->service_timer, xgbe_service_timer, 0);
698 for (i = 0; i < pdata->channel_count; i++) {
699 channel = pdata->channel[i];
700 if (!channel->tx_ring)
703 timer_setup(&channel->tx_timer, xgbe_tx_timer, 0);
707 static void xgbe_start_timers(struct xgbe_prv_data *pdata)
709 mod_timer(&pdata->service_timer, jiffies + HZ);
712 static void xgbe_stop_timers(struct xgbe_prv_data *pdata)
714 struct xgbe_channel *channel;
717 del_timer_sync(&pdata->service_timer);
719 for (i = 0; i < pdata->channel_count; i++) {
720 channel = pdata->channel[i];
721 if (!channel->tx_ring)
724 del_timer_sync(&channel->tx_timer);
728 void xgbe_get_all_hw_features(struct xgbe_prv_data *pdata)
730 unsigned int mac_hfr0, mac_hfr1, mac_hfr2;
731 struct xgbe_hw_features *hw_feat = &pdata->hw_feat;
733 mac_hfr0 = XGMAC_IOREAD(pdata, MAC_HWF0R);
734 mac_hfr1 = XGMAC_IOREAD(pdata, MAC_HWF1R);
735 mac_hfr2 = XGMAC_IOREAD(pdata, MAC_HWF2R);
737 memset(hw_feat, 0, sizeof(*hw_feat));
739 hw_feat->version = XGMAC_IOREAD(pdata, MAC_VR);
741 /* Hardware feature register 0 */
742 hw_feat->gmii = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, GMIISEL);
743 hw_feat->vlhash = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, VLHASH);
744 hw_feat->sma = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, SMASEL);
745 hw_feat->rwk = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, RWKSEL);
746 hw_feat->mgk = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, MGKSEL);
747 hw_feat->mmc = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, MMCSEL);
748 hw_feat->aoe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, ARPOFFSEL);
749 hw_feat->ts = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TSSEL);
750 hw_feat->eee = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, EEESEL);
751 hw_feat->tx_coe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TXCOESEL);
752 hw_feat->rx_coe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, RXCOESEL);
753 hw_feat->addn_mac = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R,
755 hw_feat->ts_src = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TSSTSSEL);
756 hw_feat->sa_vlan_ins = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, SAVLANINS);
757 hw_feat->vxn = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, VXN);
759 /* Hardware feature register 1 */
760 hw_feat->rx_fifo_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
762 hw_feat->tx_fifo_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
764 hw_feat->adv_ts_hi = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, ADVTHWORD);
765 hw_feat->dma_width = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, ADDR64);
766 hw_feat->dcb = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, DCBEN);
767 hw_feat->sph = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, SPHEN);
768 hw_feat->tso = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, TSOEN);
769 hw_feat->dma_debug = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, DBGMEMA);
770 hw_feat->rss = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, RSSEN);
771 hw_feat->tc_cnt = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, NUMTC);
772 hw_feat->hash_table_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
774 hw_feat->l3l4_filter_num = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
777 /* Hardware feature register 2 */
778 hw_feat->rx_q_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, RXQCNT);
779 hw_feat->tx_q_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, TXQCNT);
780 hw_feat->rx_ch_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, RXCHCNT);
781 hw_feat->tx_ch_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, TXCHCNT);
782 hw_feat->pps_out_num = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, PPSOUTNUM);
783 hw_feat->aux_snap_num = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, AUXSNAPNUM);
785 /* Translate the Hash Table size into actual number */
786 switch (hw_feat->hash_table_size) {
790 hw_feat->hash_table_size = 64;
793 hw_feat->hash_table_size = 128;
796 hw_feat->hash_table_size = 256;
800 /* Translate the address width setting into actual number */
801 switch (hw_feat->dma_width) {
803 hw_feat->dma_width = 32;
806 hw_feat->dma_width = 40;
809 hw_feat->dma_width = 48;
812 hw_feat->dma_width = 32;
815 /* The Queue, Channel and TC counts are zero based so increment them
816 * to get the actual number
820 hw_feat->rx_ch_cnt++;
821 hw_feat->tx_ch_cnt++;
824 /* Translate the fifo sizes into actual numbers */
825 hw_feat->rx_fifo_size = 1 << (hw_feat->rx_fifo_size + 7);
826 hw_feat->tx_fifo_size = 1 << (hw_feat->tx_fifo_size + 7);
828 if (netif_msg_probe(pdata)) {
829 dev_dbg(pdata->dev, "Hardware features:\n");
831 /* Hardware feature register 0 */
832 dev_dbg(pdata->dev, " 1GbE support : %s\n",
833 hw_feat->gmii ? "yes" : "no");
834 dev_dbg(pdata->dev, " VLAN hash filter : %s\n",
835 hw_feat->vlhash ? "yes" : "no");
836 dev_dbg(pdata->dev, " MDIO interface : %s\n",
837 hw_feat->sma ? "yes" : "no");
838 dev_dbg(pdata->dev, " Wake-up packet support : %s\n",
839 hw_feat->rwk ? "yes" : "no");
840 dev_dbg(pdata->dev, " Magic packet support : %s\n",
841 hw_feat->mgk ? "yes" : "no");
842 dev_dbg(pdata->dev, " Management counters : %s\n",
843 hw_feat->mmc ? "yes" : "no");
844 dev_dbg(pdata->dev, " ARP offload : %s\n",
845 hw_feat->aoe ? "yes" : "no");
846 dev_dbg(pdata->dev, " IEEE 1588-2008 Timestamp : %s\n",
847 hw_feat->ts ? "yes" : "no");
848 dev_dbg(pdata->dev, " Energy Efficient Ethernet : %s\n",
849 hw_feat->eee ? "yes" : "no");
850 dev_dbg(pdata->dev, " TX checksum offload : %s\n",
851 hw_feat->tx_coe ? "yes" : "no");
852 dev_dbg(pdata->dev, " RX checksum offload : %s\n",
853 hw_feat->rx_coe ? "yes" : "no");
854 dev_dbg(pdata->dev, " Additional MAC addresses : %u\n",
856 dev_dbg(pdata->dev, " Timestamp source : %s\n",
857 (hw_feat->ts_src == 1) ? "internal" :
858 (hw_feat->ts_src == 2) ? "external" :
859 (hw_feat->ts_src == 3) ? "internal/external" : "n/a");
860 dev_dbg(pdata->dev, " SA/VLAN insertion : %s\n",
861 hw_feat->sa_vlan_ins ? "yes" : "no");
862 dev_dbg(pdata->dev, " VXLAN/NVGRE support : %s\n",
863 hw_feat->vxn ? "yes" : "no");
865 /* Hardware feature register 1 */
866 dev_dbg(pdata->dev, " RX fifo size : %u\n",
867 hw_feat->rx_fifo_size);
868 dev_dbg(pdata->dev, " TX fifo size : %u\n",
869 hw_feat->tx_fifo_size);
870 dev_dbg(pdata->dev, " IEEE 1588 high word : %s\n",
871 hw_feat->adv_ts_hi ? "yes" : "no");
872 dev_dbg(pdata->dev, " DMA width : %u\n",
874 dev_dbg(pdata->dev, " Data Center Bridging : %s\n",
875 hw_feat->dcb ? "yes" : "no");
876 dev_dbg(pdata->dev, " Split header : %s\n",
877 hw_feat->sph ? "yes" : "no");
878 dev_dbg(pdata->dev, " TCP Segmentation Offload : %s\n",
879 hw_feat->tso ? "yes" : "no");
880 dev_dbg(pdata->dev, " Debug memory interface : %s\n",
881 hw_feat->dma_debug ? "yes" : "no");
882 dev_dbg(pdata->dev, " Receive Side Scaling : %s\n",
883 hw_feat->rss ? "yes" : "no");
884 dev_dbg(pdata->dev, " Traffic Class count : %u\n",
886 dev_dbg(pdata->dev, " Hash table size : %u\n",
887 hw_feat->hash_table_size);
888 dev_dbg(pdata->dev, " L3/L4 Filters : %u\n",
889 hw_feat->l3l4_filter_num);
891 /* Hardware feature register 2 */
892 dev_dbg(pdata->dev, " RX queue count : %u\n",
894 dev_dbg(pdata->dev, " TX queue count : %u\n",
896 dev_dbg(pdata->dev, " RX DMA channel count : %u\n",
898 dev_dbg(pdata->dev, " TX DMA channel count : %u\n",
900 dev_dbg(pdata->dev, " PPS outputs : %u\n",
901 hw_feat->pps_out_num);
902 dev_dbg(pdata->dev, " Auxiliary snapshot inputs : %u\n",
903 hw_feat->aux_snap_num);
907 static int xgbe_vxlan_set_port(struct net_device *netdev, unsigned int table,
908 unsigned int entry, struct udp_tunnel_info *ti)
910 struct xgbe_prv_data *pdata = netdev_priv(netdev);
912 pdata->vxlan_port = be16_to_cpu(ti->port);
913 pdata->hw_if.enable_vxlan(pdata);
918 static int xgbe_vxlan_unset_port(struct net_device *netdev, unsigned int table,
919 unsigned int entry, struct udp_tunnel_info *ti)
921 struct xgbe_prv_data *pdata = netdev_priv(netdev);
923 pdata->hw_if.disable_vxlan(pdata);
924 pdata->vxlan_port = 0;
929 static const struct udp_tunnel_nic_info xgbe_udp_tunnels = {
930 .set_port = xgbe_vxlan_set_port,
931 .unset_port = xgbe_vxlan_unset_port,
932 .flags = UDP_TUNNEL_NIC_INFO_OPEN_ONLY,
934 { .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN, },
938 const struct udp_tunnel_nic_info *xgbe_get_udp_tunnel_info(void)
940 return &xgbe_udp_tunnels;
943 static void xgbe_napi_enable(struct xgbe_prv_data *pdata, unsigned int add)
945 struct xgbe_channel *channel;
948 if (pdata->per_channel_irq) {
949 for (i = 0; i < pdata->channel_count; i++) {
950 channel = pdata->channel[i];
952 netif_napi_add(pdata->netdev, &channel->napi,
953 xgbe_one_poll, NAPI_POLL_WEIGHT);
955 napi_enable(&channel->napi);
959 netif_napi_add(pdata->netdev, &pdata->napi,
960 xgbe_all_poll, NAPI_POLL_WEIGHT);
962 napi_enable(&pdata->napi);
966 static void xgbe_napi_disable(struct xgbe_prv_data *pdata, unsigned int del)
968 struct xgbe_channel *channel;
971 if (pdata->per_channel_irq) {
972 for (i = 0; i < pdata->channel_count; i++) {
973 channel = pdata->channel[i];
974 napi_disable(&channel->napi);
977 netif_napi_del(&channel->napi);
980 napi_disable(&pdata->napi);
983 netif_napi_del(&pdata->napi);
987 static int xgbe_request_irqs(struct xgbe_prv_data *pdata)
989 struct xgbe_channel *channel;
990 struct net_device *netdev = pdata->netdev;
994 tasklet_init(&pdata->tasklet_dev, xgbe_isr_task, (unsigned long)pdata);
995 tasklet_init(&pdata->tasklet_ecc, xgbe_ecc_isr_task,
996 (unsigned long)pdata);
998 ret = devm_request_irq(pdata->dev, pdata->dev_irq, xgbe_isr, 0,
999 netdev_name(netdev), pdata);
1001 netdev_alert(netdev, "error requesting irq %d\n",
1006 if (pdata->vdata->ecc_support && (pdata->dev_irq != pdata->ecc_irq)) {
1007 ret = devm_request_irq(pdata->dev, pdata->ecc_irq, xgbe_ecc_isr,
1008 0, pdata->ecc_name, pdata);
1010 netdev_alert(netdev, "error requesting ecc irq %d\n",
1016 if (!pdata->per_channel_irq)
1019 for (i = 0; i < pdata->channel_count; i++) {
1020 channel = pdata->channel[i];
1021 snprintf(channel->dma_irq_name,
1022 sizeof(channel->dma_irq_name) - 1,
1023 "%s-TxRx-%u", netdev_name(netdev),
1024 channel->queue_index);
1026 ret = devm_request_irq(pdata->dev, channel->dma_irq,
1028 channel->dma_irq_name, channel);
1030 netdev_alert(netdev, "error requesting irq %d\n",
1035 irq_set_affinity_hint(channel->dma_irq,
1036 &channel->affinity_mask);
1042 /* Using an unsigned int, 'i' will go to UINT_MAX and exit */
1043 for (i--; i < pdata->channel_count; i--) {
1044 channel = pdata->channel[i];
1046 irq_set_affinity_hint(channel->dma_irq, NULL);
1047 devm_free_irq(pdata->dev, channel->dma_irq, channel);
1050 if (pdata->vdata->ecc_support && (pdata->dev_irq != pdata->ecc_irq))
1051 devm_free_irq(pdata->dev, pdata->ecc_irq, pdata);
1054 devm_free_irq(pdata->dev, pdata->dev_irq, pdata);
1059 static void xgbe_free_irqs(struct xgbe_prv_data *pdata)
1061 struct xgbe_channel *channel;
1064 devm_free_irq(pdata->dev, pdata->dev_irq, pdata);
1066 if (pdata->vdata->ecc_support && (pdata->dev_irq != pdata->ecc_irq))
1067 devm_free_irq(pdata->dev, pdata->ecc_irq, pdata);
1069 if (!pdata->per_channel_irq)
1072 for (i = 0; i < pdata->channel_count; i++) {
1073 channel = pdata->channel[i];
1075 irq_set_affinity_hint(channel->dma_irq, NULL);
1076 devm_free_irq(pdata->dev, channel->dma_irq, channel);
1080 void xgbe_init_tx_coalesce(struct xgbe_prv_data *pdata)
1082 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1084 DBGPR("-->xgbe_init_tx_coalesce\n");
1086 pdata->tx_usecs = XGMAC_INIT_DMA_TX_USECS;
1087 pdata->tx_frames = XGMAC_INIT_DMA_TX_FRAMES;
1089 hw_if->config_tx_coalesce(pdata);
1091 DBGPR("<--xgbe_init_tx_coalesce\n");
1094 void xgbe_init_rx_coalesce(struct xgbe_prv_data *pdata)
1096 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1098 DBGPR("-->xgbe_init_rx_coalesce\n");
1100 pdata->rx_riwt = hw_if->usec_to_riwt(pdata, XGMAC_INIT_DMA_RX_USECS);
1101 pdata->rx_usecs = XGMAC_INIT_DMA_RX_USECS;
1102 pdata->rx_frames = XGMAC_INIT_DMA_RX_FRAMES;
1104 hw_if->config_rx_coalesce(pdata);
1106 DBGPR("<--xgbe_init_rx_coalesce\n");
1109 static void xgbe_free_tx_data(struct xgbe_prv_data *pdata)
1111 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1112 struct xgbe_ring *ring;
1113 struct xgbe_ring_data *rdata;
1116 DBGPR("-->xgbe_free_tx_data\n");
1118 for (i = 0; i < pdata->channel_count; i++) {
1119 ring = pdata->channel[i]->tx_ring;
1123 for (j = 0; j < ring->rdesc_count; j++) {
1124 rdata = XGBE_GET_DESC_DATA(ring, j);
1125 desc_if->unmap_rdata(pdata, rdata);
1129 DBGPR("<--xgbe_free_tx_data\n");
1132 static void xgbe_free_rx_data(struct xgbe_prv_data *pdata)
1134 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1135 struct xgbe_ring *ring;
1136 struct xgbe_ring_data *rdata;
1139 DBGPR("-->xgbe_free_rx_data\n");
1141 for (i = 0; i < pdata->channel_count; i++) {
1142 ring = pdata->channel[i]->rx_ring;
1146 for (j = 0; j < ring->rdesc_count; j++) {
1147 rdata = XGBE_GET_DESC_DATA(ring, j);
1148 desc_if->unmap_rdata(pdata, rdata);
1152 DBGPR("<--xgbe_free_rx_data\n");
1155 static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
1157 pdata->phy_link = -1;
1158 pdata->phy_speed = SPEED_UNKNOWN;
1160 return pdata->phy_if.phy_reset(pdata);
1163 int xgbe_powerdown(struct net_device *netdev, unsigned int caller)
1165 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1166 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1167 unsigned long flags;
1169 DBGPR("-->xgbe_powerdown\n");
1171 if (!netif_running(netdev) ||
1172 (caller == XGMAC_IOCTL_CONTEXT && pdata->power_down)) {
1173 netdev_alert(netdev, "Device is already powered down\n");
1174 DBGPR("<--xgbe_powerdown\n");
1178 spin_lock_irqsave(&pdata->lock, flags);
1180 if (caller == XGMAC_DRIVER_CONTEXT)
1181 netif_device_detach(netdev);
1183 netif_tx_stop_all_queues(netdev);
1185 xgbe_stop_timers(pdata);
1186 flush_workqueue(pdata->dev_workqueue);
1188 hw_if->powerdown_tx(pdata);
1189 hw_if->powerdown_rx(pdata);
1191 xgbe_napi_disable(pdata, 0);
1193 pdata->power_down = 1;
1195 spin_unlock_irqrestore(&pdata->lock, flags);
1197 DBGPR("<--xgbe_powerdown\n");
1202 int xgbe_powerup(struct net_device *netdev, unsigned int caller)
1204 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1205 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1206 unsigned long flags;
1208 DBGPR("-->xgbe_powerup\n");
1210 if (!netif_running(netdev) ||
1211 (caller == XGMAC_IOCTL_CONTEXT && !pdata->power_down)) {
1212 netdev_alert(netdev, "Device is already powered up\n");
1213 DBGPR("<--xgbe_powerup\n");
1217 spin_lock_irqsave(&pdata->lock, flags);
1219 pdata->power_down = 0;
1221 xgbe_napi_enable(pdata, 0);
1223 hw_if->powerup_tx(pdata);
1224 hw_if->powerup_rx(pdata);
1226 if (caller == XGMAC_DRIVER_CONTEXT)
1227 netif_device_attach(netdev);
1229 netif_tx_start_all_queues(netdev);
1231 xgbe_start_timers(pdata);
1233 spin_unlock_irqrestore(&pdata->lock, flags);
1235 DBGPR("<--xgbe_powerup\n");
1240 static void xgbe_free_memory(struct xgbe_prv_data *pdata)
1242 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1244 /* Free the ring descriptors and buffers */
1245 desc_if->free_ring_resources(pdata);
1247 /* Free the channel and ring structures */
1248 xgbe_free_channels(pdata);
1251 static int xgbe_alloc_memory(struct xgbe_prv_data *pdata)
1253 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1254 struct net_device *netdev = pdata->netdev;
1257 if (pdata->new_tx_ring_count) {
1258 pdata->tx_ring_count = pdata->new_tx_ring_count;
1259 pdata->tx_q_count = pdata->tx_ring_count;
1260 pdata->new_tx_ring_count = 0;
1263 if (pdata->new_rx_ring_count) {
1264 pdata->rx_ring_count = pdata->new_rx_ring_count;
1265 pdata->new_rx_ring_count = 0;
1268 /* Calculate the Rx buffer size before allocating rings */
1269 pdata->rx_buf_size = xgbe_calc_rx_buf_size(netdev, netdev->mtu);
1271 /* Allocate the channel and ring structures */
1272 ret = xgbe_alloc_channels(pdata);
1276 /* Allocate the ring descriptors and buffers */
1277 ret = desc_if->alloc_ring_resources(pdata);
1281 /* Initialize the service and Tx timers */
1282 xgbe_init_timers(pdata);
1287 xgbe_free_memory(pdata);
1292 static int xgbe_start(struct xgbe_prv_data *pdata)
1294 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1295 struct xgbe_phy_if *phy_if = &pdata->phy_if;
1296 struct net_device *netdev = pdata->netdev;
1300 /* Set the number of queues */
1301 ret = netif_set_real_num_tx_queues(netdev, pdata->tx_ring_count);
1303 netdev_err(netdev, "error setting real tx queue count\n");
1307 ret = netif_set_real_num_rx_queues(netdev, pdata->rx_ring_count);
1309 netdev_err(netdev, "error setting real rx queue count\n");
1313 /* Set RSS lookup table data for programming */
1314 for (i = 0; i < XGBE_RSS_MAX_TABLE_SIZE; i++)
1315 XGMAC_SET_BITS(pdata->rss_table[i], MAC_RSSDR, DMCH,
1316 i % pdata->rx_ring_count);
1318 ret = hw_if->init(pdata);
1322 xgbe_napi_enable(pdata, 1);
1324 ret = xgbe_request_irqs(pdata);
1328 ret = phy_if->phy_start(pdata);
1332 hw_if->enable_tx(pdata);
1333 hw_if->enable_rx(pdata);
1335 udp_tunnel_nic_reset_ntf(netdev);
1337 netif_tx_start_all_queues(netdev);
1339 xgbe_start_timers(pdata);
1340 queue_work(pdata->dev_workqueue, &pdata->service_work);
1342 clear_bit(XGBE_STOPPED, &pdata->dev_state);
1347 xgbe_free_irqs(pdata);
1350 xgbe_napi_disable(pdata, 1);
1357 static void xgbe_stop(struct xgbe_prv_data *pdata)
1359 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1360 struct xgbe_phy_if *phy_if = &pdata->phy_if;
1361 struct xgbe_channel *channel;
1362 struct net_device *netdev = pdata->netdev;
1363 struct netdev_queue *txq;
1366 DBGPR("-->xgbe_stop\n");
1368 if (test_bit(XGBE_STOPPED, &pdata->dev_state))
1371 netif_tx_stop_all_queues(netdev);
1373 xgbe_stop_timers(pdata);
1374 flush_workqueue(pdata->dev_workqueue);
1376 xgbe_vxlan_unset_port(netdev, 0, 0, NULL);
1378 hw_if->disable_tx(pdata);
1379 hw_if->disable_rx(pdata);
1381 phy_if->phy_stop(pdata);
1383 xgbe_free_irqs(pdata);
1385 xgbe_napi_disable(pdata, 1);
1389 for (i = 0; i < pdata->channel_count; i++) {
1390 channel = pdata->channel[i];
1391 if (!channel->tx_ring)
1394 txq = netdev_get_tx_queue(netdev, channel->queue_index);
1395 netdev_tx_reset_queue(txq);
1398 set_bit(XGBE_STOPPED, &pdata->dev_state);
1400 DBGPR("<--xgbe_stop\n");
1403 static void xgbe_stopdev(struct work_struct *work)
1405 struct xgbe_prv_data *pdata = container_of(work,
1406 struct xgbe_prv_data,
1413 xgbe_free_tx_data(pdata);
1414 xgbe_free_rx_data(pdata);
1418 netdev_alert(pdata->netdev, "device stopped\n");
1421 void xgbe_full_restart_dev(struct xgbe_prv_data *pdata)
1423 /* If not running, "restart" will happen on open */
1424 if (!netif_running(pdata->netdev))
1429 xgbe_free_memory(pdata);
1430 xgbe_alloc_memory(pdata);
1435 void xgbe_restart_dev(struct xgbe_prv_data *pdata)
1437 /* If not running, "restart" will happen on open */
1438 if (!netif_running(pdata->netdev))
1443 xgbe_free_tx_data(pdata);
1444 xgbe_free_rx_data(pdata);
1449 static void xgbe_restart(struct work_struct *work)
1451 struct xgbe_prv_data *pdata = container_of(work,
1452 struct xgbe_prv_data,
1457 xgbe_restart_dev(pdata);
1462 static void xgbe_tx_tstamp(struct work_struct *work)
1464 struct xgbe_prv_data *pdata = container_of(work,
1465 struct xgbe_prv_data,
1467 struct skb_shared_hwtstamps hwtstamps;
1469 unsigned long flags;
1471 spin_lock_irqsave(&pdata->tstamp_lock, flags);
1472 if (!pdata->tx_tstamp_skb)
1475 if (pdata->tx_tstamp) {
1476 nsec = timecounter_cyc2time(&pdata->tstamp_tc,
1479 memset(&hwtstamps, 0, sizeof(hwtstamps));
1480 hwtstamps.hwtstamp = ns_to_ktime(nsec);
1481 skb_tstamp_tx(pdata->tx_tstamp_skb, &hwtstamps);
1484 dev_kfree_skb_any(pdata->tx_tstamp_skb);
1486 pdata->tx_tstamp_skb = NULL;
1489 spin_unlock_irqrestore(&pdata->tstamp_lock, flags);
1492 static int xgbe_get_hwtstamp_settings(struct xgbe_prv_data *pdata,
1493 struct ifreq *ifreq)
1495 if (copy_to_user(ifreq->ifr_data, &pdata->tstamp_config,
1496 sizeof(pdata->tstamp_config)))
1502 static int xgbe_set_hwtstamp_settings(struct xgbe_prv_data *pdata,
1503 struct ifreq *ifreq)
1505 struct hwtstamp_config config;
1506 unsigned int mac_tscr;
1508 if (copy_from_user(&config, ifreq->ifr_data, sizeof(config)))
1516 switch (config.tx_type) {
1517 case HWTSTAMP_TX_OFF:
1520 case HWTSTAMP_TX_ON:
1521 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1528 switch (config.rx_filter) {
1529 case HWTSTAMP_FILTER_NONE:
1532 case HWTSTAMP_FILTER_NTP_ALL:
1533 case HWTSTAMP_FILTER_ALL:
1534 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENALL, 1);
1535 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1538 /* PTP v2, UDP, any kind of event packet */
1539 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1540 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1541 /* Fall through - to PTP v1, UDP, any kind of event packet */
1542 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1543 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1544 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1545 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1546 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1549 /* PTP v2, UDP, Sync packet */
1550 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1551 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1552 /* Fall through - to PTP v1, UDP, Sync packet */
1553 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1554 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1555 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1556 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1557 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1560 /* PTP v2, UDP, Delay_req packet */
1561 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1562 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1563 /* Fall through - to PTP v1, UDP, Delay_req packet */
1564 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1565 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1566 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1567 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1568 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1569 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1572 /* 802.AS1, Ethernet, any kind of event packet */
1573 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1574 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1575 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1576 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1579 /* 802.AS1, Ethernet, Sync packet */
1580 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1581 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1582 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1583 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1586 /* 802.AS1, Ethernet, Delay_req packet */
1587 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1588 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1589 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1590 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1591 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1594 /* PTP v2/802.AS1, any layer, any kind of event packet */
1595 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1596 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1597 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1598 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1599 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1600 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1601 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1604 /* PTP v2/802.AS1, any layer, Sync packet */
1605 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1606 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1607 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1608 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1609 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1610 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1611 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1614 /* PTP v2/802.AS1, any layer, Delay_req packet */
1615 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1616 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1617 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1618 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1619 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1620 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1621 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1622 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1629 pdata->hw_if.config_tstamp(pdata, mac_tscr);
1631 memcpy(&pdata->tstamp_config, &config, sizeof(config));
1636 static void xgbe_prep_tx_tstamp(struct xgbe_prv_data *pdata,
1637 struct sk_buff *skb,
1638 struct xgbe_packet_data *packet)
1640 unsigned long flags;
1642 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP)) {
1643 spin_lock_irqsave(&pdata->tstamp_lock, flags);
1644 if (pdata->tx_tstamp_skb) {
1645 /* Another timestamp in progress, ignore this one */
1646 XGMAC_SET_BITS(packet->attributes,
1647 TX_PACKET_ATTRIBUTES, PTP, 0);
1649 pdata->tx_tstamp_skb = skb_get(skb);
1650 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1652 spin_unlock_irqrestore(&pdata->tstamp_lock, flags);
1655 skb_tx_timestamp(skb);
1658 static void xgbe_prep_vlan(struct sk_buff *skb, struct xgbe_packet_data *packet)
1660 if (skb_vlan_tag_present(skb))
1661 packet->vlan_ctag = skb_vlan_tag_get(skb);
1664 static int xgbe_prep_tso(struct sk_buff *skb, struct xgbe_packet_data *packet)
1668 if (!XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1672 ret = skb_cow_head(skb, 0);
1676 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, VXLAN)) {
1677 packet->header_len = skb_inner_transport_offset(skb) +
1678 inner_tcp_hdrlen(skb);
1679 packet->tcp_header_len = inner_tcp_hdrlen(skb);
1681 packet->header_len = skb_transport_offset(skb) +
1683 packet->tcp_header_len = tcp_hdrlen(skb);
1685 packet->tcp_payload_len = skb->len - packet->header_len;
1686 packet->mss = skb_shinfo(skb)->gso_size;
1688 DBGPR(" packet->header_len=%u\n", packet->header_len);
1689 DBGPR(" packet->tcp_header_len=%u, packet->tcp_payload_len=%u\n",
1690 packet->tcp_header_len, packet->tcp_payload_len);
1691 DBGPR(" packet->mss=%u\n", packet->mss);
1693 /* Update the number of packets that will ultimately be transmitted
1694 * along with the extra bytes for each extra packet
1696 packet->tx_packets = skb_shinfo(skb)->gso_segs;
1697 packet->tx_bytes += (packet->tx_packets - 1) * packet->header_len;
1702 static bool xgbe_is_vxlan(struct sk_buff *skb)
1704 if (!skb->encapsulation)
1707 if (skb->ip_summed != CHECKSUM_PARTIAL)
1710 switch (skb->protocol) {
1711 case htons(ETH_P_IP):
1712 if (ip_hdr(skb)->protocol != IPPROTO_UDP)
1716 case htons(ETH_P_IPV6):
1717 if (ipv6_hdr(skb)->nexthdr != IPPROTO_UDP)
1725 if (skb->inner_protocol_type != ENCAP_TYPE_ETHER ||
1726 skb->inner_protocol != htons(ETH_P_TEB) ||
1727 (skb_inner_mac_header(skb) - skb_transport_header(skb) !=
1728 sizeof(struct udphdr) + sizeof(struct vxlanhdr)))
1734 static int xgbe_is_tso(struct sk_buff *skb)
1736 if (skb->ip_summed != CHECKSUM_PARTIAL)
1739 if (!skb_is_gso(skb))
1742 DBGPR(" TSO packet to be processed\n");
1747 static void xgbe_packet_info(struct xgbe_prv_data *pdata,
1748 struct xgbe_ring *ring, struct sk_buff *skb,
1749 struct xgbe_packet_data *packet)
1752 unsigned int context_desc;
1759 packet->rdesc_count = 0;
1761 packet->tx_packets = 1;
1762 packet->tx_bytes = skb->len;
1764 if (xgbe_is_tso(skb)) {
1765 /* TSO requires an extra descriptor if mss is different */
1766 if (skb_shinfo(skb)->gso_size != ring->tx.cur_mss) {
1768 packet->rdesc_count++;
1771 /* TSO requires an extra descriptor for TSO header */
1772 packet->rdesc_count++;
1774 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1776 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1778 } else if (skb->ip_summed == CHECKSUM_PARTIAL)
1779 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1782 if (xgbe_is_vxlan(skb))
1783 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1786 if (skb_vlan_tag_present(skb)) {
1787 /* VLAN requires an extra descriptor if tag is different */
1788 if (skb_vlan_tag_get(skb) != ring->tx.cur_vlan_ctag)
1789 /* We can share with the TSO context descriptor */
1790 if (!context_desc) {
1792 packet->rdesc_count++;
1795 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1799 if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1800 (pdata->tstamp_config.tx_type == HWTSTAMP_TX_ON))
1801 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1804 for (len = skb_headlen(skb); len;) {
1805 packet->rdesc_count++;
1806 len -= min_t(unsigned int, len, XGBE_TX_MAX_BUF_SIZE);
1809 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1810 frag = &skb_shinfo(skb)->frags[i];
1811 for (len = skb_frag_size(frag); len; ) {
1812 packet->rdesc_count++;
1813 len -= min_t(unsigned int, len, XGBE_TX_MAX_BUF_SIZE);
1818 static int xgbe_open(struct net_device *netdev)
1820 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1823 /* Create the various names based on netdev name */
1824 snprintf(pdata->an_name, sizeof(pdata->an_name) - 1, "%s-pcs",
1825 netdev_name(netdev));
1827 snprintf(pdata->ecc_name, sizeof(pdata->ecc_name) - 1, "%s-ecc",
1828 netdev_name(netdev));
1830 snprintf(pdata->i2c_name, sizeof(pdata->i2c_name) - 1, "%s-i2c",
1831 netdev_name(netdev));
1833 /* Create workqueues */
1834 pdata->dev_workqueue =
1835 create_singlethread_workqueue(netdev_name(netdev));
1836 if (!pdata->dev_workqueue) {
1837 netdev_err(netdev, "device workqueue creation failed\n");
1841 pdata->an_workqueue =
1842 create_singlethread_workqueue(pdata->an_name);
1843 if (!pdata->an_workqueue) {
1844 netdev_err(netdev, "phy workqueue creation failed\n");
1849 /* Reset the phy settings */
1850 ret = xgbe_phy_reset(pdata);
1854 /* Enable the clocks */
1855 ret = clk_prepare_enable(pdata->sysclk);
1857 netdev_alert(netdev, "dma clk_prepare_enable failed\n");
1861 ret = clk_prepare_enable(pdata->ptpclk);
1863 netdev_alert(netdev, "ptp clk_prepare_enable failed\n");
1867 INIT_WORK(&pdata->service_work, xgbe_service);
1868 INIT_WORK(&pdata->restart_work, xgbe_restart);
1869 INIT_WORK(&pdata->stopdev_work, xgbe_stopdev);
1870 INIT_WORK(&pdata->tx_tstamp_work, xgbe_tx_tstamp);
1872 ret = xgbe_alloc_memory(pdata);
1876 ret = xgbe_start(pdata);
1880 clear_bit(XGBE_DOWN, &pdata->dev_state);
1885 xgbe_free_memory(pdata);
1888 clk_disable_unprepare(pdata->ptpclk);
1891 clk_disable_unprepare(pdata->sysclk);
1894 destroy_workqueue(pdata->an_workqueue);
1897 destroy_workqueue(pdata->dev_workqueue);
1902 static int xgbe_close(struct net_device *netdev)
1904 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1906 /* Stop the device */
1909 xgbe_free_memory(pdata);
1911 /* Disable the clocks */
1912 clk_disable_unprepare(pdata->ptpclk);
1913 clk_disable_unprepare(pdata->sysclk);
1915 flush_workqueue(pdata->an_workqueue);
1916 destroy_workqueue(pdata->an_workqueue);
1918 flush_workqueue(pdata->dev_workqueue);
1919 destroy_workqueue(pdata->dev_workqueue);
1921 set_bit(XGBE_DOWN, &pdata->dev_state);
1926 static netdev_tx_t xgbe_xmit(struct sk_buff *skb, struct net_device *netdev)
1928 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1929 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1930 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1931 struct xgbe_channel *channel;
1932 struct xgbe_ring *ring;
1933 struct xgbe_packet_data *packet;
1934 struct netdev_queue *txq;
1937 DBGPR("-->xgbe_xmit: skb->len = %d\n", skb->len);
1939 channel = pdata->channel[skb->queue_mapping];
1940 txq = netdev_get_tx_queue(netdev, channel->queue_index);
1941 ring = channel->tx_ring;
1942 packet = &ring->packet_data;
1946 if (skb->len == 0) {
1947 netif_err(pdata, tx_err, netdev,
1948 "empty skb received from stack\n");
1949 dev_kfree_skb_any(skb);
1950 goto tx_netdev_return;
1953 /* Calculate preliminary packet info */
1954 memset(packet, 0, sizeof(*packet));
1955 xgbe_packet_info(pdata, ring, skb, packet);
1957 /* Check that there are enough descriptors available */
1958 ret = xgbe_maybe_stop_tx_queue(channel, ring, packet->rdesc_count);
1960 goto tx_netdev_return;
1962 ret = xgbe_prep_tso(skb, packet);
1964 netif_err(pdata, tx_err, netdev,
1965 "error processing TSO packet\n");
1966 dev_kfree_skb_any(skb);
1967 goto tx_netdev_return;
1969 xgbe_prep_vlan(skb, packet);
1971 if (!desc_if->map_tx_skb(channel, skb)) {
1972 dev_kfree_skb_any(skb);
1973 goto tx_netdev_return;
1976 xgbe_prep_tx_tstamp(pdata, skb, packet);
1978 /* Report on the actual number of bytes (to be) sent */
1979 netdev_tx_sent_queue(txq, packet->tx_bytes);
1981 /* Configure required descriptor fields for transmission */
1982 hw_if->dev_xmit(channel);
1984 if (netif_msg_pktdata(pdata))
1985 xgbe_print_pkt(netdev, skb, true);
1987 /* Stop the queue in advance if there may not be enough descriptors */
1988 xgbe_maybe_stop_tx_queue(channel, ring, XGBE_TX_MAX_DESCS);
1996 static void xgbe_set_rx_mode(struct net_device *netdev)
1998 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1999 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2001 DBGPR("-->xgbe_set_rx_mode\n");
2003 hw_if->config_rx_mode(pdata);
2005 DBGPR("<--xgbe_set_rx_mode\n");
2008 static int xgbe_set_mac_address(struct net_device *netdev, void *addr)
2010 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2011 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2012 struct sockaddr *saddr = addr;
2014 DBGPR("-->xgbe_set_mac_address\n");
2016 if (!is_valid_ether_addr(saddr->sa_data))
2017 return -EADDRNOTAVAIL;
2019 memcpy(netdev->dev_addr, saddr->sa_data, netdev->addr_len);
2021 hw_if->set_mac_address(pdata, netdev->dev_addr);
2023 DBGPR("<--xgbe_set_mac_address\n");
2028 static int xgbe_ioctl(struct net_device *netdev, struct ifreq *ifreq, int cmd)
2030 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2035 ret = xgbe_get_hwtstamp_settings(pdata, ifreq);
2039 ret = xgbe_set_hwtstamp_settings(pdata, ifreq);
2049 static int xgbe_change_mtu(struct net_device *netdev, int mtu)
2051 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2054 DBGPR("-->xgbe_change_mtu\n");
2056 ret = xgbe_calc_rx_buf_size(netdev, mtu);
2060 pdata->rx_buf_size = ret;
2063 xgbe_restart_dev(pdata);
2065 DBGPR("<--xgbe_change_mtu\n");
2070 static void xgbe_tx_timeout(struct net_device *netdev, unsigned int txqueue)
2072 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2074 netdev_warn(netdev, "tx timeout, device restarting\n");
2075 schedule_work(&pdata->restart_work);
2078 static void xgbe_get_stats64(struct net_device *netdev,
2079 struct rtnl_link_stats64 *s)
2081 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2082 struct xgbe_mmc_stats *pstats = &pdata->mmc_stats;
2084 DBGPR("-->%s\n", __func__);
2086 pdata->hw_if.read_mmc_stats(pdata);
2088 s->rx_packets = pstats->rxframecount_gb;
2089 s->rx_bytes = pstats->rxoctetcount_gb;
2090 s->rx_errors = pstats->rxframecount_gb -
2091 pstats->rxbroadcastframes_g -
2092 pstats->rxmulticastframes_g -
2093 pstats->rxunicastframes_g;
2094 s->multicast = pstats->rxmulticastframes_g;
2095 s->rx_length_errors = pstats->rxlengtherror;
2096 s->rx_crc_errors = pstats->rxcrcerror;
2097 s->rx_fifo_errors = pstats->rxfifooverflow;
2099 s->tx_packets = pstats->txframecount_gb;
2100 s->tx_bytes = pstats->txoctetcount_gb;
2101 s->tx_errors = pstats->txframecount_gb - pstats->txframecount_g;
2102 s->tx_dropped = netdev->stats.tx_dropped;
2104 DBGPR("<--%s\n", __func__);
2107 static int xgbe_vlan_rx_add_vid(struct net_device *netdev, __be16 proto,
2110 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2111 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2113 DBGPR("-->%s\n", __func__);
2115 set_bit(vid, pdata->active_vlans);
2116 hw_if->update_vlan_hash_table(pdata);
2118 DBGPR("<--%s\n", __func__);
2123 static int xgbe_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto,
2126 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2127 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2129 DBGPR("-->%s\n", __func__);
2131 clear_bit(vid, pdata->active_vlans);
2132 hw_if->update_vlan_hash_table(pdata);
2134 DBGPR("<--%s\n", __func__);
2139 #ifdef CONFIG_NET_POLL_CONTROLLER
2140 static void xgbe_poll_controller(struct net_device *netdev)
2142 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2143 struct xgbe_channel *channel;
2146 DBGPR("-->xgbe_poll_controller\n");
2148 if (pdata->per_channel_irq) {
2149 for (i = 0; i < pdata->channel_count; i++) {
2150 channel = pdata->channel[i];
2151 xgbe_dma_isr(channel->dma_irq, channel);
2154 disable_irq(pdata->dev_irq);
2155 xgbe_isr(pdata->dev_irq, pdata);
2156 enable_irq(pdata->dev_irq);
2159 DBGPR("<--xgbe_poll_controller\n");
2161 #endif /* End CONFIG_NET_POLL_CONTROLLER */
2163 static int xgbe_setup_tc(struct net_device *netdev, enum tc_setup_type type,
2166 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2167 struct tc_mqprio_qopt *mqprio = type_data;
2170 if (type != TC_SETUP_QDISC_MQPRIO)
2173 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
2174 tc = mqprio->num_tc;
2176 if (tc > pdata->hw_feat.tc_cnt)
2179 pdata->num_tcs = tc;
2180 pdata->hw_if.config_tc(pdata);
2185 static netdev_features_t xgbe_fix_features(struct net_device *netdev,
2186 netdev_features_t features)
2188 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2189 netdev_features_t vxlan_base;
2191 vxlan_base = NETIF_F_GSO_UDP_TUNNEL | NETIF_F_RX_UDP_TUNNEL_PORT;
2193 if (!pdata->hw_feat.vxn)
2196 /* VXLAN CSUM requires VXLAN base */
2197 if ((features & NETIF_F_GSO_UDP_TUNNEL_CSUM) &&
2198 !(features & NETIF_F_GSO_UDP_TUNNEL)) {
2199 netdev_notice(netdev,
2200 "forcing tx udp tunnel support\n");
2201 features |= NETIF_F_GSO_UDP_TUNNEL;
2204 /* Can't do one without doing the other */
2205 if ((features & vxlan_base) != vxlan_base) {
2206 netdev_notice(netdev,
2207 "forcing both tx and rx udp tunnel support\n");
2208 features |= vxlan_base;
2211 if (features & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM)) {
2212 if (!(features & NETIF_F_GSO_UDP_TUNNEL_CSUM)) {
2213 netdev_notice(netdev,
2214 "forcing tx udp tunnel checksumming on\n");
2215 features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
2218 if (features & NETIF_F_GSO_UDP_TUNNEL_CSUM) {
2219 netdev_notice(netdev,
2220 "forcing tx udp tunnel checksumming off\n");
2221 features &= ~NETIF_F_GSO_UDP_TUNNEL_CSUM;
2228 static int xgbe_set_features(struct net_device *netdev,
2229 netdev_features_t features)
2231 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2232 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2233 netdev_features_t rxhash, rxcsum, rxvlan, rxvlan_filter;
2236 rxhash = pdata->netdev_features & NETIF_F_RXHASH;
2237 rxcsum = pdata->netdev_features & NETIF_F_RXCSUM;
2238 rxvlan = pdata->netdev_features & NETIF_F_HW_VLAN_CTAG_RX;
2239 rxvlan_filter = pdata->netdev_features & NETIF_F_HW_VLAN_CTAG_FILTER;
2241 if ((features & NETIF_F_RXHASH) && !rxhash)
2242 ret = hw_if->enable_rss(pdata);
2243 else if (!(features & NETIF_F_RXHASH) && rxhash)
2244 ret = hw_if->disable_rss(pdata);
2248 if ((features & NETIF_F_RXCSUM) && !rxcsum)
2249 hw_if->enable_rx_csum(pdata);
2250 else if (!(features & NETIF_F_RXCSUM) && rxcsum)
2251 hw_if->disable_rx_csum(pdata);
2253 if ((features & NETIF_F_HW_VLAN_CTAG_RX) && !rxvlan)
2254 hw_if->enable_rx_vlan_stripping(pdata);
2255 else if (!(features & NETIF_F_HW_VLAN_CTAG_RX) && rxvlan)
2256 hw_if->disable_rx_vlan_stripping(pdata);
2258 if ((features & NETIF_F_HW_VLAN_CTAG_FILTER) && !rxvlan_filter)
2259 hw_if->enable_rx_vlan_filtering(pdata);
2260 else if (!(features & NETIF_F_HW_VLAN_CTAG_FILTER) && rxvlan_filter)
2261 hw_if->disable_rx_vlan_filtering(pdata);
2263 pdata->netdev_features = features;
2265 DBGPR("<--xgbe_set_features\n");
2270 static netdev_features_t xgbe_features_check(struct sk_buff *skb,
2271 struct net_device *netdev,
2272 netdev_features_t features)
2274 features = vlan_features_check(skb, features);
2275 features = vxlan_features_check(skb, features);
2280 static const struct net_device_ops xgbe_netdev_ops = {
2281 .ndo_open = xgbe_open,
2282 .ndo_stop = xgbe_close,
2283 .ndo_start_xmit = xgbe_xmit,
2284 .ndo_set_rx_mode = xgbe_set_rx_mode,
2285 .ndo_set_mac_address = xgbe_set_mac_address,
2286 .ndo_validate_addr = eth_validate_addr,
2287 .ndo_do_ioctl = xgbe_ioctl,
2288 .ndo_change_mtu = xgbe_change_mtu,
2289 .ndo_tx_timeout = xgbe_tx_timeout,
2290 .ndo_get_stats64 = xgbe_get_stats64,
2291 .ndo_vlan_rx_add_vid = xgbe_vlan_rx_add_vid,
2292 .ndo_vlan_rx_kill_vid = xgbe_vlan_rx_kill_vid,
2293 #ifdef CONFIG_NET_POLL_CONTROLLER
2294 .ndo_poll_controller = xgbe_poll_controller,
2296 .ndo_setup_tc = xgbe_setup_tc,
2297 .ndo_fix_features = xgbe_fix_features,
2298 .ndo_set_features = xgbe_set_features,
2299 .ndo_udp_tunnel_add = udp_tunnel_nic_add_port,
2300 .ndo_udp_tunnel_del = udp_tunnel_nic_del_port,
2301 .ndo_features_check = xgbe_features_check,
2304 const struct net_device_ops *xgbe_get_netdev_ops(void)
2306 return &xgbe_netdev_ops;
2309 static void xgbe_rx_refresh(struct xgbe_channel *channel)
2311 struct xgbe_prv_data *pdata = channel->pdata;
2312 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2313 struct xgbe_desc_if *desc_if = &pdata->desc_if;
2314 struct xgbe_ring *ring = channel->rx_ring;
2315 struct xgbe_ring_data *rdata;
2317 while (ring->dirty != ring->cur) {
2318 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty);
2320 /* Reset rdata values */
2321 desc_if->unmap_rdata(pdata, rdata);
2323 if (desc_if->map_rx_buffer(pdata, ring, rdata))
2326 hw_if->rx_desc_reset(pdata, rdata, ring->dirty);
2331 /* Make sure everything is written before the register write */
2334 /* Update the Rx Tail Pointer Register with address of
2335 * the last cleaned entry */
2336 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty - 1);
2337 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDTR_LO,
2338 lower_32_bits(rdata->rdesc_dma));
2341 static struct sk_buff *xgbe_create_skb(struct xgbe_prv_data *pdata,
2342 struct napi_struct *napi,
2343 struct xgbe_ring_data *rdata,
2346 struct sk_buff *skb;
2349 skb = napi_alloc_skb(napi, rdata->rx.hdr.dma_len);
2353 /* Pull in the header buffer which may contain just the header
2354 * or the header plus data
2356 dma_sync_single_range_for_cpu(pdata->dev, rdata->rx.hdr.dma_base,
2357 rdata->rx.hdr.dma_off,
2358 rdata->rx.hdr.dma_len, DMA_FROM_DEVICE);
2360 packet = page_address(rdata->rx.hdr.pa.pages) +
2361 rdata->rx.hdr.pa.pages_offset;
2362 skb_copy_to_linear_data(skb, packet, len);
2368 static unsigned int xgbe_rx_buf1_len(struct xgbe_ring_data *rdata,
2369 struct xgbe_packet_data *packet)
2371 /* Always zero if not the first descriptor */
2372 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, FIRST))
2375 /* First descriptor with split header, return header length */
2376 if (rdata->rx.hdr_len)
2377 return rdata->rx.hdr_len;
2379 /* First descriptor but not the last descriptor and no split header,
2380 * so the full buffer was used
2382 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, LAST))
2383 return rdata->rx.hdr.dma_len;
2385 /* First descriptor and last descriptor and no split header, so
2386 * calculate how much of the buffer was used
2388 return min_t(unsigned int, rdata->rx.hdr.dma_len, rdata->rx.len);
2391 static unsigned int xgbe_rx_buf2_len(struct xgbe_ring_data *rdata,
2392 struct xgbe_packet_data *packet,
2395 /* Always the full buffer if not the last descriptor */
2396 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, LAST))
2397 return rdata->rx.buf.dma_len;
2399 /* Last descriptor so calculate how much of the buffer was used
2400 * for the last bit of data
2402 return rdata->rx.len - len;
2405 static int xgbe_tx_poll(struct xgbe_channel *channel)
2407 struct xgbe_prv_data *pdata = channel->pdata;
2408 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2409 struct xgbe_desc_if *desc_if = &pdata->desc_if;
2410 struct xgbe_ring *ring = channel->tx_ring;
2411 struct xgbe_ring_data *rdata;
2412 struct xgbe_ring_desc *rdesc;
2413 struct net_device *netdev = pdata->netdev;
2414 struct netdev_queue *txq;
2416 unsigned int tx_packets = 0, tx_bytes = 0;
2419 DBGPR("-->xgbe_tx_poll\n");
2421 /* Nothing to do if there isn't a Tx ring for this channel */
2427 /* Be sure we get ring->cur before accessing descriptor data */
2430 txq = netdev_get_tx_queue(netdev, channel->queue_index);
2432 while ((processed < XGBE_TX_DESC_MAX_PROC) &&
2433 (ring->dirty != cur)) {
2434 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty);
2435 rdesc = rdata->rdesc;
2437 if (!hw_if->tx_complete(rdesc))
2440 /* Make sure descriptor fields are read after reading the OWN
2444 if (netif_msg_tx_done(pdata))
2445 xgbe_dump_tx_desc(pdata, ring, ring->dirty, 1, 0);
2447 if (hw_if->is_last_desc(rdesc)) {
2448 tx_packets += rdata->tx.packets;
2449 tx_bytes += rdata->tx.bytes;
2452 /* Free the SKB and reset the descriptor for re-use */
2453 desc_if->unmap_rdata(pdata, rdata);
2454 hw_if->tx_desc_reset(rdata);
2463 netdev_tx_completed_queue(txq, tx_packets, tx_bytes);
2465 if ((ring->tx.queue_stopped == 1) &&
2466 (xgbe_tx_avail_desc(ring) > XGBE_TX_DESC_MIN_FREE)) {
2467 ring->tx.queue_stopped = 0;
2468 netif_tx_wake_queue(txq);
2471 DBGPR("<--xgbe_tx_poll: processed=%d\n", processed);
2476 static int xgbe_rx_poll(struct xgbe_channel *channel, int budget)
2478 struct xgbe_prv_data *pdata = channel->pdata;
2479 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2480 struct xgbe_ring *ring = channel->rx_ring;
2481 struct xgbe_ring_data *rdata;
2482 struct xgbe_packet_data *packet;
2483 struct net_device *netdev = pdata->netdev;
2484 struct napi_struct *napi;
2485 struct sk_buff *skb;
2486 struct skb_shared_hwtstamps *hwtstamps;
2487 unsigned int last, error, context_next, context;
2488 unsigned int len, buf1_len, buf2_len, max_len;
2489 unsigned int received = 0;
2490 int packet_count = 0;
2492 DBGPR("-->xgbe_rx_poll: budget=%d\n", budget);
2494 /* Nothing to do if there isn't a Rx ring for this channel */
2501 napi = (pdata->per_channel_irq) ? &channel->napi : &pdata->napi;
2503 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
2504 packet = &ring->packet_data;
2505 while (packet_count < budget) {
2506 DBGPR(" cur = %d\n", ring->cur);
2508 /* First time in loop see if we need to restore state */
2509 if (!received && rdata->state_saved) {
2510 skb = rdata->state.skb;
2511 error = rdata->state.error;
2512 len = rdata->state.len;
2514 memset(packet, 0, sizeof(*packet));
2521 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
2523 if (xgbe_rx_dirty_desc(ring) > (XGBE_RX_DESC_CNT >> 3))
2524 xgbe_rx_refresh(channel);
2526 if (hw_if->dev_read(channel))
2532 last = XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2534 context_next = XGMAC_GET_BITS(packet->attributes,
2535 RX_PACKET_ATTRIBUTES,
2537 context = XGMAC_GET_BITS(packet->attributes,
2538 RX_PACKET_ATTRIBUTES,
2541 /* Earlier error, just drain the remaining data */
2542 if ((!last || context_next) && error)
2545 if (error || packet->errors) {
2547 netif_err(pdata, rx_err, netdev,
2548 "error in received packet\n");
2554 /* Get the data length in the descriptor buffers */
2555 buf1_len = xgbe_rx_buf1_len(rdata, packet);
2557 buf2_len = xgbe_rx_buf2_len(rdata, packet, len);
2561 skb = xgbe_create_skb(pdata, napi, rdata,
2570 dma_sync_single_range_for_cpu(pdata->dev,
2571 rdata->rx.buf.dma_base,
2572 rdata->rx.buf.dma_off,
2573 rdata->rx.buf.dma_len,
2576 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
2577 rdata->rx.buf.pa.pages,
2578 rdata->rx.buf.pa.pages_offset,
2580 rdata->rx.buf.dma_len);
2581 rdata->rx.buf.pa.pages = NULL;
2586 if (!last || context_next)
2592 /* Be sure we don't exceed the configured MTU */
2593 max_len = netdev->mtu + ETH_HLEN;
2594 if (!(netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
2595 (skb->protocol == htons(ETH_P_8021Q)))
2596 max_len += VLAN_HLEN;
2598 if (skb->len > max_len) {
2599 netif_err(pdata, rx_err, netdev,
2600 "packet length exceeds configured MTU\n");
2605 if (netif_msg_pktdata(pdata))
2606 xgbe_print_pkt(netdev, skb, false);
2608 skb_checksum_none_assert(skb);
2609 if (XGMAC_GET_BITS(packet->attributes,
2610 RX_PACKET_ATTRIBUTES, CSUM_DONE))
2611 skb->ip_summed = CHECKSUM_UNNECESSARY;
2613 if (XGMAC_GET_BITS(packet->attributes,
2614 RX_PACKET_ATTRIBUTES, TNP)) {
2615 skb->encapsulation = 1;
2617 if (XGMAC_GET_BITS(packet->attributes,
2618 RX_PACKET_ATTRIBUTES, TNPCSUM_DONE))
2619 skb->csum_level = 1;
2622 if (XGMAC_GET_BITS(packet->attributes,
2623 RX_PACKET_ATTRIBUTES, VLAN_CTAG))
2624 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2627 if (XGMAC_GET_BITS(packet->attributes,
2628 RX_PACKET_ATTRIBUTES, RX_TSTAMP)) {
2631 nsec = timecounter_cyc2time(&pdata->tstamp_tc,
2633 hwtstamps = skb_hwtstamps(skb);
2634 hwtstamps->hwtstamp = ns_to_ktime(nsec);
2637 if (XGMAC_GET_BITS(packet->attributes,
2638 RX_PACKET_ATTRIBUTES, RSS_HASH))
2639 skb_set_hash(skb, packet->rss_hash,
2640 packet->rss_hash_type);
2643 skb->protocol = eth_type_trans(skb, netdev);
2644 skb_record_rx_queue(skb, channel->queue_index);
2646 napi_gro_receive(napi, skb);
2652 /* Check if we need to save state before leaving */
2653 if (received && (!last || context_next)) {
2654 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
2655 rdata->state_saved = 1;
2656 rdata->state.skb = skb;
2657 rdata->state.len = len;
2658 rdata->state.error = error;
2661 DBGPR("<--xgbe_rx_poll: packet_count = %d\n", packet_count);
2663 return packet_count;
2666 static int xgbe_one_poll(struct napi_struct *napi, int budget)
2668 struct xgbe_channel *channel = container_of(napi, struct xgbe_channel,
2670 struct xgbe_prv_data *pdata = channel->pdata;
2673 DBGPR("-->xgbe_one_poll: budget=%d\n", budget);
2675 /* Cleanup Tx ring first */
2676 xgbe_tx_poll(channel);
2678 /* Process Rx ring next */
2679 processed = xgbe_rx_poll(channel, budget);
2681 /* If we processed everything, we are done */
2682 if ((processed < budget) && napi_complete_done(napi, processed)) {
2683 /* Enable Tx and Rx interrupts */
2684 if (pdata->channel_irq_mode)
2685 xgbe_enable_rx_tx_int(pdata, channel);
2687 enable_irq(channel->dma_irq);
2690 DBGPR("<--xgbe_one_poll: received = %d\n", processed);
2695 static int xgbe_all_poll(struct napi_struct *napi, int budget)
2697 struct xgbe_prv_data *pdata = container_of(napi, struct xgbe_prv_data,
2699 struct xgbe_channel *channel;
2701 int processed, last_processed;
2704 DBGPR("-->xgbe_all_poll: budget=%d\n", budget);
2707 ring_budget = budget / pdata->rx_ring_count;
2709 last_processed = processed;
2711 for (i = 0; i < pdata->channel_count; i++) {
2712 channel = pdata->channel[i];
2714 /* Cleanup Tx ring first */
2715 xgbe_tx_poll(channel);
2717 /* Process Rx ring next */
2718 if (ring_budget > (budget - processed))
2719 ring_budget = budget - processed;
2720 processed += xgbe_rx_poll(channel, ring_budget);
2722 } while ((processed < budget) && (processed != last_processed));
2724 /* If we processed everything, we are done */
2725 if ((processed < budget) && napi_complete_done(napi, processed)) {
2726 /* Enable Tx and Rx interrupts */
2727 xgbe_enable_rx_tx_ints(pdata);
2730 DBGPR("<--xgbe_all_poll: received = %d\n", processed);
2735 void xgbe_dump_tx_desc(struct xgbe_prv_data *pdata, struct xgbe_ring *ring,
2736 unsigned int idx, unsigned int count, unsigned int flag)
2738 struct xgbe_ring_data *rdata;
2739 struct xgbe_ring_desc *rdesc;
2742 rdata = XGBE_GET_DESC_DATA(ring, idx);
2743 rdesc = rdata->rdesc;
2744 netdev_dbg(pdata->netdev,
2745 "TX_NORMAL_DESC[%d %s] = %08x:%08x:%08x:%08x\n", idx,
2746 (flag == 1) ? "QUEUED FOR TX" : "TX BY DEVICE",
2747 le32_to_cpu(rdesc->desc0),
2748 le32_to_cpu(rdesc->desc1),
2749 le32_to_cpu(rdesc->desc2),
2750 le32_to_cpu(rdesc->desc3));
2755 void xgbe_dump_rx_desc(struct xgbe_prv_data *pdata, struct xgbe_ring *ring,
2758 struct xgbe_ring_data *rdata;
2759 struct xgbe_ring_desc *rdesc;
2761 rdata = XGBE_GET_DESC_DATA(ring, idx);
2762 rdesc = rdata->rdesc;
2763 netdev_dbg(pdata->netdev,
2764 "RX_NORMAL_DESC[%d RX BY DEVICE] = %08x:%08x:%08x:%08x\n",
2765 idx, le32_to_cpu(rdesc->desc0), le32_to_cpu(rdesc->desc1),
2766 le32_to_cpu(rdesc->desc2), le32_to_cpu(rdesc->desc3));
2769 void xgbe_print_pkt(struct net_device *netdev, struct sk_buff *skb, bool tx_rx)
2771 struct ethhdr *eth = (struct ethhdr *)skb->data;
2772 unsigned char buffer[128];
2775 netdev_dbg(netdev, "\n************** SKB dump ****************\n");
2777 netdev_dbg(netdev, "%s packet of %d bytes\n",
2778 (tx_rx ? "TX" : "RX"), skb->len);
2780 netdev_dbg(netdev, "Dst MAC addr: %pM\n", eth->h_dest);
2781 netdev_dbg(netdev, "Src MAC addr: %pM\n", eth->h_source);
2782 netdev_dbg(netdev, "Protocol: %#06hx\n", ntohs(eth->h_proto));
2784 for (i = 0; i < skb->len; i += 32) {
2785 unsigned int len = min(skb->len - i, 32U);
2787 hex_dump_to_buffer(&skb->data[i], len, 32, 1,
2788 buffer, sizeof(buffer), false);
2789 netdev_dbg(netdev, " %#06x: %s\n", i, buffer);
2792 netdev_dbg(netdev, "\n************** SKB dump ****************\n");