1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hash.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/mm_types.h>
44 #include <linux/perf_event.h>
45 #include <linux/pm_qos.h>
46 #include <linux/dma-resv.h>
47 #include <linux/shmem_fs.h>
48 #include <linux/stackdepot.h>
49 #include <linux/xarray.h>
51 #include <drm/intel-gtt.h>
52 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
53 #include <drm/drm_gem.h>
54 #include <drm/drm_auth.h>
55 #include <drm/drm_cache.h>
56 #include <drm/drm_util.h>
57 #include <drm/drm_dsc.h>
58 #include <drm/drm_atomic.h>
59 #include <drm/drm_connector.h>
60 #include <drm/i915_mei_hdcp_interface.h>
62 #include "i915_params.h"
64 #include "i915_utils.h"
66 #include "display/intel_bios.h"
67 #include "display/intel_display.h"
68 #include "display/intel_display_power.h"
69 #include "display/intel_dpll_mgr.h"
70 #include "display/intel_dsb.h"
71 #include "display/intel_frontbuffer.h"
72 #include "display/intel_global_state.h"
73 #include "display/intel_gmbus.h"
74 #include "display/intel_opregion.h"
76 #include "gem/i915_gem_context_types.h"
77 #include "gem/i915_gem_shrinker.h"
78 #include "gem/i915_gem_stolen.h"
80 #include "gt/intel_lrc.h"
81 #include "gt/intel_engine.h"
82 #include "gt/intel_gt_types.h"
83 #include "gt/intel_workarounds.h"
84 #include "gt/uc/intel_uc.h"
86 #include "intel_device_info.h"
87 #include "intel_pch.h"
88 #include "intel_runtime_pm.h"
89 #include "intel_memory_region.h"
90 #include "intel_uncore.h"
91 #include "intel_wakeref.h"
92 #include "intel_wopcm.h"
95 #include "i915_gem_gtt.h"
96 #include "i915_gpu_error.h"
97 #include "i915_perf_types.h"
98 #include "i915_request.h"
99 #include "i915_scheduler.h"
100 #include "gt/intel_timeline.h"
101 #include "i915_vma.h"
102 #include "i915_irq.h"
104 #include "intel_region_lmem.h"
106 /* General customization:
109 #define DRIVER_NAME "i915"
110 #define DRIVER_DESC "Intel Graphics"
111 #define DRIVER_DATE "20200715"
112 #define DRIVER_TIMESTAMP 1594811881
114 struct drm_i915_gem_object;
117 * The code assumes that the hpd_pins below have consecutive values and
118 * starting with HPD_PORT_A, the HPD pin associated with any port can be
119 * retrieved by adding the corresponding port (or phy) enum value to
120 * HPD_PORT_A in most cases. For example:
121 * HPD_PORT_C = HPD_PORT_A + PHY_C - PHY_A
125 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
142 #define for_each_hpd_pin(__pin) \
143 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
145 /* Threshold == 5 for long IRQs, 50 for short */
146 #define HPD_STORM_DEFAULT_THRESHOLD 50
148 struct i915_hotplug {
149 struct delayed_work hotplug_work;
151 const u32 *hpd, *pch_hpd;
154 unsigned long last_jiffies;
159 HPD_MARK_DISABLED = 2
161 } stats[HPD_NUM_PINS];
164 struct delayed_work reenable_work;
168 struct work_struct dig_port_work;
170 struct work_struct poll_init_work;
173 unsigned int hpd_storm_threshold;
174 /* Whether or not to count short HPD IRQs in HPD storms */
175 u8 hpd_short_storm_enabled;
178 * if we get a HPD irq from DP and a HPD irq from non-DP
179 * the non-DP HPD could block the workqueue on a mode config
180 * mutex getting, that userspace may have taken. However
181 * userspace is waiting on the DP workqueue to run which is
182 * blocked behind the non-DP one.
184 struct workqueue_struct *dp_wq;
187 #define I915_GEM_GPU_DOMAINS \
188 (I915_GEM_DOMAIN_RENDER | \
189 I915_GEM_DOMAIN_SAMPLER | \
190 I915_GEM_DOMAIN_COMMAND | \
191 I915_GEM_DOMAIN_INSTRUCTION | \
192 I915_GEM_DOMAIN_VERTEX)
194 struct drm_i915_private;
195 struct i915_mm_struct;
196 struct i915_mmu_object;
198 struct drm_i915_file_private {
199 struct drm_i915_private *dev_priv;
202 struct drm_file *file;
208 struct list_head request_list;
211 struct xarray context_xa;
214 unsigned int bsd_engine;
217 * Every context ban increments per client ban score. Also
218 * hangs in short succession increments ban score. If ban threshold
219 * is reached, client is considered banned and submitting more work
220 * will fail. This is a stop gap measure to limit the badly behaving
221 * clients access to gpu. Note that unbannable contexts never increment
222 * the client ban score.
224 #define I915_CLIENT_SCORE_HANG_FAST 1
225 #define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
226 #define I915_CLIENT_SCORE_CONTEXT_BAN 3
227 #define I915_CLIENT_SCORE_BANNED 9
228 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
230 unsigned long hang_timestamp;
233 /* Interface history:
236 * 1.2: Add Power Management
237 * 1.3: Add vblank support
238 * 1.4: Fix cmdbuffer path, add heap destroy
239 * 1.5: Add vblank pipe configuration
240 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
241 * - Support vertical blank on secondary display pipe
243 #define DRIVER_MAJOR 1
244 #define DRIVER_MINOR 6
245 #define DRIVER_PATCHLEVEL 0
247 struct intel_overlay;
248 struct intel_overlay_error_state;
250 struct sdvo_device_mapping {
259 struct intel_connector;
260 struct intel_encoder;
261 struct intel_atomic_state;
262 struct intel_cdclk_config;
263 struct intel_cdclk_state;
264 struct intel_cdclk_vals;
265 struct intel_initial_plane_config;
270 struct drm_i915_display_funcs {
271 void (*get_cdclk)(struct drm_i915_private *dev_priv,
272 struct intel_cdclk_config *cdclk_config);
273 void (*set_cdclk)(struct drm_i915_private *dev_priv,
274 const struct intel_cdclk_config *cdclk_config,
276 int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
277 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
278 enum i9xx_plane_id i9xx_plane);
279 int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
280 int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
281 void (*initial_watermarks)(struct intel_atomic_state *state,
282 struct intel_crtc *crtc);
283 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
284 struct intel_crtc *crtc);
285 void (*optimize_watermarks)(struct intel_atomic_state *state,
286 struct intel_crtc *crtc);
287 int (*compute_global_watermarks)(struct intel_atomic_state *state);
288 void (*update_wm)(struct intel_crtc *crtc);
289 int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
290 u8 (*calc_voltage_level)(int cdclk);
291 /* Returns the active state of the crtc, and if the crtc is active,
292 * fills out the pipe-config with the hw state. */
293 bool (*get_pipe_config)(struct intel_crtc *,
294 struct intel_crtc_state *);
295 void (*get_initial_plane_config)(struct intel_crtc *,
296 struct intel_initial_plane_config *);
297 int (*crtc_compute_clock)(struct intel_crtc *crtc,
298 struct intel_crtc_state *crtc_state);
299 void (*crtc_enable)(struct intel_atomic_state *state,
300 struct intel_crtc *crtc);
301 void (*crtc_disable)(struct intel_atomic_state *state,
302 struct intel_crtc *crtc);
303 void (*commit_modeset_enables)(struct intel_atomic_state *state);
304 void (*commit_modeset_disables)(struct intel_atomic_state *state);
305 void (*audio_codec_enable)(struct intel_encoder *encoder,
306 const struct intel_crtc_state *crtc_state,
307 const struct drm_connector_state *conn_state);
308 void (*audio_codec_disable)(struct intel_encoder *encoder,
309 const struct intel_crtc_state *old_crtc_state,
310 const struct drm_connector_state *old_conn_state);
311 void (*fdi_link_train)(struct intel_crtc *crtc,
312 const struct intel_crtc_state *crtc_state);
313 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
314 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
315 /* clock updates for mode set */
317 /* render clock increase/decrease */
318 /* display clock increase/decrease */
319 /* pll clock increase/decrease */
321 int (*color_check)(struct intel_crtc_state *crtc_state);
323 * Program double buffered color management registers during
324 * vblank evasion. The registers should then latch during the
325 * next vblank start, alongside any other double buffered registers
326 * involved with the same commit.
328 void (*color_commit)(const struct intel_crtc_state *crtc_state);
330 * Load LUTs (and other single buffered color management
331 * registers). Will (hopefully) be called during the vblank
332 * following the latching of any double buffered registers
333 * involved with the same commit.
335 void (*load_luts)(const struct intel_crtc_state *crtc_state);
336 void (*read_luts)(struct intel_crtc_state *crtc_state);
340 struct work_struct work;
342 u32 required_version;
343 u32 max_fw_size; /* bytes */
345 u32 dmc_fw_size; /* dwords */
348 i915_reg_t mmioaddr[20];
353 intel_wakeref_t wakeref;
356 enum i915_cache_level {
358 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
359 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
360 caches, eg sampler/render caches, and the
361 large Last-Level-Cache. LLC is coherent with
362 the CPU, but L3 is only visible to the GPU. */
363 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
366 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
369 /* This is always the inner lock when overlapping with struct_mutex and
370 * it's the outer lock when overlapping with stolen_lock. */
373 unsigned int possible_framebuffer_bits;
374 unsigned int busy_bits;
375 struct intel_crtc *crtc;
377 struct drm_mm_node compressed_fb;
378 struct drm_mm_node *compressed_llb;
386 bool underrun_detected;
387 struct work_struct underrun_work;
390 * Due to the atomic rules we can't access some structures without the
391 * appropriate locking, so we cache information here in order to avoid
394 struct intel_fbc_state_cache {
396 unsigned int mode_flags;
397 u32 hsw_bdw_pixel_rate;
401 unsigned int rotation;
406 * Display surface base address adjustement for
407 * pageflips. Note that on gen4+ this only adjusts up
408 * to a tile, offsets within a tile are handled in
409 * the hw itself (with the TILEOFF register).
414 u16 pixel_blend_mode;
418 const struct drm_format_info *format;
423 unsigned int fence_y_offset;
424 u16 gen9_wa_cfb_stride;
430 * This structure contains everything that's relevant to program the
431 * hardware registers. When we want to figure out if we need to disable
432 * and re-enable FBC for a new configuration we just check if there's
433 * something different in the struct. The genx_fbc_activate functions
434 * are supposed to read from it in order to program the registers.
436 struct intel_fbc_reg_params {
439 enum i9xx_plane_id i9xx_plane;
443 const struct drm_format_info *format;
449 unsigned int fence_y_offset;
450 u16 gen9_wa_cfb_stride;
456 const char *no_fbc_reason;
460 * HIGH_RR is the highest eDP panel refresh rate read from EDID
461 * LOW_RR is the lowest eDP panel refresh rate found from EDID
462 * parsing for same resolution.
464 enum drrs_refresh_rate_type {
467 DRRS_MAX_RR, /* RR count */
470 enum drrs_support_type {
471 DRRS_NOT_SUPPORTED = 0,
472 STATIC_DRRS_SUPPORT = 1,
473 SEAMLESS_DRRS_SUPPORT = 2
479 struct delayed_work work;
481 unsigned busy_frontbuffer_bits;
482 enum drrs_refresh_rate_type refresh_rate_type;
483 enum drrs_support_type type;
489 #define I915_PSR_DEBUG_MODE_MASK 0x0f
490 #define I915_PSR_DEBUG_DEFAULT 0x00
491 #define I915_PSR_DEBUG_DISABLE 0x01
492 #define I915_PSR_DEBUG_ENABLE 0x02
493 #define I915_PSR_DEBUG_FORCE_PSR1 0x03
494 #define I915_PSR_DEBUG_IRQ 0x10
501 enum transcoder transcoder;
503 struct work_struct work;
504 unsigned busy_frontbuffer_bits;
505 bool sink_psr2_support;
507 bool colorimetry_support;
509 u8 sink_sync_latency;
510 ktime_t last_entry_attempt;
512 bool sink_not_reliable;
514 u16 su_x_granularity;
516 u32 dc3co_exit_delay;
517 struct delayed_work dc3co_work;
518 bool force_mode_changed;
519 struct drm_dp_vsc_sdp vsc;
522 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
523 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
524 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
525 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
526 #define QUIRK_INCREASE_T12_DELAY (1<<6)
527 #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
530 struct intel_fbc_work;
533 struct i2c_adapter adapter;
534 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
538 struct i2c_algo_bit_data bit_algo;
539 struct drm_i915_private *dev_priv;
542 struct i915_suspend_saved_registers {
545 u32 saveCACHE_MODE_0;
546 u32 saveMI_ARB_STATE;
550 u32 savePCH_PORT_HOTPLUG;
554 struct vlv_s0ix_state;
556 #define MAX_L3_SLICES 2
557 struct intel_l3_parity {
558 u32 *remap_info[MAX_L3_SLICES];
559 struct work_struct error_work;
564 /** Memory allocator for GTT stolen memory */
565 struct drm_mm stolen;
566 /** Protects the usage of the GTT stolen memory allocator. This is
567 * always the inner lock when overlapping with struct_mutex. */
568 struct mutex stolen_lock;
570 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
574 * List of objects which are purgeable.
576 struct list_head purge_list;
579 * List of objects which have allocated pages and are shrinkable.
581 struct list_head shrink_list;
584 * List of objects which are pending destruction.
586 struct llist_head free_list;
587 struct work_struct free_work;
589 * Count of objects pending destructions. Used to skip needlessly
590 * waiting on an RCU barrier if no objects are waiting to be freed.
595 * Small stash of WC pages
597 struct pagestash wc_stash;
600 * tmpfs instance used for shmem backed objects
602 struct vfsmount *gemfs;
604 struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];
606 struct notifier_block oom_notifier;
607 struct notifier_block vmap_notifier;
608 struct shrinker shrinker;
611 * Workqueue to fault in userptr pages, flushed by the execbuf
612 * when required but otherwise left to userspace to try again
615 struct workqueue_struct *userptr_wq;
617 /* shrinker accounting, also useful for userland debugging */
622 #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
624 unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
627 static inline unsigned long
628 i915_fence_timeout(const struct drm_i915_private *i915)
630 return i915_fence_context_timeout(i915, U64_MAX);
633 /* Amount of SAGV/QGV points, BSpec precisely defines this */
634 #define I915_NUM_QGV_POINTS 8
636 struct ddi_vbt_port_info {
637 /* Non-NULL if port present. */
638 const struct child_device_config *child;
642 /* This is an index in the HDMI/DVI DDI buffer translation table. */
644 u8 hdmi_level_shift_set:1;
650 u8 supports_typec_usb:1;
653 u8 alternate_aux_channel;
654 u8 alternate_ddc_pin;
658 int dp_max_link_rate; /* 0 for not limited by VBT */
661 enum psr_lines_to_wait {
662 PSR_0_LINES_TO_WAIT = 0,
668 struct intel_vbt_data {
669 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
670 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
673 unsigned int int_tv_support:1;
674 unsigned int lvds_dither:1;
675 unsigned int int_crt_support:1;
676 unsigned int lvds_use_ssc:1;
677 unsigned int int_lvds_support:1;
678 unsigned int display_clock_mode:1;
679 unsigned int fdi_rx_polarity_inverted:1;
680 unsigned int panel_type:4;
682 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
683 enum drm_panel_orientation orientation;
685 enum drrs_support_type drrs_type;
695 struct edp_power_seq pps;
702 bool require_aux_wakeup;
704 enum psr_lines_to_wait lines_to_wait;
705 int tp1_wakeup_time_us;
706 int tp2_tp3_wakeup_time_us;
707 int psr2_tp2_tp3_wakeup_time_us;
714 u8 min_brightness; /* min_brightness/255 of max */
715 u8 controller; /* brightness controller number */
716 enum intel_backlight_type type;
722 struct mipi_config *config;
723 struct mipi_pps_data *pps;
729 const u8 *sequence[MIPI_SEQ_MAX];
730 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
731 enum drm_panel_orientation orientation;
736 struct list_head display_devices;
738 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
739 struct sdvo_device_mapping sdvo_mappings[2];
742 enum intel_ddb_partitioning {
744 INTEL_DDB_PART_5_6, /* IVB+ */
747 struct ilk_wm_values {
752 enum intel_ddb_partitioning partitioning;
756 u16 plane[I915_MAX_PLANES];
766 struct vlv_wm_ddl_values {
767 u8 plane[I915_MAX_PLANES];
770 struct vlv_wm_values {
771 struct g4x_pipe_wm pipe[3];
773 struct vlv_wm_ddl_values ddl[3];
778 struct g4x_wm_values {
779 struct g4x_pipe_wm pipe[2];
781 struct g4x_sr_wm hpll;
787 struct skl_ddb_entry {
788 u16 start, end; /* in number of blocks, 'end' is exclusive */
791 static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
793 return entry->end - entry->start;
796 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
797 const struct skl_ddb_entry *e2)
799 if (e1->start == e2->start && e1->end == e2->end)
805 struct i915_frontbuffer_tracking {
809 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
816 struct i915_virtual_gpu {
817 struct mutex lock; /* serialises sending of g2v_notify command pkts */
822 struct intel_cdclk_config {
823 unsigned int cdclk, vco, ref, bypass;
827 struct i915_selftest_stash {
831 struct drm_i915_private {
832 struct drm_device drm;
834 /* FIXME: Device release actions should all be moved to drmm_ */
837 /* i915 device parameters */
838 struct i915_params params;
840 const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
841 struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
842 struct intel_driver_caps caps;
845 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
846 * end of stolen which we can optionally use to create GEM objects
847 * backed by stolen memory. Note that stolen_usable_size tells us
848 * exactly how much of this we are actually allowed to use, given that
849 * some portion of it is in fact reserved for use by hardware functions.
853 * Reseved portion of Data Stolen Memory
855 struct resource dsm_reserved;
858 * Stolen memory is segmented in hardware with different portions
859 * offlimits to certain functions.
861 * The drm_mm is initialised to the total accessible range, as found
862 * from the PCI config. On Broadwell+, this is further restricted to
863 * avoid the first page! The upper end of stolen memory is reserved for
864 * hardware functions and similarly removed from the accessible range.
866 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
868 struct intel_uncore uncore;
869 struct intel_uncore_mmio_debug mmio_debug;
871 struct i915_virtual_gpu vgpu;
873 struct intel_gvt *gvt;
875 struct intel_wopcm wopcm;
877 struct intel_csr csr;
879 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
881 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
882 * controller on different i2c buses. */
883 struct mutex gmbus_mutex;
886 * Base address of where the gmbus and gpio blocks are located (either
887 * on PCH or on SoC for platforms without PCH).
891 u32 hsw_psr_mmio_adjust;
893 /* MMIO base address for MIPI regs */
898 wait_queue_head_t gmbus_wait_queue;
900 struct pci_dev *bridge_dev;
902 struct rb_root uabi_engines;
904 struct resource mch_res;
906 /* protects the irq masks */
909 bool display_irqs_enabled;
911 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
912 struct pm_qos_request pm_qos;
914 /* Sideband mailbox protection */
915 struct mutex sb_lock;
916 struct pm_qos_request sb_qos;
918 /** Cached value of IMR to avoid reads in updating the bitfield */
921 u32 de_irq_mask[I915_MAX_PIPES];
923 u32 pipestat_irq_mask[I915_MAX_PIPES];
925 struct i915_hotplug hotplug;
926 struct intel_fbc fbc;
927 struct i915_drrs drrs;
928 struct intel_opregion opregion;
929 struct intel_vbt_data vbt;
931 bool preserve_bios_swizzle;
934 struct intel_overlay *overlay;
936 /* backlight registers and fields in struct intel_panel */
937 struct mutex backlight_lock;
939 /* protects panel power sequencer state */
940 struct mutex pps_mutex;
942 unsigned int fsb_freq, mem_freq, is_ddr3;
943 unsigned int skl_preferred_vco_freq;
944 unsigned int max_cdclk_freq;
946 unsigned int max_dotclk_freq;
947 unsigned int hpll_freq;
948 unsigned int fdi_pll_freq;
949 unsigned int czclk_freq;
952 /* The current hardware cdclk configuration */
953 struct intel_cdclk_config hw;
955 /* cdclk, divider, and ratio table from bspec */
956 const struct intel_cdclk_vals *table;
958 struct intel_global_obj obj;
962 /* The current hardware dbuf configuration */
965 struct intel_global_obj obj;
969 * wq - Driver workqueue for GEM.
971 * NOTE: Work items scheduled here are not allowed to grab any modeset
972 * locks, for otherwise the flushing done in the pageflip code will
973 * result in deadlocks.
975 struct workqueue_struct *wq;
977 /* ordered wq for modesets */
978 struct workqueue_struct *modeset_wq;
979 /* unbound hipri wq for page flips/plane updates */
980 struct workqueue_struct *flip_wq;
982 /* Display functions */
983 struct drm_i915_display_funcs display;
985 /* PCH chipset type */
986 enum intel_pch pch_type;
987 unsigned short pch_id;
989 unsigned long quirks;
991 struct drm_atomic_state *modeset_restore_state;
992 struct drm_modeset_acquire_ctx reset_ctx;
994 struct i915_ggtt ggtt; /* VM representing the global address space */
996 struct i915_gem_mm mm;
997 DECLARE_HASHTABLE(mm_structs, 7);
1000 /* Kernel Modesetting */
1002 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1003 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1006 * dpll and cdclk state is protected by connection_mutex
1007 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
1008 * Must be global rather than per dpll, because on some platforms plls
1014 int num_shared_dpll;
1015 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1016 const struct intel_dpll_mgr *mgr;
1024 struct list_head global_obj_list;
1027 * For reading active_pipes holding any crtc lock is
1028 * sufficient, for writing must hold all of them.
1032 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1034 struct i915_wa_list gt_wa_list;
1036 struct i915_frontbuffer_tracking fb_tracking;
1038 struct intel_atomic_helper {
1039 struct llist_head free_list;
1040 struct work_struct free_work;
1043 bool mchbar_need_disable;
1045 struct intel_l3_parity l3_parity;
1049 * Cannot be determined by PCIID. You must always read a register.
1053 struct i915_power_domains power_domains;
1055 struct i915_psr psr;
1057 struct i915_gpu_error gpu_error;
1059 struct drm_i915_gem_object *vlv_pctx;
1061 /* list of fbdev register on this device */
1062 struct intel_fbdev *fbdev;
1063 struct work_struct fbdev_suspend_work;
1065 struct drm_property *broadcast_rgb_property;
1066 struct drm_property *force_audio_property;
1068 /* hda/i915 audio component */
1069 struct i915_audio_component *audio_component;
1070 bool audio_component_registered;
1072 * av_mutex - mutex for audio/video sync
1075 struct mutex av_mutex;
1076 int audio_power_refcount;
1077 u32 audio_freq_cntrl;
1081 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1082 u32 chv_phy_control;
1084 * Shadows for CHV DPLL_MD regs to keep the state
1085 * checker somewhat working in the presence hardware
1086 * crappiness (can't read out DPLL_MD for pipes B & C).
1088 u32 chv_dpll_md[I915_MAX_PIPES];
1092 bool power_domains_suspended;
1093 struct i915_suspend_saved_registers regfile;
1094 struct vlv_s0ix_state *vlv_s0ix_state;
1097 I915_SAGV_UNKNOWN = 0,
1100 I915_SAGV_NOT_CONTROLLED
1103 u32 sagv_block_time_us;
1107 * Raw watermark latency values:
1108 * in 0.1us units for WM0,
1109 * in 0.5us units for WM1+.
1118 * Raw watermark memory latency values
1119 * for SKL for all 8 levels
1124 /* current hardware state */
1126 struct ilk_wm_values hw;
1127 struct vlv_wm_values vlv;
1128 struct g4x_wm_values g4x;
1134 * Should be held around atomic WM register writing; also
1135 * protects * intel_crtc->wm.active and
1136 * crtc_state->wm.need_postvbl_update.
1138 struct mutex wm_mutex;
1141 * Set during HW readout of watermarks/DDB. Some platforms
1142 * need to know when we're still using BIOS-provided values
1143 * (which we don't fully trust).
1145 * FIXME get rid of this.
1147 bool distrust_bios_wm;
1156 bool symmetric_memory;
1157 enum intel_dram_type {
1166 struct intel_bw_info {
1167 /* for each QGV point */
1168 unsigned int deratedbw[I915_NUM_QGV_POINTS];
1173 struct intel_global_obj bw_obj;
1175 struct intel_runtime_pm runtime_pm;
1177 struct i915_perf perf;
1179 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1183 struct i915_gem_contexts {
1184 spinlock_t lock; /* locks list */
1185 struct list_head list;
1187 struct llist_head free_list;
1188 struct work_struct free_work;
1192 * We replace the local file with a global mappings as the
1193 * backing storage for the mmap is on the device and not
1194 * on the struct file, and we do not want to prolong the
1195 * lifetime of the local fd. To minimise the number of
1196 * anonymous inodes we create, we use a global singleton to
1197 * share the global mapping.
1199 struct file *mmap_singleton;
1204 /* For i915gm/i945gm vblank irq workaround */
1207 /* perform PHY state sanity checks? */
1208 bool chv_phy_assert[2];
1212 /* Used to save the pipe-to-encoder mapping for audio */
1213 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1215 /* necessary resource sharing with HDMI LPE audio driver. */
1217 struct platform_device *platdev;
1221 struct i915_pmu pmu;
1223 struct i915_hdcp_comp_master *hdcp_master;
1224 bool hdcp_comp_added;
1226 /* Mutex to protect the above hdcp component related values. */
1227 struct mutex hdcp_comp_mutex;
1229 I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)
1232 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1233 * will be rejected. Instead look for a better place.
1237 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1239 return container_of(dev, struct drm_i915_private, drm);
1242 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
1244 return dev_get_drvdata(kdev);
1247 static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
1249 return pci_get_drvdata(pdev);
1252 /* Simple iterator over all initialised engines */
1253 #define for_each_engine(engine__, dev_priv__, id__) \
1255 (id__) < I915_NUM_ENGINES; \
1257 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1259 /* Iterator over subset of engines selected by mask */
1260 #define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1261 for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1263 ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1266 #define rb_to_uabi_engine(rb) \
1267 rb_entry_safe(rb, struct intel_engine_cs, uabi_node)
1269 #define for_each_uabi_engine(engine__, i915__) \
1270 for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
1272 (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1274 #define for_each_uabi_class_engine(engine__, class__, i915__) \
1275 for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
1276 (engine__) && (engine__)->uabi_class == (class__); \
1277 (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1279 #define I915_GTT_OFFSET_NONE ((u32)-1)
1282 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1283 * considered to be the frontbuffer for the given plane interface-wise. This
1284 * doesn't mean that the hw necessarily already scans it out, but that any
1285 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1287 * We have one bit per pipe and per scanout plane type.
1289 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1290 #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1291 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1292 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1293 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1295 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1296 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1297 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1298 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
1299 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1301 #define INTEL_INFO(dev_priv) (&(dev_priv)->__info)
1302 #define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime)
1303 #define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
1305 #define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen)
1306 #define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id)
1308 #define REVID_FOREVER 0xff
1309 #define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
1311 #define INTEL_GEN_MASK(s, e) ( \
1312 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
1313 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
1314 GENMASK((e) - 1, (s) - 1))
1316 /* Returns true if Gen is in inclusive range [Start, End] */
1317 #define IS_GEN_RANGE(dev_priv, s, e) \
1318 (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1320 #define IS_GEN(dev_priv, n) \
1321 (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1322 INTEL_INFO(dev_priv)->gen == (n))
1324 #define HAS_DSB(dev_priv) (INTEL_INFO(dev_priv)->display.has_dsb)
1327 * Return true if revision is in range [since,until] inclusive.
1329 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
1331 #define IS_REVID(p, since, until) \
1332 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
1334 static __always_inline unsigned int
1335 __platform_mask_index(const struct intel_runtime_info *info,
1336 enum intel_platform p)
1338 const unsigned int pbits =
1339 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1341 /* Expand the platform_mask array if this fails. */
1342 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1343 pbits * ARRAY_SIZE(info->platform_mask));
1348 static __always_inline unsigned int
1349 __platform_mask_bit(const struct intel_runtime_info *info,
1350 enum intel_platform p)
1352 const unsigned int pbits =
1353 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1355 return p % pbits + INTEL_SUBPLATFORM_BITS;
1359 intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
1361 const unsigned int pi = __platform_mask_index(info, p);
1363 return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
1366 static __always_inline bool
1367 IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
1369 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1370 const unsigned int pi = __platform_mask_index(info, p);
1371 const unsigned int pb = __platform_mask_bit(info, p);
1373 BUILD_BUG_ON(!__builtin_constant_p(p));
1375 return info->platform_mask[pi] & BIT(pb);
1378 static __always_inline bool
1379 IS_SUBPLATFORM(const struct drm_i915_private *i915,
1380 enum intel_platform p, unsigned int s)
1382 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1383 const unsigned int pi = __platform_mask_index(info, p);
1384 const unsigned int pb = __platform_mask_bit(info, p);
1385 const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
1386 const u32 mask = info->platform_mask[pi];
1388 BUILD_BUG_ON(!__builtin_constant_p(p));
1389 BUILD_BUG_ON(!__builtin_constant_p(s));
1390 BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
1392 /* Shift and test on the MSB position so sign flag can be used. */
1393 return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
1396 #define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile)
1397 #define IS_DGFX(dev_priv) (INTEL_INFO(dev_priv)->is_dgfx)
1399 #define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
1400 #define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
1401 #define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
1402 #define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
1403 #define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
1404 #define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
1405 #define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
1406 #define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
1407 #define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
1408 #define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
1409 #define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
1410 #define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
1411 #define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
1412 #define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
1413 #define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
1414 #define IS_IRONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
1415 #define IS_IRONLAKE_M(dev_priv) \
1416 (IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1417 #define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1418 #define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
1419 INTEL_INFO(dev_priv)->gt == 1)
1420 #define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
1421 #define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
1422 #define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
1423 #define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
1424 #define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
1425 #define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
1426 #define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
1427 #define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
1428 #define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1429 #define IS_COMETLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1430 #define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1431 #define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1432 #define IS_ELKHARTLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1433 #define IS_TIGERLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1434 #define IS_ROCKETLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1435 #define IS_DG1(dev_priv) IS_PLATFORM(dev_priv, INTEL_DG1)
1436 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
1437 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1438 #define IS_BDW_ULT(dev_priv) \
1439 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
1440 #define IS_BDW_ULX(dev_priv) \
1441 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1442 #define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
1443 INTEL_INFO(dev_priv)->gt == 3)
1444 #define IS_HSW_ULT(dev_priv) \
1445 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1446 #define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
1447 INTEL_INFO(dev_priv)->gt == 3)
1448 #define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \
1449 INTEL_INFO(dev_priv)->gt == 1)
1450 /* ULX machines are also considered ULT. */
1451 #define IS_HSW_ULX(dev_priv) \
1452 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
1453 #define IS_SKL_ULT(dev_priv) \
1454 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
1455 #define IS_SKL_ULX(dev_priv) \
1456 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
1457 #define IS_KBL_ULT(dev_priv) \
1458 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
1459 #define IS_KBL_ULX(dev_priv) \
1460 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1461 #define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
1462 INTEL_INFO(dev_priv)->gt == 2)
1463 #define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
1464 INTEL_INFO(dev_priv)->gt == 3)
1465 #define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
1466 INTEL_INFO(dev_priv)->gt == 4)
1467 #define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
1468 INTEL_INFO(dev_priv)->gt == 2)
1469 #define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
1470 INTEL_INFO(dev_priv)->gt == 3)
1471 #define IS_CFL_ULT(dev_priv) \
1472 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1473 #define IS_CFL_ULX(dev_priv) \
1474 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1475 #define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
1476 INTEL_INFO(dev_priv)->gt == 2)
1477 #define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
1478 INTEL_INFO(dev_priv)->gt == 3)
1480 #define IS_CML_ULT(dev_priv) \
1481 IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
1482 #define IS_CML_ULX(dev_priv) \
1483 IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
1484 #define IS_CML_GT2(dev_priv) (IS_COMETLAKE(dev_priv) && \
1485 INTEL_INFO(dev_priv)->gt == 2)
1487 #define IS_CNL_WITH_PORT_F(dev_priv) \
1488 IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
1489 #define IS_ICL_WITH_PORT_F(dev_priv) \
1490 IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1492 #define SKL_REVID_A0 0x0
1493 #define SKL_REVID_B0 0x1
1494 #define SKL_REVID_C0 0x2
1495 #define SKL_REVID_D0 0x3
1496 #define SKL_REVID_E0 0x4
1497 #define SKL_REVID_F0 0x5
1498 #define SKL_REVID_G0 0x6
1499 #define SKL_REVID_H0 0x7
1501 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
1503 #define BXT_REVID_A0 0x0
1504 #define BXT_REVID_A1 0x1
1505 #define BXT_REVID_B0 0x3
1506 #define BXT_REVID_B_LAST 0x8
1507 #define BXT_REVID_C0 0x9
1509 #define IS_BXT_REVID(dev_priv, since, until) \
1510 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1512 #define KBL_REVID_A0 0x0
1513 #define KBL_REVID_B0 0x1
1514 #define KBL_REVID_C0 0x2
1515 #define KBL_REVID_D0 0x3
1516 #define KBL_REVID_E0 0x4
1518 #define IS_KBL_REVID(dev_priv, since, until) \
1519 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
1521 #define GLK_REVID_A0 0x0
1522 #define GLK_REVID_A1 0x1
1523 #define GLK_REVID_A2 0x2
1524 #define GLK_REVID_B0 0x3
1526 #define IS_GLK_REVID(dev_priv, since, until) \
1527 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
1529 #define CNL_REVID_A0 0x0
1530 #define CNL_REVID_B0 0x1
1531 #define CNL_REVID_C0 0x2
1533 #define IS_CNL_REVID(p, since, until) \
1534 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
1536 #define ICL_REVID_A0 0x0
1537 #define ICL_REVID_A2 0x1
1538 #define ICL_REVID_B0 0x3
1539 #define ICL_REVID_B2 0x4
1540 #define ICL_REVID_C0 0x5
1542 #define IS_ICL_REVID(p, since, until) \
1543 (IS_ICELAKE(p) && IS_REVID(p, since, until))
1545 #define EHL_REVID_A0 0x0
1547 #define IS_EHL_REVID(p, since, until) \
1548 (IS_ELKHARTLAKE(p) && IS_REVID(p, since, until))
1550 #define TGL_REVID_A0 0x0
1551 #define TGL_REVID_B0 0x1
1552 #define TGL_REVID_C0 0x2
1554 #define IS_TGL_REVID(p, since, until) \
1555 (IS_TIGERLAKE(p) && IS_REVID(p, since, until))
1557 #define RKL_REVID_A0 0x0
1558 #define RKL_REVID_B0 0x1
1559 #define RKL_REVID_C0 0x4
1561 #define IS_RKL_REVID(p, since, until) \
1562 (IS_ROCKETLAKE(p) && IS_REVID(p, since, until))
1564 #define DG1_REVID_A0 0x0
1565 #define DG1_REVID_B0 0x1
1567 #define IS_DG1_REVID(p, since, until) \
1568 (IS_DG1(p) && IS_REVID(p, since, until))
1570 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
1571 #define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
1572 #define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1574 #define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1575 #define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1577 #define ENGINE_INSTANCES_MASK(gt, first, count) ({ \
1578 unsigned int first__ = (first); \
1579 unsigned int count__ = (count); \
1580 ((gt)->info.engine_mask & \
1581 GENMASK(first__ + count__ - 1, first__)) >> first__; \
1583 #define VDBOX_MASK(gt) \
1584 ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
1585 #define VEBOX_MASK(gt) \
1586 ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1589 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
1590 * All later gens can run the final buffer from the ppgtt
1592 #define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)
1594 #define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
1595 #define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
1596 #define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb)
1597 #define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1598 #define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
1599 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1601 #define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
1603 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1604 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1605 #define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1606 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1607 #define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1608 (INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1610 #define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)
1612 #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
1614 #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1615 #define HAS_PPGTT(dev_priv) \
1616 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
1617 #define HAS_FULL_PPGTT(dev_priv) \
1618 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
1620 #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
1621 GEM_BUG_ON((sizes) == 0); \
1622 ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1625 #define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay)
1626 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1627 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1629 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1630 #define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
1632 #define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv) \
1633 (IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))
1635 /* WaRsDisableCoarsePowerGating:skl,cnl */
1636 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1637 (IS_CANNONLAKE(dev_priv) || \
1638 IS_SKL_GT3(dev_priv) || \
1639 IS_SKL_GT4(dev_priv))
1641 #define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
1642 #define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
1643 IS_GEMINILAKE(dev_priv) || \
1644 IS_KABYLAKE(dev_priv))
1646 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1647 * rows, which changed the alignment requirements and fence programming.
1649 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1650 !(IS_I915G(dev_priv) || \
1651 IS_I915GM(dev_priv)))
1652 #define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
1653 #define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
1655 #define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
1656 #define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
1657 #define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1659 #define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1661 #define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst)
1663 #define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi)
1664 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
1665 #define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
1666 #define HAS_PSR_HW_TRACKING(dev_priv) \
1667 (INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1668 #define HAS_TRANSCODER(dev_priv, trans) ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1670 #define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
1671 #define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p)
1672 #define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
1674 #define HAS_RPS(dev_priv) (INTEL_INFO(dev_priv)->has_rps)
1676 #define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr)
1678 #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
1679 #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1681 #define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc)
1683 #define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1684 #define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1686 #define HAS_GT_UC(dev_priv) (INTEL_INFO(dev_priv)->has_gt_uc)
1688 #define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
1690 #define HAS_GLOBAL_MOCS_REGISTERS(dev_priv) (INTEL_INFO(dev_priv)->has_global_mocs)
1693 #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1695 #define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1697 /* DPF == dynamic parity feature */
1698 #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1699 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
1700 2 : HAS_L3_DPF(dev_priv))
1702 #define GT_FREQUENCY_MULTIPLIER 50
1703 #define GEN9_FREQ_SCALER 3
1705 #define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1707 #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1709 /* Only valid when HAS_DISPLAY() is true */
1710 #define INTEL_DISPLAY_ENABLED(dev_priv) \
1711 (drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1713 static inline bool intel_vtd_active(void)
1715 #ifdef CONFIG_INTEL_IOMMU
1716 if (intel_iommu_gfx_mapped)
1722 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
1724 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
1728 intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
1730 return IS_BROXTON(dev_priv) && intel_vtd_active();
1734 extern const struct dev_pm_ops i915_pm_ops;
1736 int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1737 void i915_driver_remove(struct drm_i915_private *i915);
1739 int i915_resume_switcheroo(struct drm_i915_private *i915);
1740 int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1742 int i915_getparam_ioctl(struct drm_device *dev, void *data,
1743 struct drm_file *file_priv);
1746 int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
1747 void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1748 void i915_gem_init_early(struct drm_i915_private *dev_priv);
1749 void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1750 int i915_gem_freeze(struct drm_i915_private *dev_priv);
1751 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
1753 struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);
1755 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
1758 * A single pass should suffice to release all the freed objects (along
1759 * most call paths) , but be a little more paranoid in that freeing
1760 * the objects does take a little amount of time, during which the rcu
1761 * callbacks could have added new objects into the freed list, and
1762 * armed the work again.
1764 while (atomic_read(&i915->mm.free_count)) {
1765 flush_work(&i915->mm.free_work);
1770 static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
1773 * Similar to objects above (see i915_gem_drain_freed-objects), in
1774 * general we have workers that are armed by RCU and then rearm
1775 * themselves in their callbacks. To be paranoid, we need to
1776 * drain the workqueue a second time after waiting for the RCU
1777 * grace period so that we catch work queued via RCU from the first
1778 * pass. As neither drain_workqueue() nor flush_workqueue() report
1779 * a result, we make an assumption that we only don't require more
1780 * than 3 passes to catch all _recursive_ RCU delayed work.
1785 flush_workqueue(i915->wq);
1787 i915_gem_drain_freed_objects(i915);
1789 drain_workqueue(i915->wq);
1792 struct i915_vma * __must_check
1793 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
1794 const struct i915_ggtt_view *view,
1799 int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
1800 unsigned long flags);
1801 #define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1802 #define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1803 #define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1805 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
1807 int i915_gem_dumb_create(struct drm_file *file_priv,
1808 struct drm_device *dev,
1809 struct drm_mode_create_dumb *args);
1811 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1813 static inline u32 i915_reset_count(struct i915_gpu_error *error)
1815 return atomic_read(&error->reset_count);
1818 static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1819 const struct intel_engine_cs *engine)
1821 return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1824 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1825 void i915_gem_driver_register(struct drm_i915_private *i915);
1826 void i915_gem_driver_unregister(struct drm_i915_private *i915);
1827 void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1828 void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1829 void i915_gem_suspend(struct drm_i915_private *dev_priv);
1830 void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1831 void i915_gem_resume(struct drm_i915_private *dev_priv);
1833 int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1834 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1836 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1837 enum i915_cache_level cache_level);
1839 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1840 struct dma_buf *dma_buf);
1842 struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1844 static inline struct i915_gem_context *
1845 __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
1847 return xa_load(&file_priv->context_xa, id);
1850 static inline struct i915_gem_context *
1851 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
1853 struct i915_gem_context *ctx;
1856 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
1857 if (ctx && !kref_get_unless_zero(&ctx->ref))
1864 /* i915_gem_evict.c */
1865 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1866 u64 min_size, u64 alignment,
1867 unsigned long color,
1870 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
1871 struct drm_mm_node *node,
1872 unsigned int flags);
1873 int i915_gem_evict_vm(struct i915_address_space *vm);
1875 /* i915_gem_internal.c */
1876 struct drm_i915_gem_object *
1877 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1880 /* i915_gem_tiling.c */
1881 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1883 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1885 return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1886 i915_gem_object_is_tiled(obj);
1889 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
1890 unsigned int tiling, unsigned int stride);
1891 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
1892 unsigned int tiling, unsigned int stride);
1894 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1896 /* i915_cmd_parser.c */
1897 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1898 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1899 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1900 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1901 struct i915_vma *batch,
1904 struct i915_vma *shadow,
1906 #define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1908 /* intel_device_info.c */
1909 static inline struct intel_device_info *
1910 mkwrite_device_info(struct drm_i915_private *dev_priv)
1912 return (struct intel_device_info *)INTEL_INFO(dev_priv);
1915 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file);
1918 #define __I915_REG_OP(op__, dev_priv__, ...) \
1919 intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1921 #define I915_READ(reg__) __I915_REG_OP(read, dev_priv, (reg__))
1922 #define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1924 #define POSTING_READ(reg__) __I915_REG_OP(posting_read, dev_priv, (reg__))
1926 /* These are untraced mmio-accessors that are only valid to be used inside
1927 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1930 * Think twice, and think again, before using these.
1932 * As an example, these accessors can possibly be used between:
1934 * spin_lock_irq(&dev_priv->uncore.lock);
1935 * intel_uncore_forcewake_get__locked();
1939 * intel_uncore_forcewake_put__locked();
1940 * spin_unlock_irq(&dev_priv->uncore.lock);
1943 * Note: some registers may not need forcewake held, so
1944 * intel_uncore_forcewake_{get,put} can be omitted, see
1945 * intel_uncore_forcewake_for_reg().
1947 * Certain architectures will die if the same cacheline is concurrently accessed
1948 * by different clients (e.g. on Ivybridge). Access to registers should
1949 * therefore generally be serialised, by either the dev_priv->uncore.lock or
1950 * a more localised lock guarding all access to that bank of registers.
1952 #define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
1953 #define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
1956 int remap_io_mapping(struct vm_area_struct *vma,
1957 unsigned long addr, unsigned long pfn, unsigned long size,
1958 struct io_mapping *iomap);
1959 int remap_io_sg(struct vm_area_struct *vma,
1960 unsigned long addr, unsigned long size,
1961 struct scatterlist *sgl, resource_size_t iobase);
1963 static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
1965 if (INTEL_GEN(i915) >= 10)
1966 return CNL_HWS_CSB_WRITE_INDEX;
1968 return I915_HWS_CSB_WRITE_INDEX;
1971 static inline enum i915_map_type
1972 i915_coherent_map_type(struct drm_i915_private *i915)
1974 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
1977 static inline u64 i915_cs_timestamp_ns_to_ticks(struct drm_i915_private *i915, u64 val)
1979 return DIV_ROUND_UP_ULL(val * RUNTIME_INFO(i915)->cs_timestamp_frequency_hz,
1983 static inline u64 i915_cs_timestamp_ticks_to_ns(struct drm_i915_private *i915, u64 val)
1985 return div_u64(val * 1000000000,
1986 RUNTIME_INFO(i915)->cs_timestamp_frequency_hz);