2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/string.h>
25 #include <linux/acpi.h>
27 #include <drm/drm_probe_helper.h>
28 #include <drm/amdgpu_drm.h>
29 #include "dm_services.h"
31 #include "amdgpu_dm.h"
32 #include "amdgpu_dm_irq.h"
33 #include "amdgpu_pm.h"
34 #include "dm_pp_smu.h"
35 #include "amdgpu_smu.h"
38 bool dm_pp_apply_display_requirements(
39 const struct dc_context *ctx,
40 const struct dm_pp_display_configuration *pp_display_cfg)
42 struct amdgpu_device *adev = ctx->driver_context;
43 struct smu_context *smu = &adev->smu;
46 if (adev->pm.dpm_enabled) {
48 memset(&adev->pm.pm_display_cfg, 0,
49 sizeof(adev->pm.pm_display_cfg));
51 adev->pm.pm_display_cfg.cpu_cc6_disable =
52 pp_display_cfg->cpu_cc6_disable;
54 adev->pm.pm_display_cfg.cpu_pstate_disable =
55 pp_display_cfg->cpu_pstate_disable;
57 adev->pm.pm_display_cfg.cpu_pstate_separation_time =
58 pp_display_cfg->cpu_pstate_separation_time;
60 adev->pm.pm_display_cfg.nb_pstate_switch_disable =
61 pp_display_cfg->nb_pstate_switch_disable;
63 adev->pm.pm_display_cfg.num_display =
64 pp_display_cfg->display_count;
65 adev->pm.pm_display_cfg.num_path_including_non_display =
66 pp_display_cfg->display_count;
68 adev->pm.pm_display_cfg.min_core_set_clock =
69 pp_display_cfg->min_engine_clock_khz/10;
70 adev->pm.pm_display_cfg.min_core_set_clock_in_sr =
71 pp_display_cfg->min_engine_clock_deep_sleep_khz/10;
72 adev->pm.pm_display_cfg.min_mem_set_clock =
73 pp_display_cfg->min_memory_clock_khz/10;
75 adev->pm.pm_display_cfg.min_dcef_deep_sleep_set_clk =
76 pp_display_cfg->min_engine_clock_deep_sleep_khz/10;
77 adev->pm.pm_display_cfg.min_dcef_set_clk =
78 pp_display_cfg->min_dcfclock_khz/10;
80 adev->pm.pm_display_cfg.multi_monitor_in_sync =
81 pp_display_cfg->all_displays_in_sync;
82 adev->pm.pm_display_cfg.min_vblank_time =
83 pp_display_cfg->avail_mclk_switch_time_us;
85 adev->pm.pm_display_cfg.display_clk =
86 pp_display_cfg->disp_clk_khz/10;
88 adev->pm.pm_display_cfg.dce_tolerable_mclk_in_active_latency =
89 pp_display_cfg->avail_mclk_switch_time_in_disp_active_us;
91 adev->pm.pm_display_cfg.crtc_index = pp_display_cfg->crtc_index;
92 adev->pm.pm_display_cfg.line_time_in_us =
93 pp_display_cfg->line_time_in_us;
95 adev->pm.pm_display_cfg.vrefresh = pp_display_cfg->disp_configs[0].v_refresh;
96 adev->pm.pm_display_cfg.crossfire_display_index = -1;
97 adev->pm.pm_display_cfg.min_bus_bandwidth = 0;
99 for (i = 0; i < pp_display_cfg->display_count; i++) {
100 const struct dm_pp_single_disp_config *dc_cfg =
101 &pp_display_cfg->disp_configs[i];
102 adev->pm.pm_display_cfg.displays[i].controller_id = dc_cfg->pipe_idx + 1;
105 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->display_configuration_change)
106 adev->powerplay.pp_funcs->display_configuration_change(
107 adev->powerplay.pp_handle,
108 &adev->pm.pm_display_cfg);
109 else if (adev->smu.ppt_funcs)
110 smu_display_configuration_change(smu,
111 &adev->pm.pm_display_cfg);
113 amdgpu_pm_compute_clocks(adev);
119 static void get_default_clock_levels(
120 enum dm_pp_clock_type clk_type,
121 struct dm_pp_clock_levels *clks)
123 uint32_t disp_clks_in_khz[6] = {
124 300000, 400000, 496560, 626090, 685720, 757900 };
125 uint32_t sclks_in_khz[6] = {
126 300000, 360000, 423530, 514290, 626090, 720000 };
127 uint32_t mclks_in_khz[2] = { 333000, 800000 };
130 case DM_PP_CLOCK_TYPE_DISPLAY_CLK:
131 clks->num_levels = 6;
132 memmove(clks->clocks_in_khz, disp_clks_in_khz,
133 sizeof(disp_clks_in_khz));
135 case DM_PP_CLOCK_TYPE_ENGINE_CLK:
136 clks->num_levels = 6;
137 memmove(clks->clocks_in_khz, sclks_in_khz,
138 sizeof(sclks_in_khz));
140 case DM_PP_CLOCK_TYPE_MEMORY_CLK:
141 clks->num_levels = 2;
142 memmove(clks->clocks_in_khz, mclks_in_khz,
143 sizeof(mclks_in_khz));
146 clks->num_levels = 0;
151 static enum smu_clk_type dc_to_smu_clock_type(
152 enum dm_pp_clock_type dm_pp_clk_type)
154 enum smu_clk_type smu_clk_type = SMU_CLK_COUNT;
156 switch (dm_pp_clk_type) {
157 case DM_PP_CLOCK_TYPE_DISPLAY_CLK:
158 smu_clk_type = SMU_DISPCLK;
160 case DM_PP_CLOCK_TYPE_ENGINE_CLK:
161 smu_clk_type = SMU_GFXCLK;
163 case DM_PP_CLOCK_TYPE_MEMORY_CLK:
164 smu_clk_type = SMU_MCLK;
166 case DM_PP_CLOCK_TYPE_DCEFCLK:
167 smu_clk_type = SMU_DCEFCLK;
169 case DM_PP_CLOCK_TYPE_SOCCLK:
170 smu_clk_type = SMU_SOCCLK;
173 DRM_ERROR("DM_PPLIB: invalid clock type: %d!\n",
181 static enum amd_pp_clock_type dc_to_pp_clock_type(
182 enum dm_pp_clock_type dm_pp_clk_type)
184 enum amd_pp_clock_type amd_pp_clk_type = 0;
186 switch (dm_pp_clk_type) {
187 case DM_PP_CLOCK_TYPE_DISPLAY_CLK:
188 amd_pp_clk_type = amd_pp_disp_clock;
190 case DM_PP_CLOCK_TYPE_ENGINE_CLK:
191 amd_pp_clk_type = amd_pp_sys_clock;
193 case DM_PP_CLOCK_TYPE_MEMORY_CLK:
194 amd_pp_clk_type = amd_pp_mem_clock;
196 case DM_PP_CLOCK_TYPE_DCEFCLK:
197 amd_pp_clk_type = amd_pp_dcef_clock;
199 case DM_PP_CLOCK_TYPE_DCFCLK:
200 amd_pp_clk_type = amd_pp_dcf_clock;
202 case DM_PP_CLOCK_TYPE_PIXELCLK:
203 amd_pp_clk_type = amd_pp_pixel_clock;
205 case DM_PP_CLOCK_TYPE_FCLK:
206 amd_pp_clk_type = amd_pp_f_clock;
208 case DM_PP_CLOCK_TYPE_DISPLAYPHYCLK:
209 amd_pp_clk_type = amd_pp_phy_clock;
211 case DM_PP_CLOCK_TYPE_DPPCLK:
212 amd_pp_clk_type = amd_pp_dpp_clock;
215 DRM_ERROR("DM_PPLIB: invalid clock type: %d!\n",
220 return amd_pp_clk_type;
223 static enum dm_pp_clocks_state pp_to_dc_powerlevel_state(
224 enum PP_DAL_POWERLEVEL max_clocks_state)
226 switch (max_clocks_state) {
227 case PP_DAL_POWERLEVEL_0:
228 return DM_PP_CLOCKS_DPM_STATE_LEVEL_0;
229 case PP_DAL_POWERLEVEL_1:
230 return DM_PP_CLOCKS_DPM_STATE_LEVEL_1;
231 case PP_DAL_POWERLEVEL_2:
232 return DM_PP_CLOCKS_DPM_STATE_LEVEL_2;
233 case PP_DAL_POWERLEVEL_3:
234 return DM_PP_CLOCKS_DPM_STATE_LEVEL_3;
235 case PP_DAL_POWERLEVEL_4:
236 return DM_PP_CLOCKS_DPM_STATE_LEVEL_4;
237 case PP_DAL_POWERLEVEL_5:
238 return DM_PP_CLOCKS_DPM_STATE_LEVEL_5;
239 case PP_DAL_POWERLEVEL_6:
240 return DM_PP_CLOCKS_DPM_STATE_LEVEL_6;
241 case PP_DAL_POWERLEVEL_7:
242 return DM_PP_CLOCKS_DPM_STATE_LEVEL_7;
244 DRM_ERROR("DM_PPLIB: invalid powerlevel state: %d!\n",
246 return DM_PP_CLOCKS_STATE_INVALID;
250 static void pp_to_dc_clock_levels(
251 const struct amd_pp_clocks *pp_clks,
252 struct dm_pp_clock_levels *dc_clks,
253 enum dm_pp_clock_type dc_clk_type)
257 if (pp_clks->count > DM_PP_MAX_CLOCK_LEVELS) {
258 DRM_INFO("DM_PPLIB: Warning: %s clock: number of levels %d exceeds maximum of %d!\n",
259 DC_DECODE_PP_CLOCK_TYPE(dc_clk_type),
261 DM_PP_MAX_CLOCK_LEVELS);
263 dc_clks->num_levels = DM_PP_MAX_CLOCK_LEVELS;
265 dc_clks->num_levels = pp_clks->count;
267 DRM_INFO("DM_PPLIB: values for %s clock\n",
268 DC_DECODE_PP_CLOCK_TYPE(dc_clk_type));
270 for (i = 0; i < dc_clks->num_levels; i++) {
271 DRM_INFO("DM_PPLIB:\t %d\n", pp_clks->clock[i]);
272 dc_clks->clocks_in_khz[i] = pp_clks->clock[i];
276 static void pp_to_dc_clock_levels_with_latency(
277 const struct pp_clock_levels_with_latency *pp_clks,
278 struct dm_pp_clock_levels_with_latency *clk_level_info,
279 enum dm_pp_clock_type dc_clk_type)
283 if (pp_clks->num_levels > DM_PP_MAX_CLOCK_LEVELS) {
284 DRM_INFO("DM_PPLIB: Warning: %s clock: number of levels %d exceeds maximum of %d!\n",
285 DC_DECODE_PP_CLOCK_TYPE(dc_clk_type),
287 DM_PP_MAX_CLOCK_LEVELS);
289 clk_level_info->num_levels = DM_PP_MAX_CLOCK_LEVELS;
291 clk_level_info->num_levels = pp_clks->num_levels;
293 DRM_DEBUG("DM_PPLIB: values for %s clock\n",
294 DC_DECODE_PP_CLOCK_TYPE(dc_clk_type));
296 for (i = 0; i < clk_level_info->num_levels; i++) {
297 DRM_DEBUG("DM_PPLIB:\t %d in kHz\n", pp_clks->data[i].clocks_in_khz);
298 clk_level_info->data[i].clocks_in_khz = pp_clks->data[i].clocks_in_khz;
299 clk_level_info->data[i].latency_in_us = pp_clks->data[i].latency_in_us;
303 static void pp_to_dc_clock_levels_with_voltage(
304 const struct pp_clock_levels_with_voltage *pp_clks,
305 struct dm_pp_clock_levels_with_voltage *clk_level_info,
306 enum dm_pp_clock_type dc_clk_type)
310 if (pp_clks->num_levels > DM_PP_MAX_CLOCK_LEVELS) {
311 DRM_INFO("DM_PPLIB: Warning: %s clock: number of levels %d exceeds maximum of %d!\n",
312 DC_DECODE_PP_CLOCK_TYPE(dc_clk_type),
314 DM_PP_MAX_CLOCK_LEVELS);
316 clk_level_info->num_levels = DM_PP_MAX_CLOCK_LEVELS;
318 clk_level_info->num_levels = pp_clks->num_levels;
320 DRM_INFO("DM_PPLIB: values for %s clock\n",
321 DC_DECODE_PP_CLOCK_TYPE(dc_clk_type));
323 for (i = 0; i < clk_level_info->num_levels; i++) {
324 DRM_INFO("DM_PPLIB:\t %d in kHz, %d in mV\n", pp_clks->data[i].clocks_in_khz,
325 pp_clks->data[i].voltage_in_mv);
326 clk_level_info->data[i].clocks_in_khz = pp_clks->data[i].clocks_in_khz;
327 clk_level_info->data[i].voltage_in_mv = pp_clks->data[i].voltage_in_mv;
331 bool dm_pp_get_clock_levels_by_type(
332 const struct dc_context *ctx,
333 enum dm_pp_clock_type clk_type,
334 struct dm_pp_clock_levels *dc_clks)
336 struct amdgpu_device *adev = ctx->driver_context;
337 void *pp_handle = adev->powerplay.pp_handle;
338 struct amd_pp_clocks pp_clks = { 0 };
339 struct amd_pp_simple_clock_info validation_clks = { 0 };
342 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_clock_by_type) {
343 if (adev->powerplay.pp_funcs->get_clock_by_type(pp_handle,
344 dc_to_pp_clock_type(clk_type), &pp_clks)) {
345 /* Error in pplib. Provide default values. */
346 get_default_clock_levels(clk_type, dc_clks);
349 } else if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->get_clock_by_type) {
350 if (smu_get_clock_by_type(&adev->smu,
351 dc_to_pp_clock_type(clk_type),
353 get_default_clock_levels(clk_type, dc_clks);
358 pp_to_dc_clock_levels(&pp_clks, dc_clks, clk_type);
360 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_display_mode_validation_clocks) {
361 if (adev->powerplay.pp_funcs->get_display_mode_validation_clocks(
362 pp_handle, &validation_clks)) {
363 /* Error in pplib. Provide default values. */
364 DRM_INFO("DM_PPLIB: Warning: using default validation clocks!\n");
365 validation_clks.engine_max_clock = 72000;
366 validation_clks.memory_max_clock = 80000;
367 validation_clks.level = 0;
369 } else if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->get_max_high_clocks) {
370 if (smu_get_max_high_clocks(&adev->smu, &validation_clks)) {
371 DRM_INFO("DM_PPLIB: Warning: using default validation clocks!\n");
372 validation_clks.engine_max_clock = 72000;
373 validation_clks.memory_max_clock = 80000;
374 validation_clks.level = 0;
378 DRM_INFO("DM_PPLIB: Validation clocks:\n");
379 DRM_INFO("DM_PPLIB: engine_max_clock: %d\n",
380 validation_clks.engine_max_clock);
381 DRM_INFO("DM_PPLIB: memory_max_clock: %d\n",
382 validation_clks.memory_max_clock);
383 DRM_INFO("DM_PPLIB: level : %d\n",
384 validation_clks.level);
386 /* Translate 10 kHz to kHz. */
387 validation_clks.engine_max_clock *= 10;
388 validation_clks.memory_max_clock *= 10;
390 /* Determine the highest non-boosted level from the Validation Clocks */
391 if (clk_type == DM_PP_CLOCK_TYPE_ENGINE_CLK) {
392 for (i = 0; i < dc_clks->num_levels; i++) {
393 if (dc_clks->clocks_in_khz[i] > validation_clks.engine_max_clock) {
394 /* This clock is higher the validation clock.
395 * Than means the previous one is the highest
396 * non-boosted one. */
397 DRM_INFO("DM_PPLIB: reducing engine clock level from %d to %d\n",
398 dc_clks->num_levels, i);
399 dc_clks->num_levels = i > 0 ? i : 1;
403 } else if (clk_type == DM_PP_CLOCK_TYPE_MEMORY_CLK) {
404 for (i = 0; i < dc_clks->num_levels; i++) {
405 if (dc_clks->clocks_in_khz[i] > validation_clks.memory_max_clock) {
406 DRM_INFO("DM_PPLIB: reducing memory clock level from %d to %d\n",
407 dc_clks->num_levels, i);
408 dc_clks->num_levels = i > 0 ? i : 1;
417 bool dm_pp_get_clock_levels_by_type_with_latency(
418 const struct dc_context *ctx,
419 enum dm_pp_clock_type clk_type,
420 struct dm_pp_clock_levels_with_latency *clk_level_info)
422 struct amdgpu_device *adev = ctx->driver_context;
423 void *pp_handle = adev->powerplay.pp_handle;
424 struct pp_clock_levels_with_latency pp_clks = { 0 };
425 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
428 if (pp_funcs && pp_funcs->get_clock_by_type_with_latency) {
429 ret = pp_funcs->get_clock_by_type_with_latency(pp_handle,
430 dc_to_pp_clock_type(clk_type),
434 } else if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->get_clock_by_type_with_latency) {
435 if (smu_get_clock_by_type_with_latency(&adev->smu,
436 dc_to_smu_clock_type(clk_type),
442 pp_to_dc_clock_levels_with_latency(&pp_clks, clk_level_info, clk_type);
447 bool dm_pp_get_clock_levels_by_type_with_voltage(
448 const struct dc_context *ctx,
449 enum dm_pp_clock_type clk_type,
450 struct dm_pp_clock_levels_with_voltage *clk_level_info)
452 struct amdgpu_device *adev = ctx->driver_context;
453 void *pp_handle = adev->powerplay.pp_handle;
454 struct pp_clock_levels_with_voltage pp_clk_info = {0};
455 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
458 if (pp_funcs && pp_funcs->get_clock_by_type_with_voltage) {
459 ret = pp_funcs->get_clock_by_type_with_voltage(pp_handle,
460 dc_to_pp_clock_type(clk_type),
464 } else if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->get_clock_by_type_with_voltage) {
465 if (smu_get_clock_by_type_with_voltage(&adev->smu,
466 dc_to_pp_clock_type(clk_type),
471 pp_to_dc_clock_levels_with_voltage(&pp_clk_info, clk_level_info, clk_type);
476 bool dm_pp_notify_wm_clock_changes(
477 const struct dc_context *ctx,
478 struct dm_pp_wm_sets_with_clock_ranges *wm_with_clock_ranges)
480 /* TODO: to be implemented */
484 bool dm_pp_apply_power_level_change_request(
485 const struct dc_context *ctx,
486 struct dm_pp_power_level_change_request *level_change_req)
488 /* TODO: to be implemented */
492 bool dm_pp_apply_clock_for_voltage_request(
493 const struct dc_context *ctx,
494 struct dm_pp_clock_for_voltage_req *clock_for_voltage_req)
496 struct amdgpu_device *adev = ctx->driver_context;
497 struct pp_display_clock_request pp_clock_request = {0};
500 pp_clock_request.clock_type = dc_to_pp_clock_type(clock_for_voltage_req->clk_type);
501 pp_clock_request.clock_freq_in_khz = clock_for_voltage_req->clocks_in_khz;
503 if (!pp_clock_request.clock_type)
506 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->display_clock_voltage_request)
507 ret = adev->powerplay.pp_funcs->display_clock_voltage_request(
508 adev->powerplay.pp_handle,
510 else if (adev->smu.ppt_funcs &&
511 adev->smu.ppt_funcs->display_clock_voltage_request)
512 ret = smu_display_clock_voltage_request(&adev->smu,
519 bool dm_pp_get_static_clocks(
520 const struct dc_context *ctx,
521 struct dm_pp_static_clock_info *static_clk_info)
523 struct amdgpu_device *adev = ctx->driver_context;
524 struct amd_pp_clock_info pp_clk_info = {0};
527 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_current_clocks)
528 ret = adev->powerplay.pp_funcs->get_current_clocks(
529 adev->powerplay.pp_handle,
531 else if (adev->smu.ppt_funcs)
532 ret = smu_get_current_clocks(&adev->smu, &pp_clk_info);
538 static_clk_info->max_clocks_state = pp_to_dc_powerlevel_state(pp_clk_info.max_clocks_state);
539 static_clk_info->max_mclk_khz = pp_clk_info.max_memory_clock * 10;
540 static_clk_info->max_sclk_khz = pp_clk_info.max_engine_clock * 10;
545 void pp_rv_set_wm_ranges(struct pp_smu *pp,
546 struct pp_smu_wm_range_sets *ranges)
548 const struct dc_context *ctx = pp->dm;
549 struct amdgpu_device *adev = ctx->driver_context;
550 void *pp_handle = adev->powerplay.pp_handle;
551 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
552 struct dm_pp_wm_sets_with_clock_ranges_soc15 wm_with_clock_ranges;
553 struct dm_pp_clock_range_for_dmif_wm_set_soc15 *wm_dce_clocks = wm_with_clock_ranges.wm_dmif_clocks_ranges;
554 struct dm_pp_clock_range_for_mcif_wm_set_soc15 *wm_soc_clocks = wm_with_clock_ranges.wm_mcif_clocks_ranges;
557 wm_with_clock_ranges.num_wm_dmif_sets = ranges->num_reader_wm_sets;
558 wm_with_clock_ranges.num_wm_mcif_sets = ranges->num_writer_wm_sets;
560 for (i = 0; i < wm_with_clock_ranges.num_wm_dmif_sets; i++) {
561 if (ranges->reader_wm_sets[i].wm_inst > 3)
562 wm_dce_clocks[i].wm_set_id = WM_SET_A;
564 wm_dce_clocks[i].wm_set_id =
565 ranges->reader_wm_sets[i].wm_inst;
566 wm_dce_clocks[i].wm_max_dcfclk_clk_in_khz =
567 ranges->reader_wm_sets[i].max_drain_clk_mhz * 1000;
568 wm_dce_clocks[i].wm_min_dcfclk_clk_in_khz =
569 ranges->reader_wm_sets[i].min_drain_clk_mhz * 1000;
570 wm_dce_clocks[i].wm_max_mem_clk_in_khz =
571 ranges->reader_wm_sets[i].max_fill_clk_mhz * 1000;
572 wm_dce_clocks[i].wm_min_mem_clk_in_khz =
573 ranges->reader_wm_sets[i].min_fill_clk_mhz * 1000;
576 for (i = 0; i < wm_with_clock_ranges.num_wm_mcif_sets; i++) {
577 if (ranges->writer_wm_sets[i].wm_inst > 3)
578 wm_soc_clocks[i].wm_set_id = WM_SET_A;
580 wm_soc_clocks[i].wm_set_id =
581 ranges->writer_wm_sets[i].wm_inst;
582 wm_soc_clocks[i].wm_max_socclk_clk_in_khz =
583 ranges->writer_wm_sets[i].max_fill_clk_mhz * 1000;
584 wm_soc_clocks[i].wm_min_socclk_clk_in_khz =
585 ranges->writer_wm_sets[i].min_fill_clk_mhz * 1000;
586 wm_soc_clocks[i].wm_max_mem_clk_in_khz =
587 ranges->writer_wm_sets[i].max_drain_clk_mhz * 1000;
588 wm_soc_clocks[i].wm_min_mem_clk_in_khz =
589 ranges->writer_wm_sets[i].min_drain_clk_mhz * 1000;
592 if (pp_funcs && pp_funcs->set_watermarks_for_clocks_ranges)
593 pp_funcs->set_watermarks_for_clocks_ranges(pp_handle,
594 &wm_with_clock_ranges);
595 else if (adev->smu.ppt_funcs)
596 smu_set_watermarks_for_clock_ranges(&adev->smu,
597 &wm_with_clock_ranges);
600 void pp_rv_set_pme_wa_enable(struct pp_smu *pp)
602 const struct dc_context *ctx = pp->dm;
603 struct amdgpu_device *adev = ctx->driver_context;
604 void *pp_handle = adev->powerplay.pp_handle;
605 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
607 if (pp_funcs && pp_funcs->notify_smu_enable_pwe)
608 pp_funcs->notify_smu_enable_pwe(pp_handle);
609 else if (adev->smu.ppt_funcs)
610 smu_notify_smu_enable_pwe(&adev->smu);
613 void pp_rv_set_active_display_count(struct pp_smu *pp, int count)
615 const struct dc_context *ctx = pp->dm;
616 struct amdgpu_device *adev = ctx->driver_context;
617 void *pp_handle = adev->powerplay.pp_handle;
618 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
620 if (!pp_funcs || !pp_funcs->set_active_display_count)
623 pp_funcs->set_active_display_count(pp_handle, count);
626 void pp_rv_set_min_deep_sleep_dcfclk(struct pp_smu *pp, int clock)
628 const struct dc_context *ctx = pp->dm;
629 struct amdgpu_device *adev = ctx->driver_context;
630 void *pp_handle = adev->powerplay.pp_handle;
631 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
633 if (!pp_funcs || !pp_funcs->set_min_deep_sleep_dcefclk)
636 pp_funcs->set_min_deep_sleep_dcefclk(pp_handle, clock);
639 void pp_rv_set_hard_min_dcefclk_by_freq(struct pp_smu *pp, int clock)
641 const struct dc_context *ctx = pp->dm;
642 struct amdgpu_device *adev = ctx->driver_context;
643 void *pp_handle = adev->powerplay.pp_handle;
644 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
646 if (!pp_funcs || !pp_funcs->set_hard_min_dcefclk_by_freq)
649 pp_funcs->set_hard_min_dcefclk_by_freq(pp_handle, clock);
652 void pp_rv_set_hard_min_fclk_by_freq(struct pp_smu *pp, int mhz)
654 const struct dc_context *ctx = pp->dm;
655 struct amdgpu_device *adev = ctx->driver_context;
656 void *pp_handle = adev->powerplay.pp_handle;
657 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
659 if (!pp_funcs || !pp_funcs->set_hard_min_fclk_by_freq)
662 pp_funcs->set_hard_min_fclk_by_freq(pp_handle, mhz);
665 static enum pp_smu_status pp_nv_set_wm_ranges(struct pp_smu *pp,
666 struct pp_smu_wm_range_sets *ranges)
668 const struct dc_context *ctx = pp->dm;
669 struct amdgpu_device *adev = ctx->driver_context;
670 struct dm_pp_wm_sets_with_clock_ranges_soc15 wm_with_clock_ranges;
671 struct dm_pp_clock_range_for_dmif_wm_set_soc15 *wm_dce_clocks =
672 wm_with_clock_ranges.wm_dmif_clocks_ranges;
673 struct dm_pp_clock_range_for_mcif_wm_set_soc15 *wm_soc_clocks =
674 wm_with_clock_ranges.wm_mcif_clocks_ranges;
677 wm_with_clock_ranges.num_wm_dmif_sets = ranges->num_reader_wm_sets;
678 wm_with_clock_ranges.num_wm_mcif_sets = ranges->num_writer_wm_sets;
680 for (i = 0; i < wm_with_clock_ranges.num_wm_dmif_sets; i++) {
681 if (ranges->reader_wm_sets[i].wm_inst > 3)
682 wm_dce_clocks[i].wm_set_id = WM_SET_A;
684 wm_dce_clocks[i].wm_set_id =
685 ranges->reader_wm_sets[i].wm_inst;
686 wm_dce_clocks[i].wm_max_dcfclk_clk_in_khz =
687 ranges->reader_wm_sets[i].max_drain_clk_mhz * 1000;
688 wm_dce_clocks[i].wm_min_dcfclk_clk_in_khz =
689 ranges->reader_wm_sets[i].min_drain_clk_mhz * 1000;
690 wm_dce_clocks[i].wm_max_mem_clk_in_khz =
691 ranges->reader_wm_sets[i].max_fill_clk_mhz * 1000;
692 wm_dce_clocks[i].wm_min_mem_clk_in_khz =
693 ranges->reader_wm_sets[i].min_fill_clk_mhz * 1000;
696 for (i = 0; i < wm_with_clock_ranges.num_wm_mcif_sets; i++) {
697 if (ranges->writer_wm_sets[i].wm_inst > 3)
698 wm_soc_clocks[i].wm_set_id = WM_SET_A;
700 wm_soc_clocks[i].wm_set_id =
701 ranges->writer_wm_sets[i].wm_inst;
702 wm_soc_clocks[i].wm_max_socclk_clk_in_khz =
703 ranges->writer_wm_sets[i].max_fill_clk_mhz * 1000;
704 wm_soc_clocks[i].wm_min_socclk_clk_in_khz =
705 ranges->writer_wm_sets[i].min_fill_clk_mhz * 1000;
706 wm_soc_clocks[i].wm_max_mem_clk_in_khz =
707 ranges->writer_wm_sets[i].max_drain_clk_mhz * 1000;
708 wm_soc_clocks[i].wm_min_mem_clk_in_khz =
709 ranges->writer_wm_sets[i].min_drain_clk_mhz * 1000;
712 smu_set_watermarks_for_clock_ranges(&adev->smu, &wm_with_clock_ranges);
714 return PP_SMU_RESULT_OK;
717 enum pp_smu_status pp_nv_set_pme_wa_enable(struct pp_smu *pp)
719 const struct dc_context *ctx = pp->dm;
720 struct amdgpu_device *adev = ctx->driver_context;
721 struct smu_context *smu = &adev->smu;
724 return PP_SMU_RESULT_UNSUPPORTED;
726 /* 0: successful or smu.ppt_funcs->set_azalia_d3_pme = NULL; 1: fail */
727 if (smu_set_azalia_d3_pme(smu))
728 return PP_SMU_RESULT_FAIL;
730 return PP_SMU_RESULT_OK;
733 static enum pp_smu_status pp_nv_set_display_count(struct pp_smu *pp, int count)
735 const struct dc_context *ctx = pp->dm;
736 struct amdgpu_device *adev = ctx->driver_context;
737 struct smu_context *smu = &adev->smu;
740 return PP_SMU_RESULT_UNSUPPORTED;
742 /* 0: successful or smu.ppt_funcs->set_display_count = NULL; 1: fail */
743 if (smu_set_display_count(smu, count))
744 return PP_SMU_RESULT_FAIL;
746 return PP_SMU_RESULT_OK;
749 static enum pp_smu_status
750 pp_nv_set_min_deep_sleep_dcfclk(struct pp_smu *pp, int mhz)
752 const struct dc_context *ctx = pp->dm;
753 struct amdgpu_device *adev = ctx->driver_context;
754 struct smu_context *smu = &adev->smu;
757 return PP_SMU_RESULT_UNSUPPORTED;
759 /* 0: successful or smu.ppt_funcs->set_deep_sleep_dcefclk = NULL;1: fail */
760 if (smu_set_deep_sleep_dcefclk(smu, mhz))
761 return PP_SMU_RESULT_FAIL;
763 return PP_SMU_RESULT_OK;
766 static enum pp_smu_status pp_nv_set_hard_min_dcefclk_by_freq(
767 struct pp_smu *pp, int mhz)
769 const struct dc_context *ctx = pp->dm;
770 struct amdgpu_device *adev = ctx->driver_context;
771 struct smu_context *smu = &adev->smu;
772 struct pp_display_clock_request clock_req;
775 return PP_SMU_RESULT_UNSUPPORTED;
777 clock_req.clock_type = amd_pp_dcef_clock;
778 clock_req.clock_freq_in_khz = mhz * 1000;
780 /* 0: successful or smu.ppt_funcs->display_clock_voltage_request = NULL
783 if (smu_display_clock_voltage_request(smu, &clock_req))
784 return PP_SMU_RESULT_FAIL;
786 return PP_SMU_RESULT_OK;
789 static enum pp_smu_status
790 pp_nv_set_hard_min_uclk_by_freq(struct pp_smu *pp, int mhz)
792 const struct dc_context *ctx = pp->dm;
793 struct amdgpu_device *adev = ctx->driver_context;
794 struct smu_context *smu = &adev->smu;
795 struct pp_display_clock_request clock_req;
798 return PP_SMU_RESULT_UNSUPPORTED;
800 clock_req.clock_type = amd_pp_mem_clock;
801 clock_req.clock_freq_in_khz = mhz * 1000;
803 /* 0: successful or smu.ppt_funcs->display_clock_voltage_request = NULL
806 if (smu_display_clock_voltage_request(smu, &clock_req))
807 return PP_SMU_RESULT_FAIL;
809 return PP_SMU_RESULT_OK;
812 static enum pp_smu_status pp_nv_set_pstate_handshake_support(
813 struct pp_smu *pp, BOOLEAN pstate_handshake_supported)
815 const struct dc_context *ctx = pp->dm;
816 struct amdgpu_device *adev = ctx->driver_context;
817 struct smu_context *smu = &adev->smu;
819 if (smu_display_disable_memory_clock_switch(smu, !pstate_handshake_supported))
820 return PP_SMU_RESULT_FAIL;
822 return PP_SMU_RESULT_OK;
825 static enum pp_smu_status pp_nv_set_voltage_by_freq(struct pp_smu *pp,
826 enum pp_smu_nv_clock_id clock_id, int mhz)
828 const struct dc_context *ctx = pp->dm;
829 struct amdgpu_device *adev = ctx->driver_context;
830 struct smu_context *smu = &adev->smu;
831 struct pp_display_clock_request clock_req;
834 return PP_SMU_RESULT_UNSUPPORTED;
837 case PP_SMU_NV_DISPCLK:
838 clock_req.clock_type = amd_pp_disp_clock;
840 case PP_SMU_NV_PHYCLK:
841 clock_req.clock_type = amd_pp_phy_clock;
843 case PP_SMU_NV_PIXELCLK:
844 clock_req.clock_type = amd_pp_pixel_clock;
849 clock_req.clock_freq_in_khz = mhz * 1000;
851 /* 0: successful or smu.ppt_funcs->display_clock_voltage_request = NULL
854 if (smu_display_clock_voltage_request(smu, &clock_req))
855 return PP_SMU_RESULT_FAIL;
857 return PP_SMU_RESULT_OK;
860 static enum pp_smu_status pp_nv_get_maximum_sustainable_clocks(
861 struct pp_smu *pp, struct pp_smu_nv_clock_table *max_clocks)
863 const struct dc_context *ctx = pp->dm;
864 struct amdgpu_device *adev = ctx->driver_context;
865 struct smu_context *smu = &adev->smu;
868 return PP_SMU_RESULT_UNSUPPORTED;
870 if (!smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
871 return PP_SMU_RESULT_UNSUPPORTED;
873 if (!smu_get_max_sustainable_clocks_by_dc(smu, max_clocks))
874 return PP_SMU_RESULT_OK;
876 return PP_SMU_RESULT_FAIL;
879 static enum pp_smu_status pp_nv_get_uclk_dpm_states(struct pp_smu *pp,
880 unsigned int *clock_values_in_khz, unsigned int *num_states)
882 const struct dc_context *ctx = pp->dm;
883 struct amdgpu_device *adev = ctx->driver_context;
884 struct smu_context *smu = &adev->smu;
887 return PP_SMU_RESULT_UNSUPPORTED;
889 if (!smu->ppt_funcs->get_uclk_dpm_states)
890 return PP_SMU_RESULT_UNSUPPORTED;
892 if (!smu_get_uclk_dpm_states(smu,
893 clock_values_in_khz, num_states))
894 return PP_SMU_RESULT_OK;
896 return PP_SMU_RESULT_FAIL;
899 static enum pp_smu_status pp_rn_get_dpm_clock_table(
900 struct pp_smu *pp, struct dpm_clocks *clock_table)
902 const struct dc_context *ctx = pp->dm;
903 struct amdgpu_device *adev = ctx->driver_context;
904 struct smu_context *smu = &adev->smu;
907 return PP_SMU_RESULT_UNSUPPORTED;
909 if (!smu->ppt_funcs->get_dpm_clock_table)
910 return PP_SMU_RESULT_UNSUPPORTED;
912 if (!smu_get_dpm_clock_table(smu, clock_table))
913 return PP_SMU_RESULT_OK;
915 return PP_SMU_RESULT_FAIL;
918 static enum pp_smu_status pp_rn_set_wm_ranges(struct pp_smu *pp,
919 struct pp_smu_wm_range_sets *ranges)
921 const struct dc_context *ctx = pp->dm;
922 struct amdgpu_device *adev = ctx->driver_context;
923 struct smu_context *smu = &adev->smu;
924 struct dm_pp_wm_sets_with_clock_ranges_soc15 wm_with_clock_ranges;
925 struct dm_pp_clock_range_for_dmif_wm_set_soc15 *wm_dce_clocks =
926 wm_with_clock_ranges.wm_dmif_clocks_ranges;
927 struct dm_pp_clock_range_for_mcif_wm_set_soc15 *wm_soc_clocks =
928 wm_with_clock_ranges.wm_mcif_clocks_ranges;
932 return PP_SMU_RESULT_UNSUPPORTED;
934 wm_with_clock_ranges.num_wm_dmif_sets = ranges->num_reader_wm_sets;
935 wm_with_clock_ranges.num_wm_mcif_sets = ranges->num_writer_wm_sets;
937 for (i = 0; i < wm_with_clock_ranges.num_wm_dmif_sets; i++) {
938 if (ranges->reader_wm_sets[i].wm_inst > 3)
939 wm_dce_clocks[i].wm_set_id = WM_SET_A;
941 wm_dce_clocks[i].wm_set_id =
942 ranges->reader_wm_sets[i].wm_inst;
944 wm_dce_clocks[i].wm_min_dcfclk_clk_in_khz =
945 ranges->reader_wm_sets[i].min_drain_clk_mhz;
947 wm_dce_clocks[i].wm_max_dcfclk_clk_in_khz =
948 ranges->reader_wm_sets[i].max_drain_clk_mhz;
950 wm_dce_clocks[i].wm_min_mem_clk_in_khz =
951 ranges->reader_wm_sets[i].min_fill_clk_mhz;
953 wm_dce_clocks[i].wm_max_mem_clk_in_khz =
954 ranges->reader_wm_sets[i].max_fill_clk_mhz;
957 for (i = 0; i < wm_with_clock_ranges.num_wm_mcif_sets; i++) {
958 if (ranges->writer_wm_sets[i].wm_inst > 3)
959 wm_soc_clocks[i].wm_set_id = WM_SET_A;
961 wm_soc_clocks[i].wm_set_id =
962 ranges->writer_wm_sets[i].wm_inst;
963 wm_soc_clocks[i].wm_min_socclk_clk_in_khz =
964 ranges->writer_wm_sets[i].min_fill_clk_mhz;
966 wm_soc_clocks[i].wm_max_socclk_clk_in_khz =
967 ranges->writer_wm_sets[i].max_fill_clk_mhz;
969 wm_soc_clocks[i].wm_min_mem_clk_in_khz =
970 ranges->writer_wm_sets[i].min_drain_clk_mhz;
972 wm_soc_clocks[i].wm_max_mem_clk_in_khz =
973 ranges->writer_wm_sets[i].max_drain_clk_mhz;
976 smu_set_watermarks_for_clock_ranges(&adev->smu, &wm_with_clock_ranges);
978 return PP_SMU_RESULT_OK;
981 void dm_pp_get_funcs(
982 struct dc_context *ctx,
983 struct pp_smu_funcs *funcs)
985 switch (ctx->dce_version) {
986 case DCN_VERSION_1_0:
987 case DCN_VERSION_1_01:
988 funcs->ctx.ver = PP_SMU_VER_RV;
989 funcs->rv_funcs.pp_smu.dm = ctx;
990 funcs->rv_funcs.set_wm_ranges = pp_rv_set_wm_ranges;
991 funcs->rv_funcs.set_pme_wa_enable = pp_rv_set_pme_wa_enable;
992 funcs->rv_funcs.set_display_count =
993 pp_rv_set_active_display_count;
994 funcs->rv_funcs.set_min_deep_sleep_dcfclk =
995 pp_rv_set_min_deep_sleep_dcfclk;
996 funcs->rv_funcs.set_hard_min_dcfclk_by_freq =
997 pp_rv_set_hard_min_dcefclk_by_freq;
998 funcs->rv_funcs.set_hard_min_fclk_by_freq =
999 pp_rv_set_hard_min_fclk_by_freq;
1001 case DCN_VERSION_2_0:
1002 funcs->ctx.ver = PP_SMU_VER_NV;
1003 funcs->nv_funcs.pp_smu.dm = ctx;
1004 funcs->nv_funcs.set_display_count = pp_nv_set_display_count;
1005 funcs->nv_funcs.set_hard_min_dcfclk_by_freq =
1006 pp_nv_set_hard_min_dcefclk_by_freq;
1007 funcs->nv_funcs.set_min_deep_sleep_dcfclk =
1008 pp_nv_set_min_deep_sleep_dcfclk;
1009 funcs->nv_funcs.set_voltage_by_freq =
1010 pp_nv_set_voltage_by_freq;
1011 funcs->nv_funcs.set_wm_ranges = pp_nv_set_wm_ranges;
1013 /* todo set_pme_wa_enable cause 4k@6ohz display not light up */
1014 funcs->nv_funcs.set_pme_wa_enable = NULL;
1015 /* todo debug waring message */
1016 funcs->nv_funcs.set_hard_min_uclk_by_freq = pp_nv_set_hard_min_uclk_by_freq;
1017 /* todo compare data with window driver*/
1018 funcs->nv_funcs.get_maximum_sustainable_clocks = pp_nv_get_maximum_sustainable_clocks;
1019 /*todo compare data with window driver */
1020 funcs->nv_funcs.get_uclk_dpm_states = pp_nv_get_uclk_dpm_states;
1021 funcs->nv_funcs.set_pstate_handshake_support = pp_nv_set_pstate_handshake_support;
1024 case DCN_VERSION_2_1:
1025 funcs->ctx.ver = PP_SMU_VER_RN;
1026 funcs->rn_funcs.pp_smu.dm = ctx;
1027 funcs->rn_funcs.set_wm_ranges = pp_rn_set_wm_ranges;
1028 funcs->rn_funcs.get_dpm_clock_table = pp_rn_get_dpm_clock_table;
1031 DRM_ERROR("smu version is not supported !\n");