2 * Copyright © 2012 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
28 #include <linux/device.h>
29 #include <linux/module.h>
30 #include <linux/stat.h>
31 #include <linux/sysfs.h>
33 #include "gt/intel_rc6.h"
34 #include "gt/intel_rps.h"
35 #include "gt/sysfs_engines.h"
38 #include "i915_sysfs.h"
40 #include "intel_sideband.h"
42 static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev)
44 struct drm_minor *minor = dev_get_drvdata(kdev);
45 return to_i915(minor->dev);
49 static u32 calc_residency(struct drm_i915_private *dev_priv,
52 intel_wakeref_t wakeref;
55 with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
56 res = intel_rc6_residency_us(&dev_priv->gt.rc6, reg);
58 return DIV_ROUND_CLOSEST_ULL(res, 1000);
61 static ssize_t rc6_enable_show(struct device *kdev,
62 struct device_attribute *attr, char *buf)
64 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
68 if (HAS_RC6(dev_priv))
70 if (HAS_RC6p(dev_priv))
72 if (HAS_RC6pp(dev_priv))
75 return sysfs_emit(buf, "%x\n", mask);
78 static ssize_t rc6_residency_ms_show(struct device *kdev,
79 struct device_attribute *attr, char *buf)
81 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
82 u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6);
83 return sysfs_emit(buf, "%u\n", rc6_residency);
86 static ssize_t rc6p_residency_ms_show(struct device *kdev,
87 struct device_attribute *attr, char *buf)
89 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
90 u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p);
91 return sysfs_emit(buf, "%u\n", rc6p_residency);
94 static ssize_t rc6pp_residency_ms_show(struct device *kdev,
95 struct device_attribute *attr, char *buf)
97 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
98 u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp);
99 return sysfs_emit(buf, "%u\n", rc6pp_residency);
102 static ssize_t media_rc6_residency_ms_show(struct device *kdev,
103 struct device_attribute *attr, char *buf)
105 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
106 u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6);
107 return sysfs_emit(buf, "%u\n", rc6_residency);
110 static DEVICE_ATTR_RO(rc6_enable);
111 static DEVICE_ATTR_RO(rc6_residency_ms);
112 static DEVICE_ATTR_RO(rc6p_residency_ms);
113 static DEVICE_ATTR_RO(rc6pp_residency_ms);
114 static DEVICE_ATTR_RO(media_rc6_residency_ms);
116 static struct attribute *rc6_attrs[] = {
117 &dev_attr_rc6_enable.attr,
118 &dev_attr_rc6_residency_ms.attr,
122 static const struct attribute_group rc6_attr_group = {
123 .name = power_group_name,
127 static struct attribute *rc6p_attrs[] = {
128 &dev_attr_rc6p_residency_ms.attr,
129 &dev_attr_rc6pp_residency_ms.attr,
133 static const struct attribute_group rc6p_attr_group = {
134 .name = power_group_name,
138 static struct attribute *media_rc6_attrs[] = {
139 &dev_attr_media_rc6_residency_ms.attr,
143 static const struct attribute_group media_rc6_attr_group = {
144 .name = power_group_name,
145 .attrs = media_rc6_attrs
149 static int l3_access_valid(struct drm_i915_private *i915, loff_t offset)
151 if (!HAS_L3_DPF(i915))
154 if (!IS_ALIGNED(offset, sizeof(u32)))
157 if (offset >= GEN7_L3LOG_SIZE)
164 i915_l3_read(struct file *filp, struct kobject *kobj,
165 struct bin_attribute *attr, char *buf,
166 loff_t offset, size_t count)
168 struct device *kdev = kobj_to_dev(kobj);
169 struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
170 int slice = (int)(uintptr_t)attr->private;
173 ret = l3_access_valid(i915, offset);
177 count = round_down(count, sizeof(u32));
178 count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
179 memset(buf, 0, count);
181 spin_lock(&i915->gem.contexts.lock);
182 if (i915->l3_parity.remap_info[slice])
184 i915->l3_parity.remap_info[slice] + offset / sizeof(u32),
186 spin_unlock(&i915->gem.contexts.lock);
192 i915_l3_write(struct file *filp, struct kobject *kobj,
193 struct bin_attribute *attr, char *buf,
194 loff_t offset, size_t count)
196 struct device *kdev = kobj_to_dev(kobj);
197 struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
198 int slice = (int)(uintptr_t)attr->private;
199 u32 *remap_info, *freeme = NULL;
200 struct i915_gem_context *ctx;
203 ret = l3_access_valid(i915, offset);
207 if (count < sizeof(u32))
210 remap_info = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
214 spin_lock(&i915->gem.contexts.lock);
216 if (i915->l3_parity.remap_info[slice]) {
218 remap_info = i915->l3_parity.remap_info[slice];
220 i915->l3_parity.remap_info[slice] = remap_info;
223 count = round_down(count, sizeof(u32));
224 memcpy(remap_info + offset / sizeof(u32), buf, count);
226 /* NB: We defer the remapping until we switch to the context */
227 list_for_each_entry(ctx, &i915->gem.contexts.list, link)
228 ctx->remap_slice |= BIT(slice);
230 spin_unlock(&i915->gem.contexts.lock);
234 * TODO: Ideally we really want a GPU reset here to make sure errors
235 * aren't propagated. Since I cannot find a stable way to reset the GPU
236 * at this point it is left as a TODO.
242 static const struct bin_attribute dpf_attrs = {
243 .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
244 .size = GEN7_L3LOG_SIZE,
245 .read = i915_l3_read,
246 .write = i915_l3_write,
251 static const struct bin_attribute dpf_attrs_1 = {
252 .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
253 .size = GEN7_L3LOG_SIZE,
254 .read = i915_l3_read,
255 .write = i915_l3_write,
260 static ssize_t gt_act_freq_mhz_show(struct device *kdev,
261 struct device_attribute *attr, char *buf)
263 struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
264 struct intel_rps *rps = &i915->gt.rps;
266 return sysfs_emit(buf, "%d\n", intel_rps_read_actual_frequency(rps));
269 static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
270 struct device_attribute *attr, char *buf)
272 struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
273 struct intel_rps *rps = &i915->gt.rps;
275 return sysfs_emit(buf, "%d\n", intel_gpu_freq(rps, rps->cur_freq));
278 static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
280 struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
281 struct intel_rps *rps = &i915->gt.rps;
283 return sysfs_emit(buf, "%d\n", intel_gpu_freq(rps, rps->boost_freq));
286 static ssize_t gt_boost_freq_mhz_store(struct device *kdev,
287 struct device_attribute *attr,
288 const char *buf, size_t count)
290 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
291 struct intel_rps *rps = &dev_priv->gt.rps;
296 ret = kstrtou32(buf, 0, &val);
300 /* Validate against (static) hardware limits */
301 val = intel_freq_opcode(rps, val);
302 if (val < rps->min_freq || val > rps->max_freq)
305 mutex_lock(&rps->lock);
306 if (val != rps->boost_freq) {
307 rps->boost_freq = val;
308 boost = atomic_read(&rps->num_waiters);
310 mutex_unlock(&rps->lock);
312 schedule_work(&rps->work);
317 static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
318 struct device_attribute *attr, char *buf)
320 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
321 struct intel_rps *rps = &dev_priv->gt.rps;
323 return sysfs_emit(buf, "%d\n", intel_gpu_freq(rps, rps->efficient_freq));
326 static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
328 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
329 struct intel_rps *rps = &dev_priv->gt.rps;
331 return sysfs_emit(buf, "%d\n", intel_gpu_freq(rps, rps->max_freq_softlimit));
334 static ssize_t gt_max_freq_mhz_store(struct device *kdev,
335 struct device_attribute *attr,
336 const char *buf, size_t count)
338 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
339 struct intel_rps *rps = &dev_priv->gt.rps;
343 ret = kstrtou32(buf, 0, &val);
347 mutex_lock(&rps->lock);
349 val = intel_freq_opcode(rps, val);
350 if (val < rps->min_freq ||
351 val > rps->max_freq ||
352 val < rps->min_freq_softlimit) {
357 if (val > rps->rp0_freq)
358 DRM_DEBUG("User requested overclocking to %d\n",
359 intel_gpu_freq(rps, val));
361 rps->max_freq_softlimit = val;
363 val = clamp_t(int, rps->cur_freq,
364 rps->min_freq_softlimit,
365 rps->max_freq_softlimit);
368 * We still need *_set_rps to process the new max_delay and
369 * update the interrupt limits and PMINTRMSK even though
370 * frequency request may be unchanged.
372 intel_rps_set(rps, val);
375 mutex_unlock(&rps->lock);
380 static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
382 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
383 struct intel_rps *rps = &dev_priv->gt.rps;
385 return sysfs_emit(buf, "%d\n", intel_gpu_freq(rps, rps->min_freq_softlimit));
388 static ssize_t gt_min_freq_mhz_store(struct device *kdev,
389 struct device_attribute *attr,
390 const char *buf, size_t count)
392 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
393 struct intel_rps *rps = &dev_priv->gt.rps;
397 ret = kstrtou32(buf, 0, &val);
401 mutex_lock(&rps->lock);
403 val = intel_freq_opcode(rps, val);
404 if (val < rps->min_freq ||
405 val > rps->max_freq ||
406 val > rps->max_freq_softlimit) {
411 rps->min_freq_softlimit = val;
413 val = clamp_t(int, rps->cur_freq,
414 rps->min_freq_softlimit,
415 rps->max_freq_softlimit);
418 * We still need *_set_rps to process the new min_delay and
419 * update the interrupt limits and PMINTRMSK even though
420 * frequency request may be unchanged.
422 intel_rps_set(rps, val);
425 mutex_unlock(&rps->lock);
430 static DEVICE_ATTR_RO(gt_act_freq_mhz);
431 static DEVICE_ATTR_RO(gt_cur_freq_mhz);
432 static DEVICE_ATTR_RW(gt_boost_freq_mhz);
433 static DEVICE_ATTR_RW(gt_max_freq_mhz);
434 static DEVICE_ATTR_RW(gt_min_freq_mhz);
436 static DEVICE_ATTR_RO(vlv_rpe_freq_mhz);
438 static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
439 static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
440 static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
441 static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
443 /* For now we have a static number of RP states */
444 static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
446 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
447 struct intel_rps *rps = &dev_priv->gt.rps;
450 if (attr == &dev_attr_gt_RP0_freq_mhz)
451 val = intel_gpu_freq(rps, rps->rp0_freq);
452 else if (attr == &dev_attr_gt_RP1_freq_mhz)
453 val = intel_gpu_freq(rps, rps->rp1_freq);
454 else if (attr == &dev_attr_gt_RPn_freq_mhz)
455 val = intel_gpu_freq(rps, rps->min_freq);
459 return sysfs_emit(buf, "%d\n", val);
462 static const struct attribute * const gen6_attrs[] = {
463 &dev_attr_gt_act_freq_mhz.attr,
464 &dev_attr_gt_cur_freq_mhz.attr,
465 &dev_attr_gt_boost_freq_mhz.attr,
466 &dev_attr_gt_max_freq_mhz.attr,
467 &dev_attr_gt_min_freq_mhz.attr,
468 &dev_attr_gt_RP0_freq_mhz.attr,
469 &dev_attr_gt_RP1_freq_mhz.attr,
470 &dev_attr_gt_RPn_freq_mhz.attr,
474 static const struct attribute * const vlv_attrs[] = {
475 &dev_attr_gt_act_freq_mhz.attr,
476 &dev_attr_gt_cur_freq_mhz.attr,
477 &dev_attr_gt_boost_freq_mhz.attr,
478 &dev_attr_gt_max_freq_mhz.attr,
479 &dev_attr_gt_min_freq_mhz.attr,
480 &dev_attr_gt_RP0_freq_mhz.attr,
481 &dev_attr_gt_RP1_freq_mhz.attr,
482 &dev_attr_gt_RPn_freq_mhz.attr,
483 &dev_attr_vlv_rpe_freq_mhz.attr,
487 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
489 static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
490 struct bin_attribute *attr, char *buf,
491 loff_t off, size_t count)
494 struct device *kdev = kobj_to_dev(kobj);
495 struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
496 struct i915_gpu_coredump *gpu;
499 gpu = i915_first_error_state(i915);
503 ret = i915_gpu_coredump_copy_to_buffer(gpu, buf, off, count);
504 i915_gpu_coredump_put(gpu);
506 const char *str = "No error state collected\n";
507 size_t len = strlen(str);
509 ret = min_t(size_t, count, len - off);
510 memcpy(buf, str + off, ret);
516 static ssize_t error_state_write(struct file *file, struct kobject *kobj,
517 struct bin_attribute *attr, char *buf,
518 loff_t off, size_t count)
520 struct device *kdev = kobj_to_dev(kobj);
521 struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
523 drm_dbg(&dev_priv->drm, "Resetting error state\n");
524 i915_reset_error_state(dev_priv);
529 static const struct bin_attribute error_state_attr = {
530 .attr.name = "error",
531 .attr.mode = S_IRUSR | S_IWUSR,
533 .read = error_state_read,
534 .write = error_state_write,
537 static void i915_setup_error_capture(struct device *kdev)
539 if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr))
540 DRM_ERROR("error_state sysfs setup failed\n");
543 static void i915_teardown_error_capture(struct device *kdev)
545 sysfs_remove_bin_file(&kdev->kobj, &error_state_attr);
548 static void i915_setup_error_capture(struct device *kdev) {}
549 static void i915_teardown_error_capture(struct device *kdev) {}
552 void i915_setup_sysfs(struct drm_i915_private *dev_priv)
554 struct device *kdev = dev_priv->drm.primary->kdev;
558 if (HAS_RC6(dev_priv)) {
559 ret = sysfs_merge_group(&kdev->kobj,
562 drm_err(&dev_priv->drm,
563 "RC6 residency sysfs setup failed\n");
565 if (HAS_RC6p(dev_priv)) {
566 ret = sysfs_merge_group(&kdev->kobj,
569 drm_err(&dev_priv->drm,
570 "RC6p residency sysfs setup failed\n");
572 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
573 ret = sysfs_merge_group(&kdev->kobj,
574 &media_rc6_attr_group);
576 drm_err(&dev_priv->drm,
577 "Media RC6 residency sysfs setup failed\n");
580 if (HAS_L3_DPF(dev_priv)) {
581 ret = device_create_bin_file(kdev, &dpf_attrs);
583 drm_err(&dev_priv->drm,
584 "l3 parity sysfs setup failed\n");
586 if (NUM_L3_SLICES(dev_priv) > 1) {
587 ret = device_create_bin_file(kdev,
590 drm_err(&dev_priv->drm,
591 "l3 parity slice 1 setup failed\n");
596 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
597 ret = sysfs_create_files(&kdev->kobj, vlv_attrs);
598 else if (GRAPHICS_VER(dev_priv) >= 6)
599 ret = sysfs_create_files(&kdev->kobj, gen6_attrs);
601 drm_err(&dev_priv->drm, "RPS sysfs setup failed\n");
603 i915_setup_error_capture(kdev);
605 intel_engines_add_sysfs(dev_priv);
608 void i915_teardown_sysfs(struct drm_i915_private *dev_priv)
610 struct device *kdev = dev_priv->drm.primary->kdev;
612 i915_teardown_error_capture(kdev);
614 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
615 sysfs_remove_files(&kdev->kobj, vlv_attrs);
617 sysfs_remove_files(&kdev->kobj, gen6_attrs);
618 device_remove_bin_file(kdev, &dpf_attrs_1);
619 device_remove_bin_file(kdev, &dpf_attrs);
621 sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group);
622 sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group);