2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #ifndef __AMDGPU_OBJECT_H__
29 #define __AMDGPU_OBJECT_H__
31 #include <drm/amdgpu_drm.h>
34 #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
37 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
38 * @mem_type: ttm memory type
40 * Returns corresponding domain of the ttm mem_type
42 static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
46 return AMDGPU_GEM_DOMAIN_VRAM;
48 return AMDGPU_GEM_DOMAIN_GTT;
50 return AMDGPU_GEM_DOMAIN_CPU;
52 return AMDGPU_GEM_DOMAIN_GDS;
54 return AMDGPU_GEM_DOMAIN_GWS;
56 return AMDGPU_GEM_DOMAIN_OA;
64 * amdgpu_bo_reserve - reserve bo
66 * @no_intr: don't return -ERESTARTSYS on pending signal
69 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
70 * a signal. Release all buffer reservations and return to user-space.
72 static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
74 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
77 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
78 if (unlikely(r != 0)) {
79 if (r != -ERESTARTSYS)
80 dev_err(adev->dev, "%p reserve failed\n", bo);
86 static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
88 ttm_bo_unreserve(&bo->tbo);
91 static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
93 return bo->tbo.num_pages << PAGE_SHIFT;
96 static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
98 return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
101 static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
103 return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
107 * amdgpu_bo_mmap_offset - return mmap offset of bo
108 * @bo: amdgpu object for which we query the offset
110 * Returns mmap offset of the object.
112 static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
114 return drm_vma_node_offset_addr(&bo->tbo.vma_node);
117 int amdgpu_bo_create(struct amdgpu_device *adev,
118 unsigned long size, int byte_align,
119 bool kernel, u32 domain, u64 flags,
121 struct reservation_object *resv,
122 struct amdgpu_bo **bo_ptr);
123 int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
124 unsigned long size, int byte_align,
125 bool kernel, u32 domain, u64 flags,
127 struct ttm_placement *placement,
128 struct reservation_object *resv,
129 struct amdgpu_bo **bo_ptr);
130 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
131 unsigned long size, int align,
132 u32 domain, struct amdgpu_bo **bo_ptr,
133 u64 *gpu_addr, void **cpu_addr);
134 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
136 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
137 void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
138 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
139 void amdgpu_bo_unref(struct amdgpu_bo **bo);
140 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
141 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
142 u64 min_offset, u64 max_offset,
144 int amdgpu_bo_unpin(struct amdgpu_bo *bo);
145 int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
146 int amdgpu_bo_init(struct amdgpu_device *adev);
147 void amdgpu_bo_fini(struct amdgpu_device *adev);
148 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
149 struct vm_area_struct *vma);
150 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
151 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
152 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
153 uint32_t metadata_size, uint64_t flags);
154 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
155 size_t buffer_size, uint32_t *metadata_size,
157 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
158 struct ttm_mem_reg *new_mem);
159 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
160 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
162 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
163 int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
164 struct amdgpu_ring *ring,
165 struct amdgpu_bo *bo,
166 struct reservation_object *resv,
167 struct dma_fence **fence, bool direct);
168 int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
169 struct amdgpu_ring *ring,
170 struct amdgpu_bo *bo,
171 struct reservation_object *resv,
172 struct dma_fence **fence,
180 static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
182 return sa_bo->manager->gpu_addr + sa_bo->soffset;
185 static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
187 return sa_bo->manager->cpu_ptr + sa_bo->soffset;
190 int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
191 struct amdgpu_sa_manager *sa_manager,
192 unsigned size, u32 align, u32 domain);
193 void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
194 struct amdgpu_sa_manager *sa_manager);
195 int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
196 struct amdgpu_sa_manager *sa_manager);
197 int amdgpu_sa_bo_manager_suspend(struct amdgpu_device *adev,
198 struct amdgpu_sa_manager *sa_manager);
199 int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
200 struct amdgpu_sa_bo **sa_bo,
201 unsigned size, unsigned align);
202 void amdgpu_sa_bo_free(struct amdgpu_device *adev,
203 struct amdgpu_sa_bo **sa_bo,
204 struct dma_fence *fence);
205 #if defined(CONFIG_DEBUG_FS)
206 void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,