1 // SPDX-License-Identifier: GPL-2.0
3 * Synopsys DesignWare PCIe host controller driver
5 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6 * https://www.samsung.com
11 #include <linux/delay.h>
13 #include <linux/types.h>
15 #include "../../pci.h"
16 #include "pcie-designware.h"
19 * These interfaces resemble the pci_find_*capability() interfaces, but these
20 * are for configuring host controllers, which are bridges *to* PCI devices but
21 * are not PCI devices themselves.
23 static u8 __dw_pcie_find_next_cap(struct dw_pcie *pci, u8 cap_ptr,
26 u8 cap_id, next_cap_ptr;
32 reg = dw_pcie_readw_dbi(pci, cap_ptr);
33 cap_id = (reg & 0x00ff);
35 if (cap_id > PCI_CAP_ID_MAX)
41 next_cap_ptr = (reg & 0xff00) >> 8;
42 return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap);
45 u8 dw_pcie_find_capability(struct dw_pcie *pci, u8 cap)
50 reg = dw_pcie_readw_dbi(pci, PCI_CAPABILITY_LIST);
51 next_cap_ptr = (reg & 0x00ff);
53 return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap);
55 EXPORT_SYMBOL_GPL(dw_pcie_find_capability);
57 static u16 dw_pcie_find_next_ext_capability(struct dw_pcie *pci, u16 start,
62 int pos = PCI_CFG_SPACE_SIZE;
64 /* minimum 8 bytes per capability */
65 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
70 header = dw_pcie_readl_dbi(pci, pos);
72 * If we have no capabilities, this is indicated by cap ID,
73 * cap version and next pointer all being 0.
79 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
82 pos = PCI_EXT_CAP_NEXT(header);
83 if (pos < PCI_CFG_SPACE_SIZE)
86 header = dw_pcie_readl_dbi(pci, pos);
92 u16 dw_pcie_find_ext_capability(struct dw_pcie *pci, u8 cap)
94 return dw_pcie_find_next_ext_capability(pci, 0, cap);
96 EXPORT_SYMBOL_GPL(dw_pcie_find_ext_capability);
98 int dw_pcie_read(void __iomem *addr, int size, u32 *val)
100 if (!IS_ALIGNED((uintptr_t)addr, size)) {
102 return PCIBIOS_BAD_REGISTER_NUMBER;
107 } else if (size == 2) {
109 } else if (size == 1) {
113 return PCIBIOS_BAD_REGISTER_NUMBER;
116 return PCIBIOS_SUCCESSFUL;
118 EXPORT_SYMBOL_GPL(dw_pcie_read);
120 int dw_pcie_write(void __iomem *addr, int size, u32 val)
122 if (!IS_ALIGNED((uintptr_t)addr, size))
123 return PCIBIOS_BAD_REGISTER_NUMBER;
132 return PCIBIOS_BAD_REGISTER_NUMBER;
134 return PCIBIOS_SUCCESSFUL;
136 EXPORT_SYMBOL_GPL(dw_pcie_write);
138 u32 dw_pcie_read_dbi(struct dw_pcie *pci, u32 reg, size_t size)
143 if (pci->ops->read_dbi)
144 return pci->ops->read_dbi(pci, pci->dbi_base, reg, size);
146 ret = dw_pcie_read(pci->dbi_base + reg, size, &val);
148 dev_err(pci->dev, "Read DBI address failed\n");
152 EXPORT_SYMBOL_GPL(dw_pcie_read_dbi);
154 void dw_pcie_write_dbi(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
158 if (pci->ops->write_dbi) {
159 pci->ops->write_dbi(pci, pci->dbi_base, reg, size, val);
163 ret = dw_pcie_write(pci->dbi_base + reg, size, val);
165 dev_err(pci->dev, "Write DBI address failed\n");
167 EXPORT_SYMBOL_GPL(dw_pcie_write_dbi);
169 u32 dw_pcie_read_dbi2(struct dw_pcie *pci, u32 reg, size_t size)
174 if (pci->ops->read_dbi2)
175 return pci->ops->read_dbi2(pci, pci->dbi_base2, reg, size);
177 ret = dw_pcie_read(pci->dbi_base2 + reg, size, &val);
179 dev_err(pci->dev, "read DBI address failed\n");
184 void dw_pcie_write_dbi2(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
188 if (pci->ops->write_dbi2) {
189 pci->ops->write_dbi2(pci, pci->dbi_base2, reg, size, val);
193 ret = dw_pcie_write(pci->dbi_base2 + reg, size, val);
195 dev_err(pci->dev, "write DBI address failed\n");
198 u32 dw_pcie_read_atu(struct dw_pcie *pci, u32 reg, size_t size)
203 if (pci->ops->read_dbi)
204 return pci->ops->read_dbi(pci, pci->atu_base, reg, size);
206 ret = dw_pcie_read(pci->atu_base + reg, size, &val);
208 dev_err(pci->dev, "Read ATU address failed\n");
213 void dw_pcie_write_atu(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
217 if (pci->ops->write_dbi) {
218 pci->ops->write_dbi(pci, pci->atu_base, reg, size, val);
222 ret = dw_pcie_write(pci->atu_base + reg, size, val);
224 dev_err(pci->dev, "Write ATU address failed\n");
227 static u32 dw_pcie_readl_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg)
229 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
231 return dw_pcie_readl_atu(pci, offset + reg);
234 static void dw_pcie_writel_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg,
237 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
239 dw_pcie_writel_atu(pci, offset + reg, val);
242 static void dw_pcie_prog_outbound_atu_unroll(struct dw_pcie *pci, int index,
243 int type, u64 cpu_addr,
244 u64 pci_addr, u32 size)
247 u64 limit_addr = cpu_addr + size - 1;
249 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_BASE,
250 lower_32_bits(cpu_addr));
251 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_BASE,
252 upper_32_bits(cpu_addr));
253 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_LIMIT,
254 lower_32_bits(limit_addr));
255 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_LIMIT,
256 upper_32_bits(limit_addr));
257 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
258 lower_32_bits(pci_addr));
259 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
260 upper_32_bits(pci_addr));
261 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1,
263 dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
267 * Make sure ATU enable takes effect before any subsequent config
270 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
271 val = dw_pcie_readl_ob_unroll(pci, index,
272 PCIE_ATU_UNR_REGION_CTRL2);
273 if (val & PCIE_ATU_ENABLE)
276 mdelay(LINK_WAIT_IATU);
278 dev_err(pci->dev, "Outbound iATU is not being enabled\n");
281 void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
282 u64 cpu_addr, u64 pci_addr, u32 size)
286 if (pci->ops->cpu_addr_fixup)
287 cpu_addr = pci->ops->cpu_addr_fixup(pci, cpu_addr);
289 if (pci->iatu_unroll_enabled) {
290 dw_pcie_prog_outbound_atu_unroll(pci, index, type, cpu_addr,
295 dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT,
296 PCIE_ATU_REGION_OUTBOUND | index);
297 dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_BASE,
298 lower_32_bits(cpu_addr));
299 dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_BASE,
300 upper_32_bits(cpu_addr));
301 dw_pcie_writel_dbi(pci, PCIE_ATU_LIMIT,
302 lower_32_bits(cpu_addr + size - 1));
303 dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET,
304 lower_32_bits(pci_addr));
305 dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET,
306 upper_32_bits(pci_addr));
307 dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
308 dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
311 * Make sure ATU enable takes effect before any subsequent config
314 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
315 val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
316 if (val & PCIE_ATU_ENABLE)
319 mdelay(LINK_WAIT_IATU);
321 dev_err(pci->dev, "Outbound iATU is not being enabled\n");
324 static u32 dw_pcie_readl_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg)
326 u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
328 return dw_pcie_readl_atu(pci, offset + reg);
331 static void dw_pcie_writel_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg,
334 u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
336 dw_pcie_writel_atu(pci, offset + reg, val);
339 static int dw_pcie_prog_inbound_atu_unroll(struct dw_pcie *pci, int index,
340 int bar, u64 cpu_addr,
341 enum dw_pcie_as_type as_type)
346 dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
347 lower_32_bits(cpu_addr));
348 dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
349 upper_32_bits(cpu_addr));
353 type = PCIE_ATU_TYPE_MEM;
356 type = PCIE_ATU_TYPE_IO;
362 dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1, type);
363 dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
365 PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
368 * Make sure ATU enable takes effect before any subsequent config
371 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
372 val = dw_pcie_readl_ib_unroll(pci, index,
373 PCIE_ATU_UNR_REGION_CTRL2);
374 if (val & PCIE_ATU_ENABLE)
377 mdelay(LINK_WAIT_IATU);
379 dev_err(pci->dev, "Inbound iATU is not being enabled\n");
384 int dw_pcie_prog_inbound_atu(struct dw_pcie *pci, int index, int bar,
385 u64 cpu_addr, enum dw_pcie_as_type as_type)
390 if (pci->iatu_unroll_enabled)
391 return dw_pcie_prog_inbound_atu_unroll(pci, index, bar,
394 dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, PCIE_ATU_REGION_INBOUND |
396 dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET, lower_32_bits(cpu_addr));
397 dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET, upper_32_bits(cpu_addr));
401 type = PCIE_ATU_TYPE_MEM;
404 type = PCIE_ATU_TYPE_IO;
410 dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
411 dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE
412 | PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
415 * Make sure ATU enable takes effect before any subsequent config
418 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
419 val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
420 if (val & PCIE_ATU_ENABLE)
423 mdelay(LINK_WAIT_IATU);
425 dev_err(pci->dev, "Inbound iATU is not being enabled\n");
430 void dw_pcie_disable_atu(struct dw_pcie *pci, int index,
431 enum dw_pcie_region_type type)
436 case DW_PCIE_REGION_INBOUND:
437 region = PCIE_ATU_REGION_INBOUND;
439 case DW_PCIE_REGION_OUTBOUND:
440 region = PCIE_ATU_REGION_OUTBOUND;
446 dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, region | index);
447 dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, (u32)~PCIE_ATU_ENABLE);
450 int dw_pcie_wait_for_link(struct dw_pcie *pci)
454 /* Check if the link is up or not */
455 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
456 if (dw_pcie_link_up(pci)) {
457 dev_info(pci->dev, "Link up\n");
460 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
463 dev_info(pci->dev, "Phy link never came up\n");
467 EXPORT_SYMBOL_GPL(dw_pcie_wait_for_link);
469 int dw_pcie_link_up(struct dw_pcie *pci)
473 if (pci->ops->link_up)
474 return pci->ops->link_up(pci);
476 val = readl(pci->dbi_base + PCIE_PORT_DEBUG1);
477 return ((val & PCIE_PORT_DEBUG1_LINK_UP) &&
478 (!(val & PCIE_PORT_DEBUG1_LINK_IN_TRAINING)));
481 void dw_pcie_upconfig_setup(struct dw_pcie *pci)
485 val = dw_pcie_readl_dbi(pci, PCIE_PORT_MULTI_LANE_CTRL);
486 val |= PORT_MLTI_UPCFG_SUPPORT;
487 dw_pcie_writel_dbi(pci, PCIE_PORT_MULTI_LANE_CTRL, val);
489 EXPORT_SYMBOL_GPL(dw_pcie_upconfig_setup);
491 void dw_pcie_link_set_max_speed(struct dw_pcie *pci, u32 link_gen)
494 u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
496 reg = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCTL2);
497 reg &= ~PCI_EXP_LNKCTL2_TLS;
499 switch (pcie_link_speed[link_gen]) {
500 case PCIE_SPEED_2_5GT:
501 reg |= PCI_EXP_LNKCTL2_TLS_2_5GT;
503 case PCIE_SPEED_5_0GT:
504 reg |= PCI_EXP_LNKCTL2_TLS_5_0GT;
506 case PCIE_SPEED_8_0GT:
507 reg |= PCI_EXP_LNKCTL2_TLS_8_0GT;
509 case PCIE_SPEED_16_0GT:
510 reg |= PCI_EXP_LNKCTL2_TLS_16_0GT;
513 /* Use hardware capability */
514 val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
515 val = FIELD_GET(PCI_EXP_LNKCAP_SLS, val);
516 reg &= ~PCI_EXP_LNKCTL2_HASD;
517 reg |= FIELD_PREP(PCI_EXP_LNKCTL2_TLS, val);
521 dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCTL2, reg);
523 EXPORT_SYMBOL_GPL(dw_pcie_link_set_max_speed);
525 void dw_pcie_link_set_n_fts(struct dw_pcie *pci, u32 n_fts)
529 val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
530 val &= ~PORT_LOGIC_N_FTS_MASK;
531 val |= n_fts & PORT_LOGIC_N_FTS_MASK;
532 dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
534 EXPORT_SYMBOL_GPL(dw_pcie_link_set_n_fts);
536 static u8 dw_pcie_iatu_unroll_enabled(struct dw_pcie *pci)
540 val = dw_pcie_readl_dbi(pci, PCIE_ATU_VIEWPORT);
541 if (val == 0xffffffff)
547 void dw_pcie_setup(struct dw_pcie *pci)
552 struct device *dev = pci->dev;
553 struct device_node *np = dev->of_node;
555 if (pci->version >= 0x480A || (!pci->version &&
556 dw_pcie_iatu_unroll_enabled(pci))) {
557 pci->iatu_unroll_enabled = true;
559 pci->atu_base = pci->dbi_base + DEFAULT_DBI_ATU_OFFSET;
561 dev_dbg(pci->dev, "iATU unroll: %s\n", pci->iatu_unroll_enabled ?
562 "enabled" : "disabled");
565 ret = of_property_read_u32(np, "num-lanes", &lanes);
567 dev_dbg(pci->dev, "property num-lanes isn't found\n");
571 /* Set the number of lanes */
572 val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
573 val &= ~PORT_LINK_MODE_MASK;
576 val |= PORT_LINK_MODE_1_LANES;
579 val |= PORT_LINK_MODE_2_LANES;
582 val |= PORT_LINK_MODE_4_LANES;
585 val |= PORT_LINK_MODE_8_LANES;
588 dev_err(pci->dev, "num-lanes %u: invalid value\n", lanes);
591 dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
593 /* Set link width speed control register */
594 val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
595 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
598 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
601 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
604 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
607 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
610 dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
612 if (of_property_read_bool(np, "snps,enable-cdm-check")) {
613 val = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS);
614 val |= PCIE_PL_CHK_REG_CHK_REG_CONTINUOUS |
615 PCIE_PL_CHK_REG_CHK_REG_START;
616 dw_pcie_writel_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS, val);