1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
9 #include <linux/types.h>
10 #include <asm/byteorder.h>
12 #include <asm/unaligned.h>
14 #ifdef CONFIG_ISA_ARCV2
15 #include <asm/barrier.h>
16 #define __iormb() rmb()
17 #define __iowmb() wmb()
19 #define __iormb() do { } while (0)
20 #define __iowmb() do { } while (0)
23 extern void __iomem *ioremap(phys_addr_t paddr, unsigned long size);
24 extern void __iomem *ioremap_prot(phys_addr_t paddr, unsigned long size,
26 static inline void __iomem *ioport_map(unsigned long port, unsigned int nr)
28 return (void __iomem *)port;
31 static inline void ioport_unmap(void __iomem *addr)
35 extern void iounmap(const void __iomem *addr);
38 * io{read,write}{16,32}be() macros
40 #define ioread16be(p) ({ u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
41 #define ioread32be(p) ({ u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
43 #define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force u16)cpu_to_be16(v), p); })
44 #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force u32)cpu_to_be32(v), p); })
46 /* Change struct page to physical address */
47 #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
49 #define __raw_readb __raw_readb
50 static inline u8 __raw_readb(const volatile void __iomem *addr)
57 : "m" (*(volatile u8 __force *)addr)
63 #define __raw_readw __raw_readw
64 static inline u16 __raw_readw(const volatile void __iomem *addr)
71 : "m" (*(volatile u16 __force *)addr)
77 #define __raw_readl __raw_readl
78 static inline u32 __raw_readl(const volatile void __iomem *addr)
85 : "m" (*(volatile u32 __force *)addr)
92 * {read,write}s{b,w,l}() repeatedly access the same IO address in
93 * native endianness in 8-, 16-, 32-bit chunks {into,from} memory,
96 #define __raw_readsx(t,f) \
97 static inline void __raw_reads##f(const volatile void __iomem *addr, \
98 void *ptr, unsigned int count) \
100 bool is_aligned = ((unsigned long)ptr % ((t) / 8)) == 0; \
106 /* Some ARC CPU's don't support unaligned accesses */ \
109 u##t x = __raw_read##f(addr); \
114 u##t x = __raw_read##f(addr); \
115 put_unaligned(x, buf++); \
120 #define __raw_readsb __raw_readsb
122 #define __raw_readsw __raw_readsw
124 #define __raw_readsl __raw_readsl
127 #define __raw_writeb __raw_writeb
128 static inline void __raw_writeb(u8 b, volatile void __iomem *addr)
130 __asm__ __volatile__(
133 : "r" (b), "m" (*(volatile u8 __force *)addr)
137 #define __raw_writew __raw_writew
138 static inline void __raw_writew(u16 s, volatile void __iomem *addr)
140 __asm__ __volatile__(
143 : "r" (s), "m" (*(volatile u16 __force *)addr)
148 #define __raw_writel __raw_writel
149 static inline void __raw_writel(u32 w, volatile void __iomem *addr)
151 __asm__ __volatile__(
154 : "r" (w), "m" (*(volatile u32 __force *)addr)
159 #define __raw_writesx(t,f) \
160 static inline void __raw_writes##f(volatile void __iomem *addr, \
161 const void *ptr, unsigned int count) \
163 bool is_aligned = ((unsigned long)ptr % ((t) / 8)) == 0; \
164 const u##t *buf = ptr; \
169 /* Some ARC CPU's don't support unaligned accesses */ \
172 __raw_write##f(*buf++, addr); \
176 __raw_write##f(get_unaligned(buf++), addr); \
181 #define __raw_writesb __raw_writesb
183 #define __raw_writesw __raw_writesw
185 #define __raw_writesl __raw_writesl
189 * MMIO can also get buffered/optimized in micro-arch, so barriers needed
190 * Based on ARM model for the typical use case
193 * <writel MMIO "go" reg>
195 * <readl MMIO "status" reg>
200 #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
201 #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
202 #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
203 #define readsb(p,d,l) ({ __raw_readsb(p,d,l); __iormb(); })
204 #define readsw(p,d,l) ({ __raw_readsw(p,d,l); __iormb(); })
205 #define readsl(p,d,l) ({ __raw_readsl(p,d,l); __iormb(); })
207 #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); })
208 #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); })
209 #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); })
210 #define writesb(p,d,l) ({ __iowmb(); __raw_writesb(p,d,l); })
211 #define writesw(p,d,l) ({ __iowmb(); __raw_writesw(p,d,l); })
212 #define writesl(p,d,l) ({ __iowmb(); __raw_writesl(p,d,l); })
215 * Relaxed API for drivers which can handle barrier ordering themselves
217 * Also these are defined to perform little endian accesses.
218 * To provide the typical device register semantics of fixed endian,
219 * swap the byte order for Big Endian
223 #define readb_relaxed(c) __raw_readb(c)
224 #define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \
225 __raw_readw(c)); __r; })
226 #define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \
227 __raw_readl(c)); __r; })
229 #define writeb_relaxed(v,c) __raw_writeb(v,c)
230 #define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c)
231 #define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c)
233 #include <asm-generic/io.h>
235 #endif /* _ASM_ARC_IO_H */