2 * Copyright © 2013 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 #include <linux/pm_runtime.h>
25 #include <asm/iosf_mbi.h>
28 #include "i915_trace.h"
29 #include "i915_vgpu.h"
32 #define FORCEWAKE_ACK_TIMEOUT_MS 50
33 #define GT_FIFO_TIMEOUT_MS 10
35 #define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
38 intel_uncore_mmio_debug_init_early(struct intel_uncore_mmio_debug *mmio_debug)
40 spin_lock_init(&mmio_debug->lock);
41 mmio_debug->unclaimed_mmio_check = 1;
44 static void mmio_debug_suspend(struct intel_uncore_mmio_debug *mmio_debug)
46 lockdep_assert_held(&mmio_debug->lock);
48 /* Save and disable mmio debugging for the user bypass */
49 if (!mmio_debug->suspend_count++) {
50 mmio_debug->saved_mmio_check = mmio_debug->unclaimed_mmio_check;
51 mmio_debug->unclaimed_mmio_check = 0;
55 static void mmio_debug_resume(struct intel_uncore_mmio_debug *mmio_debug)
57 lockdep_assert_held(&mmio_debug->lock);
59 if (!--mmio_debug->suspend_count)
60 mmio_debug->unclaimed_mmio_check = mmio_debug->saved_mmio_check;
63 static const char * const forcewake_domain_names[] = {
76 intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
78 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
80 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
81 return forcewake_domain_names[id];
88 #define fw_ack(d) readl((d)->reg_ack)
89 #define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
90 #define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
93 fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
96 * We don't really know if the powerwell for the forcewake domain we are
97 * trying to reset here does exist at this point (engines could be fused
98 * off in ICL+), so no waiting for acks
100 /* WaRsClearFWBitsAtReset:bdw,skl */
105 fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
107 GEM_BUG_ON(d->uncore->fw_domains_timer & d->mask);
108 d->uncore->fw_domains_timer |= d->mask;
110 hrtimer_start_range_ns(&d->timer,
117 __wait_for_ack(const struct intel_uncore_forcewake_domain *d,
121 return wait_for_atomic((fw_ack(d) & ack) == value,
122 FORCEWAKE_ACK_TIMEOUT_MS);
126 wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
129 return __wait_for_ack(d, ack, 0);
133 wait_ack_set(const struct intel_uncore_forcewake_domain *d,
136 return __wait_for_ack(d, ack, ack);
140 fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
142 if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
143 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
144 intel_uncore_forcewake_domain_to_str(d->id));
145 add_taint_for_CI(d->uncore->i915, TAINT_WARN); /* CI now unreliable */
155 fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
156 const enum ack_type type)
158 const u32 ack_bit = FORCEWAKE_KERNEL;
159 const u32 value = type == ACK_SET ? ack_bit : 0;
164 * There is a possibility of driver's wake request colliding
165 * with hardware's own wake requests and that can cause
166 * hardware to not deliver the driver's ack message.
168 * Use a fallback bit toggle to kick the gpu state machine
169 * in the hope that the original ack will be delivered along with
172 * This workaround is described in HSDES #1604254524 and it's known as:
173 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
174 * although the name is a bit misleading.
179 wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
181 fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
182 /* Give gt some time to relax before the polling frenzy */
184 wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
186 ack_detected = (fw_ack(d) & ack_bit) == value;
188 fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
189 } while (!ack_detected && pass++ < 10);
191 DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
192 intel_uncore_forcewake_domain_to_str(d->id),
193 type == ACK_SET ? "set" : "clear",
197 return ack_detected ? 0 : -ETIMEDOUT;
201 fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
203 if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
206 if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
207 fw_domain_wait_ack_clear(d);
211 fw_domain_get(const struct intel_uncore_forcewake_domain *d)
213 fw_set(d, FORCEWAKE_KERNEL);
217 fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
219 if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
220 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
221 intel_uncore_forcewake_domain_to_str(d->id));
222 add_taint_for_CI(d->uncore->i915, TAINT_WARN); /* CI now unreliable */
227 fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
229 if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
232 if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
233 fw_domain_wait_ack_set(d);
237 fw_domain_put(const struct intel_uncore_forcewake_domain *d)
239 fw_clear(d, FORCEWAKE_KERNEL);
243 fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
245 struct intel_uncore_forcewake_domain *d;
248 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
250 for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
251 fw_domain_wait_ack_clear(d);
255 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
256 fw_domain_wait_ack_set(d);
258 uncore->fw_domains_active |= fw_domains;
262 fw_domains_get_with_fallback(struct intel_uncore *uncore,
263 enum forcewake_domains fw_domains)
265 struct intel_uncore_forcewake_domain *d;
268 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
270 for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
271 fw_domain_wait_ack_clear_fallback(d);
275 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
276 fw_domain_wait_ack_set_fallback(d);
278 uncore->fw_domains_active |= fw_domains;
282 fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
284 struct intel_uncore_forcewake_domain *d;
287 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
289 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
292 uncore->fw_domains_active &= ~fw_domains;
296 fw_domains_reset(struct intel_uncore *uncore,
297 enum forcewake_domains fw_domains)
299 struct intel_uncore_forcewake_domain *d;
305 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
307 for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
311 static inline u32 gt_thread_status(struct intel_uncore *uncore)
315 val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
316 val &= GEN6_GT_THREAD_STATUS_CORE_MASK;
321 static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
324 * w/a for a sporadic read returning 0 by waiting for the GT
327 drm_WARN_ONCE(&uncore->i915->drm,
328 wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
329 "GT thread status wait timed out\n");
332 static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
333 enum forcewake_domains fw_domains)
335 fw_domains_get(uncore, fw_domains);
337 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
338 __gen6_gt_wait_for_thread_c0(uncore);
341 static inline u32 fifo_free_entries(struct intel_uncore *uncore)
343 u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
345 return count & GT_FIFO_FREE_ENTRIES_MASK;
348 static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
352 /* On VLV, FIFO will be shared by both SW and HW.
353 * So, we need to read the FREE_ENTRIES everytime */
354 if (IS_VALLEYVIEW(uncore->i915))
355 n = fifo_free_entries(uncore);
357 n = uncore->fifo_count;
359 if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
360 if (wait_for_atomic((n = fifo_free_entries(uncore)) >
361 GT_FIFO_NUM_RESERVED_ENTRIES,
362 GT_FIFO_TIMEOUT_MS)) {
363 drm_dbg(&uncore->i915->drm,
364 "GT_FIFO timeout, entries: %u\n", n);
369 uncore->fifo_count = n - 1;
372 static enum hrtimer_restart
373 intel_uncore_fw_release_timer(struct hrtimer *timer)
375 struct intel_uncore_forcewake_domain *domain =
376 container_of(timer, struct intel_uncore_forcewake_domain, timer);
377 struct intel_uncore *uncore = domain->uncore;
378 unsigned long irqflags;
380 assert_rpm_device_not_suspended(uncore->rpm);
382 if (xchg(&domain->active, false))
383 return HRTIMER_RESTART;
385 spin_lock_irqsave(&uncore->lock, irqflags);
387 uncore->fw_domains_timer &= ~domain->mask;
389 GEM_BUG_ON(!domain->wake_count);
390 if (--domain->wake_count == 0)
391 uncore->funcs.force_wake_put(uncore, domain->mask);
393 spin_unlock_irqrestore(&uncore->lock, irqflags);
395 return HRTIMER_NORESTART;
398 /* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
400 intel_uncore_forcewake_reset(struct intel_uncore *uncore)
402 unsigned long irqflags;
403 struct intel_uncore_forcewake_domain *domain;
404 int retry_count = 100;
405 enum forcewake_domains fw, active_domains;
407 iosf_mbi_assert_punit_acquired();
409 /* Hold uncore.lock across reset to prevent any register access
410 * with forcewake not set correctly. Wait until all pending
411 * timers are run before holding.
418 for_each_fw_domain(domain, uncore, tmp) {
419 smp_store_mb(domain->active, false);
420 if (hrtimer_cancel(&domain->timer) == 0)
423 intel_uncore_fw_release_timer(&domain->timer);
426 spin_lock_irqsave(&uncore->lock, irqflags);
428 for_each_fw_domain(domain, uncore, tmp) {
429 if (hrtimer_active(&domain->timer))
430 active_domains |= domain->mask;
433 if (active_domains == 0)
436 if (--retry_count == 0) {
437 drm_err(&uncore->i915->drm, "Timed out waiting for forcewake timers to finish\n");
441 spin_unlock_irqrestore(&uncore->lock, irqflags);
445 drm_WARN_ON(&uncore->i915->drm, active_domains);
447 fw = uncore->fw_domains_active;
449 uncore->funcs.force_wake_put(uncore, fw);
451 fw_domains_reset(uncore, uncore->fw_domains);
452 assert_forcewakes_inactive(uncore);
454 spin_unlock_irqrestore(&uncore->lock, irqflags);
456 return fw; /* track the lost user forcewake domains */
460 fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
464 dbg = __raw_uncore_read32(uncore, FPGA_DBG);
465 if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
469 * Bugs in PCI programming (or failing hardware) can occasionally cause
470 * us to lose access to the MMIO BAR. When this happens, register
471 * reads will come back with 0xFFFFFFFF for every register and things
472 * go bad very quickly. Let's try to detect that special case and at
473 * least try to print a more informative message about what has
476 * During normal operation the FPGA_DBG register has several unused
477 * bits that will always read back as 0's so we can use them as canaries
478 * to recognize when MMIO accesses are just busted.
480 if (unlikely(dbg == ~0))
481 drm_err(&uncore->i915->drm,
482 "Lost access to MMIO BAR; all registers now read back as 0xFFFFFFFF!\n");
484 __raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
490 vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
494 cer = __raw_uncore_read32(uncore, CLAIM_ER);
495 if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
498 __raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
504 gen6_check_for_fifo_debug(struct intel_uncore *uncore)
508 fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
510 if (unlikely(fifodbg)) {
511 drm_dbg(&uncore->i915->drm, "GTFIFODBG = 0x08%x\n", fifodbg);
512 __raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
519 check_for_unclaimed_mmio(struct intel_uncore *uncore)
523 lockdep_assert_held(&uncore->debug->lock);
525 if (uncore->debug->suspend_count)
528 if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
529 ret |= fpga_check_for_unclaimed_mmio(uncore);
531 if (intel_uncore_has_dbg_unclaimed(uncore))
532 ret |= vlv_check_for_unclaimed_mmio(uncore);
534 if (intel_uncore_has_fifo(uncore))
535 ret |= gen6_check_for_fifo_debug(uncore);
540 static void forcewake_early_sanitize(struct intel_uncore *uncore,
541 unsigned int restore_forcewake)
543 GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
545 /* WaDisableShadowRegForCpd:chv */
546 if (IS_CHERRYVIEW(uncore->i915)) {
547 __raw_uncore_write32(uncore, GTFIFOCTL,
548 __raw_uncore_read32(uncore, GTFIFOCTL) |
549 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
550 GT_FIFO_CTL_RC6_POLICY_STALL);
553 iosf_mbi_punit_acquire();
554 intel_uncore_forcewake_reset(uncore);
555 if (restore_forcewake) {
556 spin_lock_irq(&uncore->lock);
557 uncore->funcs.force_wake_get(uncore, restore_forcewake);
559 if (intel_uncore_has_fifo(uncore))
560 uncore->fifo_count = fifo_free_entries(uncore);
561 spin_unlock_irq(&uncore->lock);
563 iosf_mbi_punit_release();
566 void intel_uncore_suspend(struct intel_uncore *uncore)
568 if (!intel_uncore_has_forcewake(uncore))
571 iosf_mbi_punit_acquire();
572 iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
573 &uncore->pmic_bus_access_nb);
574 uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
575 iosf_mbi_punit_release();
578 void intel_uncore_resume_early(struct intel_uncore *uncore)
580 unsigned int restore_forcewake;
582 if (intel_uncore_unclaimed_mmio(uncore))
583 drm_dbg(&uncore->i915->drm, "unclaimed mmio detected on resume, clearing\n");
585 if (!intel_uncore_has_forcewake(uncore))
588 restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
589 forcewake_early_sanitize(uncore, restore_forcewake);
591 iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
594 void intel_uncore_runtime_resume(struct intel_uncore *uncore)
596 if (!intel_uncore_has_forcewake(uncore))
599 iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
602 static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
603 enum forcewake_domains fw_domains)
605 struct intel_uncore_forcewake_domain *domain;
608 fw_domains &= uncore->fw_domains;
610 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
611 if (domain->wake_count++) {
612 fw_domains &= ~domain->mask;
613 domain->active = true;
618 uncore->funcs.force_wake_get(uncore, fw_domains);
622 * intel_uncore_forcewake_get - grab forcewake domain references
623 * @uncore: the intel_uncore structure
624 * @fw_domains: forcewake domains to get reference on
626 * This function can be used get GT's forcewake domain references.
627 * Normal register access will handle the forcewake domains automatically.
628 * However if some sequence requires the GT to not power down a particular
629 * forcewake domains this function should be called at the beginning of the
630 * sequence. And subsequently the reference should be dropped by symmetric
631 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
632 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
634 void intel_uncore_forcewake_get(struct intel_uncore *uncore,
635 enum forcewake_domains fw_domains)
637 unsigned long irqflags;
639 if (!uncore->funcs.force_wake_get)
642 assert_rpm_wakelock_held(uncore->rpm);
644 spin_lock_irqsave(&uncore->lock, irqflags);
645 __intel_uncore_forcewake_get(uncore, fw_domains);
646 spin_unlock_irqrestore(&uncore->lock, irqflags);
650 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
651 * @uncore: the intel_uncore structure
653 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
654 * the GT powerwell and in the process disable our debugging for the
655 * duration of userspace's bypass.
657 void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
659 spin_lock_irq(&uncore->lock);
660 if (!uncore->user_forcewake_count++) {
661 intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
662 spin_lock(&uncore->debug->lock);
663 mmio_debug_suspend(uncore->debug);
664 spin_unlock(&uncore->debug->lock);
666 spin_unlock_irq(&uncore->lock);
670 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
671 * @uncore: the intel_uncore structure
673 * This function complements intel_uncore_forcewake_user_get() and releases
674 * the GT powerwell taken on behalf of the userspace bypass.
676 void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
678 spin_lock_irq(&uncore->lock);
679 if (!--uncore->user_forcewake_count) {
680 spin_lock(&uncore->debug->lock);
681 mmio_debug_resume(uncore->debug);
683 if (check_for_unclaimed_mmio(uncore))
684 drm_info(&uncore->i915->drm,
685 "Invalid mmio detected during user access\n");
686 spin_unlock(&uncore->debug->lock);
688 intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
690 spin_unlock_irq(&uncore->lock);
694 * intel_uncore_forcewake_get__locked - grab forcewake domain references
695 * @uncore: the intel_uncore structure
696 * @fw_domains: forcewake domains to get reference on
698 * See intel_uncore_forcewake_get(). This variant places the onus
699 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
701 void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
702 enum forcewake_domains fw_domains)
704 lockdep_assert_held(&uncore->lock);
706 if (!uncore->funcs.force_wake_get)
709 __intel_uncore_forcewake_get(uncore, fw_domains);
712 static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
713 enum forcewake_domains fw_domains)
715 struct intel_uncore_forcewake_domain *domain;
718 fw_domains &= uncore->fw_domains;
720 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
721 GEM_BUG_ON(!domain->wake_count);
723 if (--domain->wake_count) {
724 domain->active = true;
728 uncore->funcs.force_wake_put(uncore, domain->mask);
733 * intel_uncore_forcewake_put - release a forcewake domain reference
734 * @uncore: the intel_uncore structure
735 * @fw_domains: forcewake domains to put references
737 * This function drops the device-level forcewakes for specified
738 * domains obtained by intel_uncore_forcewake_get().
740 void intel_uncore_forcewake_put(struct intel_uncore *uncore,
741 enum forcewake_domains fw_domains)
743 unsigned long irqflags;
745 if (!uncore->funcs.force_wake_put)
748 spin_lock_irqsave(&uncore->lock, irqflags);
749 __intel_uncore_forcewake_put(uncore, fw_domains);
750 spin_unlock_irqrestore(&uncore->lock, irqflags);
754 * intel_uncore_forcewake_flush - flush the delayed release
755 * @uncore: the intel_uncore structure
756 * @fw_domains: forcewake domains to flush
758 void intel_uncore_forcewake_flush(struct intel_uncore *uncore,
759 enum forcewake_domains fw_domains)
761 struct intel_uncore_forcewake_domain *domain;
764 if (!uncore->funcs.force_wake_put)
767 fw_domains &= uncore->fw_domains;
768 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
769 WRITE_ONCE(domain->active, false);
770 if (hrtimer_cancel(&domain->timer))
771 intel_uncore_fw_release_timer(&domain->timer);
776 * intel_uncore_forcewake_put__locked - grab forcewake domain references
777 * @uncore: the intel_uncore structure
778 * @fw_domains: forcewake domains to get reference on
780 * See intel_uncore_forcewake_put(). This variant places the onus
781 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
783 void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
784 enum forcewake_domains fw_domains)
786 lockdep_assert_held(&uncore->lock);
788 if (!uncore->funcs.force_wake_put)
791 __intel_uncore_forcewake_put(uncore, fw_domains);
794 void assert_forcewakes_inactive(struct intel_uncore *uncore)
796 if (!uncore->funcs.force_wake_get)
799 drm_WARN(&uncore->i915->drm, uncore->fw_domains_active,
800 "Expected all fw_domains to be inactive, but %08x are still on\n",
801 uncore->fw_domains_active);
804 void assert_forcewakes_active(struct intel_uncore *uncore,
805 enum forcewake_domains fw_domains)
807 struct intel_uncore_forcewake_domain *domain;
810 if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
813 if (!uncore->funcs.force_wake_get)
816 spin_lock_irq(&uncore->lock);
818 assert_rpm_wakelock_held(uncore->rpm);
820 fw_domains &= uncore->fw_domains;
821 drm_WARN(&uncore->i915->drm, fw_domains & ~uncore->fw_domains_active,
822 "Expected %08x fw_domains to be active, but %08x are off\n",
823 fw_domains, fw_domains & ~uncore->fw_domains_active);
826 * Check that the caller has an explicit wakeref and we don't mistake
827 * it for the auto wakeref.
829 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
830 unsigned int actual = READ_ONCE(domain->wake_count);
831 unsigned int expect = 1;
833 if (uncore->fw_domains_timer & domain->mask)
834 expect++; /* pending automatic release */
836 if (drm_WARN(&uncore->i915->drm, actual < expect,
837 "Expected domain %d to be held awake by caller, count=%d\n",
842 spin_unlock_irq(&uncore->lock);
845 /* We give fast paths for the really cool registers */
846 #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
848 #define __gen6_reg_read_fw_domains(uncore, offset) \
850 enum forcewake_domains __fwd; \
851 if (NEEDS_FORCE_WAKE(offset)) \
852 __fwd = FORCEWAKE_RENDER; \
858 static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
860 if (offset < entry->start)
862 else if (offset > entry->end)
868 /* Copied and "macroized" from lib/bsearch.c */
869 #define BSEARCH(key, base, num, cmp) ({ \
870 unsigned int start__ = 0, end__ = (num); \
871 typeof(base) result__ = NULL; \
872 while (start__ < end__) { \
873 unsigned int mid__ = start__ + (end__ - start__) / 2; \
874 int ret__ = (cmp)((key), (base) + mid__); \
877 } else if (ret__ > 0) { \
878 start__ = mid__ + 1; \
880 result__ = (base) + mid__; \
887 static enum forcewake_domains
888 find_fw_domain(struct intel_uncore *uncore, u32 offset)
890 const struct intel_forcewake_range *entry;
892 entry = BSEARCH(offset,
893 uncore->fw_domains_table,
894 uncore->fw_domains_table_entries,
901 * The list of FW domains depends on the SKU in gen11+ so we
902 * can't determine it statically. We use FORCEWAKE_ALL and
903 * translate it here to the list of available domains.
905 if (entry->domains == FORCEWAKE_ALL)
906 return uncore->fw_domains;
908 drm_WARN(&uncore->i915->drm, entry->domains & ~uncore->fw_domains,
909 "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
910 entry->domains & ~uncore->fw_domains, offset);
912 return entry->domains;
915 #define GEN_FW_RANGE(s, e, d) \
916 { .start = (s), .end = (e), .domains = (d) }
918 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
919 static const struct intel_forcewake_range __vlv_fw_ranges[] = {
920 GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
921 GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
922 GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
923 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
924 GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
925 GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
926 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
929 #define __fwtable_reg_read_fw_domains(uncore, offset) \
931 enum forcewake_domains __fwd = 0; \
932 if (NEEDS_FORCE_WAKE((offset))) \
933 __fwd = find_fw_domain(uncore, offset); \
937 #define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
938 find_fw_domain(uncore, offset)
940 #define __gen12_fwtable_reg_read_fw_domains(uncore, offset) \
941 find_fw_domain(uncore, offset)
943 /* *Must* be sorted by offset! See intel_shadow_table_check(). */
944 static const i915_reg_t gen8_shadowed_regs[] = {
945 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
946 GEN6_RPNSWREQ, /* 0xA008 */
947 GEN6_RC_VIDEO_FREQ, /* 0xA00C */
948 RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
949 RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
950 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
951 /* TODO: Other registers are not yet used */
954 static const i915_reg_t gen11_shadowed_regs[] = {
955 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
956 GEN6_RPNSWREQ, /* 0xA008 */
957 GEN6_RC_VIDEO_FREQ, /* 0xA00C */
958 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
959 RING_TAIL(GEN11_BSD_RING_BASE), /* 0x1C0000 (base) */
960 RING_TAIL(GEN11_BSD2_RING_BASE), /* 0x1C4000 (base) */
961 RING_TAIL(GEN11_VEBOX_RING_BASE), /* 0x1C8000 (base) */
962 RING_TAIL(GEN11_BSD3_RING_BASE), /* 0x1D0000 (base) */
963 RING_TAIL(GEN11_BSD4_RING_BASE), /* 0x1D4000 (base) */
964 RING_TAIL(GEN11_VEBOX2_RING_BASE), /* 0x1D8000 (base) */
965 /* TODO: Other registers are not yet used */
968 static const i915_reg_t gen12_shadowed_regs[] = {
969 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
970 GEN6_RPNSWREQ, /* 0xA008 */
971 GEN6_RC_VIDEO_FREQ, /* 0xA00C */
972 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
973 RING_TAIL(GEN11_BSD_RING_BASE), /* 0x1C0000 (base) */
974 RING_TAIL(GEN11_BSD2_RING_BASE), /* 0x1C4000 (base) */
975 RING_TAIL(GEN11_VEBOX_RING_BASE), /* 0x1C8000 (base) */
976 RING_TAIL(GEN11_BSD3_RING_BASE), /* 0x1D0000 (base) */
977 RING_TAIL(GEN11_BSD4_RING_BASE), /* 0x1D4000 (base) */
978 RING_TAIL(GEN11_VEBOX2_RING_BASE), /* 0x1D8000 (base) */
979 /* TODO: Other registers are not yet used */
982 static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
984 u32 offset = i915_mmio_reg_offset(*reg);
988 else if (key > offset)
994 #define __is_genX_shadowed(x) \
995 static bool is_gen##x##_shadowed(u32 offset) \
997 const i915_reg_t *regs = gen##x##_shadowed_regs; \
998 return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
1002 __is_genX_shadowed(8)
1003 __is_genX_shadowed(11)
1004 __is_genX_shadowed(12)
1006 static enum forcewake_domains
1007 gen6_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg)
1009 return FORCEWAKE_RENDER;
1012 #define __gen8_reg_write_fw_domains(uncore, offset) \
1014 enum forcewake_domains __fwd; \
1015 if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
1016 __fwd = FORCEWAKE_RENDER; \
1022 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1023 static const struct intel_forcewake_range __chv_fw_ranges[] = {
1024 GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
1025 GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1026 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1027 GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1028 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1029 GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1030 GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
1031 GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1032 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1033 GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1034 GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
1035 GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1036 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1037 GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
1038 GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
1039 GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
1042 #define __fwtable_reg_write_fw_domains(uncore, offset) \
1044 enum forcewake_domains __fwd = 0; \
1045 if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
1046 __fwd = find_fw_domain(uncore, offset); \
1050 #define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
1052 enum forcewake_domains __fwd = 0; \
1053 const u32 __offset = (offset); \
1054 if (!is_gen11_shadowed(__offset)) \
1055 __fwd = find_fw_domain(uncore, __offset); \
1059 #define __gen12_fwtable_reg_write_fw_domains(uncore, offset) \
1061 enum forcewake_domains __fwd = 0; \
1062 const u32 __offset = (offset); \
1063 if (!is_gen12_shadowed(__offset)) \
1064 __fwd = find_fw_domain(uncore, __offset); \
1068 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1069 static const struct intel_forcewake_range __gen9_fw_ranges[] = {
1070 GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_GT),
1071 GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
1072 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1073 GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_GT),
1074 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1075 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_GT),
1076 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1077 GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_GT),
1078 GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1079 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1080 GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_GT),
1081 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1082 GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_GT),
1083 GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1084 GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_GT),
1085 GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1086 GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_GT),
1087 GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1088 GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_GT),
1089 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1090 GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_GT),
1091 GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1092 GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_GT),
1093 GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1094 GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_GT),
1095 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1096 GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_GT),
1097 GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1098 GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_GT),
1099 GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1100 GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_GT),
1101 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
1104 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1105 static const struct intel_forcewake_range __gen11_fw_ranges[] = {
1106 GEN_FW_RANGE(0x0, 0x1fff, 0), /* uncore range */
1107 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1108 GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_GT),
1109 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1110 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_GT),
1111 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1112 GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_GT),
1113 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1114 GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_GT),
1115 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1116 GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_GT),
1117 GEN_FW_RANGE(0x8800, 0x8bff, 0),
1118 GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1119 GEN_FW_RANGE(0x8d00, 0x94cf, FORCEWAKE_GT),
1120 GEN_FW_RANGE(0x94d0, 0x955f, FORCEWAKE_RENDER),
1121 GEN_FW_RANGE(0x9560, 0x95ff, 0),
1122 GEN_FW_RANGE(0x9600, 0xafff, FORCEWAKE_GT),
1123 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1124 GEN_FW_RANGE(0xb480, 0xdeff, FORCEWAKE_GT),
1125 GEN_FW_RANGE(0xdf00, 0xe8ff, FORCEWAKE_RENDER),
1126 GEN_FW_RANGE(0xe900, 0x16dff, FORCEWAKE_GT),
1127 GEN_FW_RANGE(0x16e00, 0x19fff, FORCEWAKE_RENDER),
1128 GEN_FW_RANGE(0x1a000, 0x23fff, FORCEWAKE_GT),
1129 GEN_FW_RANGE(0x24000, 0x2407f, 0),
1130 GEN_FW_RANGE(0x24080, 0x2417f, FORCEWAKE_GT),
1131 GEN_FW_RANGE(0x24180, 0x242ff, FORCEWAKE_RENDER),
1132 GEN_FW_RANGE(0x24300, 0x243ff, FORCEWAKE_GT),
1133 GEN_FW_RANGE(0x24400, 0x24fff, FORCEWAKE_RENDER),
1134 GEN_FW_RANGE(0x25000, 0x3ffff, FORCEWAKE_GT),
1135 GEN_FW_RANGE(0x40000, 0x1bffff, 0),
1136 GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
1137 GEN_FW_RANGE(0x1c4000, 0x1c7fff, 0),
1138 GEN_FW_RANGE(0x1c8000, 0x1cffff, FORCEWAKE_MEDIA_VEBOX0),
1139 GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
1140 GEN_FW_RANGE(0x1d4000, 0x1dbfff, 0)
1144 * *Must* be sorted by offset ranges! See intel_fw_table_check().
1146 * Note that the spec lists several reserved/unused ranges that don't
1147 * actually contain any registers. In the table below we'll combine those
1148 * reserved ranges with either the preceding or following range to keep the
1149 * table small and lookups fast.
1151 static const struct intel_forcewake_range __gen12_fw_ranges[] = {
1152 GEN_FW_RANGE(0x0, 0x1fff, 0), /*
1153 0x0 - 0xaff: reserved
1154 0xb00 - 0x1fff: always on */
1155 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1156 GEN_FW_RANGE(0x2700, 0x27ff, FORCEWAKE_GT),
1157 GEN_FW_RANGE(0x2800, 0x2aff, FORCEWAKE_RENDER),
1158 GEN_FW_RANGE(0x2b00, 0x2fff, FORCEWAKE_GT),
1159 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1160 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_GT), /*
1162 0x4900 - 0x51ff: reserved */
1163 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER), /*
1164 0x5200 - 0x53ff: render
1165 0x5400 - 0x54ff: reserved
1166 0x5500 - 0x7fff: render */
1167 GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_GT),
1168 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1169 GEN_FW_RANGE(0x8160, 0x81ff, 0), /*
1170 0x8160 - 0x817f: reserved
1171 0x8180 - 0x81ff: always on */
1172 GEN_FW_RANGE(0x8200, 0x82ff, FORCEWAKE_GT),
1173 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1174 GEN_FW_RANGE(0x8500, 0x94cf, FORCEWAKE_GT), /*
1176 0x8800 - 0x8fff: reserved
1178 0x9480 - 0x94cf: reserved */
1179 GEN_FW_RANGE(0x94d0, 0x955f, FORCEWAKE_RENDER),
1180 GEN_FW_RANGE(0x9560, 0x97ff, 0), /*
1181 0x9560 - 0x95ff: always on
1182 0x9600 - 0x97ff: reserved */
1183 GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_GT),
1184 GEN_FW_RANGE(0xb000, 0xb3ff, FORCEWAKE_RENDER),
1185 GEN_FW_RANGE(0xb400, 0xcfff, FORCEWAKE_GT), /*
1187 0xb480 - 0xbfff: reserved
1188 0xc000 - 0xcfff: gt */
1189 GEN_FW_RANGE(0xd000, 0xd7ff, 0),
1190 GEN_FW_RANGE(0xd800, 0xd8ff, FORCEWAKE_RENDER),
1191 GEN_FW_RANGE(0xd900, 0xdbff, FORCEWAKE_GT),
1192 GEN_FW_RANGE(0xdc00, 0xefff, FORCEWAKE_RENDER), /*
1193 0xdc00 - 0xddff: render
1194 0xde00 - 0xde7f: reserved
1195 0xde80 - 0xe8ff: render
1196 0xe900 - 0xefff: reserved */
1197 GEN_FW_RANGE(0xf000, 0x147ff, FORCEWAKE_GT), /*
1199 0x10000 - 0x147ff: reserved */
1200 GEN_FW_RANGE(0x14800, 0x1ffff, FORCEWAKE_RENDER), /*
1201 0x14800 - 0x14fff: render
1202 0x15000 - 0x16dff: reserved
1203 0x16e00 - 0x1bfff: render
1204 0x1c000 - 0x1ffff: reserved */
1205 GEN_FW_RANGE(0x20000, 0x20fff, FORCEWAKE_MEDIA_VDBOX0),
1206 GEN_FW_RANGE(0x21000, 0x21fff, FORCEWAKE_MEDIA_VDBOX2),
1207 GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_GT),
1208 GEN_FW_RANGE(0x24000, 0x2417f, 0), /*
1209 0x24000 - 0x2407f: always on
1210 0x24080 - 0x2417f: reserved */
1211 GEN_FW_RANGE(0x24180, 0x249ff, FORCEWAKE_GT), /*
1212 0x24180 - 0x241ff: gt
1213 0x24200 - 0x249ff: reserved */
1214 GEN_FW_RANGE(0x24a00, 0x251ff, FORCEWAKE_RENDER), /*
1215 0x24a00 - 0x24a7f: render
1216 0x24a80 - 0x251ff: reserved */
1217 GEN_FW_RANGE(0x25200, 0x255ff, FORCEWAKE_GT), /*
1218 0x25200 - 0x252ff: gt
1219 0x25300 - 0x255ff: reserved */
1220 GEN_FW_RANGE(0x25600, 0x2567f, FORCEWAKE_MEDIA_VDBOX0),
1221 GEN_FW_RANGE(0x25680, 0x259ff, FORCEWAKE_MEDIA_VDBOX2), /*
1222 0x25680 - 0x256ff: VD2
1223 0x25700 - 0x259ff: reserved */
1224 GEN_FW_RANGE(0x25a00, 0x25a7f, FORCEWAKE_MEDIA_VDBOX0),
1225 GEN_FW_RANGE(0x25a80, 0x2ffff, FORCEWAKE_MEDIA_VDBOX2), /*
1226 0x25a80 - 0x25aff: VD2
1227 0x25b00 - 0x2ffff: reserved */
1228 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_GT),
1229 GEN_FW_RANGE(0x40000, 0x1bffff, 0),
1230 GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0), /*
1231 0x1c0000 - 0x1c2bff: VD0
1232 0x1c2c00 - 0x1c2cff: reserved
1233 0x1c2d00 - 0x1c2dff: VD0
1234 0x1c2e00 - 0x1c3eff: reserved
1235 0x1c3f00 - 0x1c3fff: VD0 */
1236 GEN_FW_RANGE(0x1c4000, 0x1c7fff, 0),
1237 GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0), /*
1238 0x1c8000 - 0x1ca0ff: VE0
1239 0x1ca100 - 0x1cbeff: reserved
1240 0x1cbf00 - 0x1cbfff: VE0 */
1241 GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_MEDIA_VDBOX0), /*
1242 0x1cc000 - 0x1ccfff: VD0
1243 0x1cd000 - 0x1cffff: reserved */
1244 GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2), /*
1245 0x1d0000 - 0x1d2bff: VD2
1246 0x1d2c00 - 0x1d2cff: reserved
1247 0x1d2d00 - 0x1d2dff: VD2
1248 0x1d2e00 - 0x1d3eff: reserved
1249 0x1d3f00 - 0x1d3fff: VD2 */
1253 ilk_dummy_write(struct intel_uncore *uncore)
1255 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1256 * the chip from rc6 before touching it for real. MI_MODE is masked,
1257 * hence harmless to write 0 into. */
1258 __raw_uncore_write32(uncore, MI_MODE, 0);
1262 __unclaimed_reg_debug(struct intel_uncore *uncore,
1263 const i915_reg_t reg,
1267 if (drm_WARN(&uncore->i915->drm,
1268 check_for_unclaimed_mmio(uncore) && !before,
1269 "Unclaimed %s register 0x%x\n",
1270 read ? "read from" : "write to",
1271 i915_mmio_reg_offset(reg)))
1272 /* Only report the first N failures */
1273 uncore->i915->params.mmio_debug--;
1277 unclaimed_reg_debug(struct intel_uncore *uncore,
1278 const i915_reg_t reg,
1282 if (likely(!uncore->i915->params.mmio_debug))
1285 /* interrupts are disabled and re-enabled around uncore->lock usage */
1286 lockdep_assert_held(&uncore->lock);
1289 spin_lock(&uncore->debug->lock);
1291 __unclaimed_reg_debug(uncore, reg, read, before);
1294 spin_unlock(&uncore->debug->lock);
1297 #define __vgpu_read(x) \
1299 vgpu_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1300 u##x val = __raw_uncore_read##x(uncore, reg); \
1301 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1309 #define GEN2_READ_HEADER(x) \
1311 assert_rpm_wakelock_held(uncore->rpm);
1313 #define GEN2_READ_FOOTER \
1314 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1317 #define __gen2_read(x) \
1319 gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1320 GEN2_READ_HEADER(x); \
1321 val = __raw_uncore_read##x(uncore, reg); \
1325 #define __gen5_read(x) \
1327 gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1328 GEN2_READ_HEADER(x); \
1329 ilk_dummy_write(uncore); \
1330 val = __raw_uncore_read##x(uncore, reg); \
1346 #undef GEN2_READ_FOOTER
1347 #undef GEN2_READ_HEADER
1349 #define GEN6_READ_HEADER(x) \
1350 u32 offset = i915_mmio_reg_offset(reg); \
1351 unsigned long irqflags; \
1353 assert_rpm_wakelock_held(uncore->rpm); \
1354 spin_lock_irqsave(&uncore->lock, irqflags); \
1355 unclaimed_reg_debug(uncore, reg, true, true)
1357 #define GEN6_READ_FOOTER \
1358 unclaimed_reg_debug(uncore, reg, true, false); \
1359 spin_unlock_irqrestore(&uncore->lock, irqflags); \
1360 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1363 static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1364 enum forcewake_domains fw_domains)
1366 struct intel_uncore_forcewake_domain *domain;
1369 GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1371 for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1372 fw_domain_arm_timer(domain);
1374 uncore->funcs.force_wake_get(uncore, fw_domains);
1377 static inline void __force_wake_auto(struct intel_uncore *uncore,
1378 enum forcewake_domains fw_domains)
1380 GEM_BUG_ON(!fw_domains);
1382 /* Turn on all requested but inactive supported forcewake domains. */
1383 fw_domains &= uncore->fw_domains;
1384 fw_domains &= ~uncore->fw_domains_active;
1387 ___force_wake_auto(uncore, fw_domains);
1390 #define __gen_read(func, x) \
1392 func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1393 enum forcewake_domains fw_engine; \
1394 GEN6_READ_HEADER(x); \
1395 fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1397 __force_wake_auto(uncore, fw_engine); \
1398 val = __raw_uncore_read##x(uncore, reg); \
1402 #define __gen_reg_read_funcs(func) \
1403 static enum forcewake_domains \
1404 func##_reg_read_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
1405 return __##func##_reg_read_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
1408 __gen_read(func, 8) \
1409 __gen_read(func, 16) \
1410 __gen_read(func, 32) \
1411 __gen_read(func, 64)
1413 __gen_reg_read_funcs(gen12_fwtable);
1414 __gen_reg_read_funcs(gen11_fwtable);
1415 __gen_reg_read_funcs(fwtable);
1416 __gen_reg_read_funcs(gen6);
1418 #undef __gen_reg_read_funcs
1419 #undef GEN6_READ_FOOTER
1420 #undef GEN6_READ_HEADER
1422 #define GEN2_WRITE_HEADER \
1423 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1424 assert_rpm_wakelock_held(uncore->rpm); \
1426 #define GEN2_WRITE_FOOTER
1428 #define __gen2_write(x) \
1430 gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1431 GEN2_WRITE_HEADER; \
1432 __raw_uncore_write##x(uncore, reg, val); \
1433 GEN2_WRITE_FOOTER; \
1436 #define __gen5_write(x) \
1438 gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1439 GEN2_WRITE_HEADER; \
1440 ilk_dummy_write(uncore); \
1441 __raw_uncore_write##x(uncore, reg, val); \
1442 GEN2_WRITE_FOOTER; \
1455 #undef GEN2_WRITE_FOOTER
1456 #undef GEN2_WRITE_HEADER
1458 #define GEN6_WRITE_HEADER \
1459 u32 offset = i915_mmio_reg_offset(reg); \
1460 unsigned long irqflags; \
1461 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1462 assert_rpm_wakelock_held(uncore->rpm); \
1463 spin_lock_irqsave(&uncore->lock, irqflags); \
1464 unclaimed_reg_debug(uncore, reg, false, true)
1466 #define GEN6_WRITE_FOOTER \
1467 unclaimed_reg_debug(uncore, reg, false, false); \
1468 spin_unlock_irqrestore(&uncore->lock, irqflags)
1470 #define __gen6_write(x) \
1472 gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1473 GEN6_WRITE_HEADER; \
1474 if (NEEDS_FORCE_WAKE(offset)) \
1475 __gen6_gt_wait_for_fifo(uncore); \
1476 __raw_uncore_write##x(uncore, reg, val); \
1477 GEN6_WRITE_FOOTER; \
1483 #define __gen_write(func, x) \
1485 func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1486 enum forcewake_domains fw_engine; \
1487 GEN6_WRITE_HEADER; \
1488 fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1490 __force_wake_auto(uncore, fw_engine); \
1491 __raw_uncore_write##x(uncore, reg, val); \
1492 GEN6_WRITE_FOOTER; \
1495 #define __gen_reg_write_funcs(func) \
1496 static enum forcewake_domains \
1497 func##_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
1498 return __##func##_reg_write_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
1501 __gen_write(func, 8) \
1502 __gen_write(func, 16) \
1503 __gen_write(func, 32)
1505 __gen_reg_write_funcs(gen12_fwtable);
1506 __gen_reg_write_funcs(gen11_fwtable);
1507 __gen_reg_write_funcs(fwtable);
1508 __gen_reg_write_funcs(gen8);
1510 #undef __gen_reg_write_funcs
1511 #undef GEN6_WRITE_FOOTER
1512 #undef GEN6_WRITE_HEADER
1514 #define __vgpu_write(x) \
1516 vgpu_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1517 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1518 __raw_uncore_write##x(uncore, reg, val); \
1524 #define ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, x) \
1526 (uncore)->funcs.mmio_writeb = x##_write8; \
1527 (uncore)->funcs.mmio_writew = x##_write16; \
1528 (uncore)->funcs.mmio_writel = x##_write32; \
1531 #define ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x) \
1533 (uncore)->funcs.mmio_readb = x##_read8; \
1534 (uncore)->funcs.mmio_readw = x##_read16; \
1535 (uncore)->funcs.mmio_readl = x##_read32; \
1536 (uncore)->funcs.mmio_readq = x##_read64; \
1539 #define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
1541 ASSIGN_RAW_WRITE_MMIO_VFUNCS((uncore), x); \
1542 (uncore)->funcs.write_fw_domains = x##_reg_write_fw_domains; \
1545 #define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
1547 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x); \
1548 (uncore)->funcs.read_fw_domains = x##_reg_read_fw_domains; \
1551 static int __fw_domain_init(struct intel_uncore *uncore,
1552 enum forcewake_domain_id domain_id,
1556 struct intel_uncore_forcewake_domain *d;
1558 GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1559 GEM_BUG_ON(uncore->fw_domain[domain_id]);
1561 if (i915_inject_probe_failure(uncore->i915))
1564 d = kzalloc(sizeof(*d), GFP_KERNEL);
1568 drm_WARN_ON(&uncore->i915->drm, !i915_mmio_reg_valid(reg_set));
1569 drm_WARN_ON(&uncore->i915->drm, !i915_mmio_reg_valid(reg_ack));
1573 d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
1574 d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1578 BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
1579 BUILD_BUG_ON(FORCEWAKE_GT != (1 << FW_DOMAIN_ID_GT));
1580 BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1581 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
1582 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
1583 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
1584 BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
1585 BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
1586 BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));
1588 d->mask = BIT(domain_id);
1590 hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1591 d->timer.function = intel_uncore_fw_release_timer;
1593 uncore->fw_domains |= BIT(domain_id);
1597 uncore->fw_domain[domain_id] = d;
1602 static void fw_domain_fini(struct intel_uncore *uncore,
1603 enum forcewake_domain_id domain_id)
1605 struct intel_uncore_forcewake_domain *d;
1607 GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1609 d = fetch_and_zero(&uncore->fw_domain[domain_id]);
1613 uncore->fw_domains &= ~BIT(domain_id);
1614 drm_WARN_ON(&uncore->i915->drm, d->wake_count);
1615 drm_WARN_ON(&uncore->i915->drm, hrtimer_cancel(&d->timer));
1619 static void intel_uncore_fw_domains_fini(struct intel_uncore *uncore)
1621 struct intel_uncore_forcewake_domain *d;
1624 for_each_fw_domain(d, uncore, tmp)
1625 fw_domain_fini(uncore, d->id);
1628 static int intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1630 struct drm_i915_private *i915 = uncore->i915;
1633 GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1635 #define fw_domain_init(uncore__, id__, set__, ack__) \
1636 (ret ?: (ret = __fw_domain_init((uncore__), (id__), (set__), (ack__))))
1638 if (INTEL_GEN(i915) >= 11) {
1639 /* we'll prune the domains of missing engines later */
1640 intel_engine_mask_t emask = INTEL_INFO(i915)->platform_engine_mask;
1643 uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1644 uncore->funcs.force_wake_put = fw_domains_put;
1645 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1646 FORCEWAKE_RENDER_GEN9,
1647 FORCEWAKE_ACK_RENDER_GEN9);
1648 fw_domain_init(uncore, FW_DOMAIN_ID_GT,
1650 FORCEWAKE_ACK_GT_GEN9);
1652 for (i = 0; i < I915_MAX_VCS; i++) {
1653 if (!__HAS_ENGINE(emask, _VCS(i)))
1656 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1657 FORCEWAKE_MEDIA_VDBOX_GEN11(i),
1658 FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
1660 for (i = 0; i < I915_MAX_VECS; i++) {
1661 if (!__HAS_ENGINE(emask, _VECS(i)))
1664 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1665 FORCEWAKE_MEDIA_VEBOX_GEN11(i),
1666 FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
1668 } else if (IS_GEN_RANGE(i915, 9, 10)) {
1669 uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1670 uncore->funcs.force_wake_put = fw_domains_put;
1671 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1672 FORCEWAKE_RENDER_GEN9,
1673 FORCEWAKE_ACK_RENDER_GEN9);
1674 fw_domain_init(uncore, FW_DOMAIN_ID_GT,
1676 FORCEWAKE_ACK_GT_GEN9);
1677 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1678 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1679 } else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
1680 uncore->funcs.force_wake_get = fw_domains_get;
1681 uncore->funcs.force_wake_put = fw_domains_put;
1682 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1683 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1684 fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1685 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1686 } else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
1687 uncore->funcs.force_wake_get =
1688 fw_domains_get_with_thread_status;
1689 uncore->funcs.force_wake_put = fw_domains_put;
1690 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1691 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1692 } else if (IS_IVYBRIDGE(i915)) {
1695 /* IVB configs may use multi-threaded forcewake */
1697 /* A small trick here - if the bios hasn't configured
1698 * MT forcewake, and if the device is in RC6, then
1699 * force_wake_mt_get will not wake the device and the
1700 * ECOBUS read will return zero. Which will be
1701 * (correctly) interpreted by the test below as MT
1702 * forcewake being disabled.
1704 uncore->funcs.force_wake_get =
1705 fw_domains_get_with_thread_status;
1706 uncore->funcs.force_wake_put = fw_domains_put;
1708 /* We need to init first for ECOBUS access and then
1709 * determine later if we want to reinit, in case of MT access is
1710 * not working. In this stage we don't know which flavour this
1711 * ivb is, so it is better to reset also the gen6 fw registers
1712 * before the ecobus check.
1715 __raw_uncore_write32(uncore, FORCEWAKE, 0);
1716 __raw_posting_read(uncore, ECOBUS);
1718 ret = __fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1719 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1723 spin_lock_irq(&uncore->lock);
1724 fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1725 ecobus = __raw_uncore_read32(uncore, ECOBUS);
1726 fw_domains_put(uncore, FORCEWAKE_RENDER);
1727 spin_unlock_irq(&uncore->lock);
1729 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1730 drm_info(&i915->drm, "No MT forcewake available on Ivybridge, this can result in issues\n");
1731 drm_info(&i915->drm, "when using vblank-synced partial screen updates.\n");
1732 fw_domain_fini(uncore, FW_DOMAIN_ID_RENDER);
1733 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1734 FORCEWAKE, FORCEWAKE_ACK);
1736 } else if (IS_GEN(i915, 6)) {
1737 uncore->funcs.force_wake_get =
1738 fw_domains_get_with_thread_status;
1739 uncore->funcs.force_wake_put = fw_domains_put;
1740 fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1741 FORCEWAKE, FORCEWAKE_ACK);
1744 #undef fw_domain_init
1746 /* All future platforms are expected to require complex power gating */
1747 drm_WARN_ON(&i915->drm, !ret && uncore->fw_domains == 0);
1751 intel_uncore_fw_domains_fini(uncore);
1756 #define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1758 (uncore)->fw_domains_table = \
1759 (struct intel_forcewake_range *)(d); \
1760 (uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1763 static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
1764 unsigned long action, void *data)
1766 struct intel_uncore *uncore = container_of(nb,
1767 struct intel_uncore, pmic_bus_access_nb);
1770 case MBI_PMIC_BUS_ACCESS_BEGIN:
1772 * forcewake all now to make sure that we don't need to do a
1773 * forcewake later which on systems where this notifier gets
1774 * called requires the punit to access to the shared pmic i2c
1775 * bus, which will be busy after this notification, leading to:
1776 * "render: timed out waiting for forcewake ack request."
1779 * The notifier is unregistered during intel_runtime_suspend(),
1780 * so it's ok to access the HW here without holding a RPM
1781 * wake reference -> disable wakeref asserts for the time of
1784 disable_rpm_wakeref_asserts(uncore->rpm);
1785 intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
1786 enable_rpm_wakeref_asserts(uncore->rpm);
1788 case MBI_PMIC_BUS_ACCESS_END:
1789 intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
1796 static int uncore_mmio_setup(struct intel_uncore *uncore)
1798 struct drm_i915_private *i915 = uncore->i915;
1799 struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
1803 mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
1805 * Before gen4, the registers and the GTT are behind different BARs.
1806 * However, from gen4 onwards, the registers and the GTT are shared
1807 * in the same BAR, so we want to restrict this ioremap from
1808 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1809 * the register BAR remains the same size for all the earlier
1810 * generations up to Ironlake.
1811 * For dgfx chips register range is expanded to 4MB.
1813 if (INTEL_GEN(i915) < 5)
1814 mmio_size = 512 * 1024;
1815 else if (IS_DGFX(i915))
1816 mmio_size = 4 * 1024 * 1024;
1818 mmio_size = 2 * 1024 * 1024;
1820 uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
1821 if (uncore->regs == NULL) {
1822 drm_err(&i915->drm, "failed to map registers\n");
1829 static void uncore_mmio_cleanup(struct intel_uncore *uncore)
1831 struct pci_dev *pdev = to_pci_dev(uncore->i915->drm.dev);
1833 pci_iounmap(pdev, uncore->regs);
1836 void intel_uncore_init_early(struct intel_uncore *uncore,
1837 struct drm_i915_private *i915)
1839 spin_lock_init(&uncore->lock);
1840 uncore->i915 = i915;
1841 uncore->rpm = &i915->runtime_pm;
1842 uncore->debug = &i915->mmio_debug;
1845 static void uncore_raw_init(struct intel_uncore *uncore)
1847 GEM_BUG_ON(intel_uncore_has_forcewake(uncore));
1849 if (intel_vgpu_active(uncore->i915)) {
1850 ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, vgpu);
1851 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, vgpu);
1852 } else if (IS_GEN(uncore->i915, 5)) {
1853 ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen5);
1854 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen5);
1856 ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen2);
1857 ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen2);
1861 static int uncore_forcewake_init(struct intel_uncore *uncore)
1863 struct drm_i915_private *i915 = uncore->i915;
1866 GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1868 ret = intel_uncore_fw_domains_init(uncore);
1871 forcewake_early_sanitize(uncore, 0);
1873 if (IS_GEN_RANGE(i915, 6, 7)) {
1874 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);
1876 if (IS_VALLEYVIEW(i915)) {
1877 ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
1878 ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1880 ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1882 } else if (IS_GEN(i915, 8)) {
1883 if (IS_CHERRYVIEW(i915)) {
1884 ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
1885 ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
1886 ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1888 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
1889 ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1891 } else if (IS_GEN_RANGE(i915, 9, 10)) {
1892 ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
1893 ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
1894 ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1895 } else if (IS_GEN(i915, 11)) {
1896 ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
1897 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
1898 ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1900 ASSIGN_FW_DOMAINS_TABLE(uncore, __gen12_fw_ranges);
1901 ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen12_fwtable);
1902 ASSIGN_READ_MMIO_VFUNCS(uncore, gen12_fwtable);
1905 uncore->pmic_bus_access_nb.notifier_call = i915_pmic_bus_access_notifier;
1906 iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1911 int intel_uncore_init_mmio(struct intel_uncore *uncore)
1913 struct drm_i915_private *i915 = uncore->i915;
1916 ret = uncore_mmio_setup(uncore);
1920 if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
1921 uncore->flags |= UNCORE_HAS_FORCEWAKE;
1923 if (!intel_uncore_has_forcewake(uncore)) {
1924 uncore_raw_init(uncore);
1926 ret = uncore_forcewake_init(uncore);
1928 goto out_mmio_cleanup;
1931 /* make sure fw funcs are set if and only if we have fw*/
1932 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_get);
1933 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_put);
1934 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.read_fw_domains);
1935 GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.write_fw_domains);
1937 if (HAS_FPGA_DBG_UNCLAIMED(i915))
1938 uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;
1940 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
1941 uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;
1943 if (IS_GEN_RANGE(i915, 6, 7))
1944 uncore->flags |= UNCORE_HAS_FIFO;
1946 /* clear out unclaimed reg detection bit */
1947 if (intel_uncore_unclaimed_mmio(uncore))
1948 drm_dbg(&i915->drm, "unclaimed mmio detected on uncore init, clearing\n");
1953 uncore_mmio_cleanup(uncore);
1959 * We might have detected that some engines are fused off after we initialized
1960 * the forcewake domains. Prune them, to make sure they only reference existing
1963 void intel_uncore_prune_engine_fw_domains(struct intel_uncore *uncore,
1964 struct intel_gt *gt)
1966 enum forcewake_domains fw_domains = uncore->fw_domains;
1967 enum forcewake_domain_id domain_id;
1970 if (!intel_uncore_has_forcewake(uncore) || INTEL_GEN(uncore->i915) < 11)
1973 for (i = 0; i < I915_MAX_VCS; i++) {
1974 domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1976 if (HAS_ENGINE(gt, _VCS(i)))
1979 if (fw_domains & BIT(domain_id))
1980 fw_domain_fini(uncore, domain_id);
1983 for (i = 0; i < I915_MAX_VECS; i++) {
1984 domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1986 if (HAS_ENGINE(gt, _VECS(i)))
1989 if (fw_domains & BIT(domain_id))
1990 fw_domain_fini(uncore, domain_id);
1994 void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1996 if (intel_uncore_has_forcewake(uncore)) {
1997 iosf_mbi_punit_acquire();
1998 iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1999 &uncore->pmic_bus_access_nb);
2000 intel_uncore_forcewake_reset(uncore);
2001 intel_uncore_fw_domains_fini(uncore);
2002 iosf_mbi_punit_release();
2005 uncore_mmio_cleanup(uncore);
2008 static const struct reg_whitelist {
2009 i915_reg_t offset_ldw;
2010 i915_reg_t offset_udw;
2013 } reg_read_whitelist[] = { {
2014 .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
2015 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
2016 .gen_mask = INTEL_GEN_MASK(4, 12),
2020 int i915_reg_read_ioctl(struct drm_device *dev,
2021 void *data, struct drm_file *file)
2023 struct drm_i915_private *i915 = to_i915(dev);
2024 struct intel_uncore *uncore = &i915->uncore;
2025 struct drm_i915_reg_read *reg = data;
2026 struct reg_whitelist const *entry;
2027 intel_wakeref_t wakeref;
2032 entry = reg_read_whitelist;
2033 remain = ARRAY_SIZE(reg_read_whitelist);
2035 u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);
2037 GEM_BUG_ON(!is_power_of_2(entry->size));
2038 GEM_BUG_ON(entry->size > 8);
2039 GEM_BUG_ON(entry_offset & (entry->size - 1));
2041 if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
2042 entry_offset == (reg->offset & -entry->size))
2051 flags = reg->offset & (entry->size - 1);
2053 with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
2054 if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
2055 reg->val = intel_uncore_read64_2x32(uncore,
2058 else if (entry->size == 8 && flags == 0)
2059 reg->val = intel_uncore_read64(uncore,
2061 else if (entry->size == 4 && flags == 0)
2062 reg->val = intel_uncore_read(uncore, entry->offset_ldw);
2063 else if (entry->size == 2 && flags == 0)
2064 reg->val = intel_uncore_read16(uncore,
2066 else if (entry->size == 1 && flags == 0)
2067 reg->val = intel_uncore_read8(uncore,
2077 * __intel_wait_for_register_fw - wait until register matches expected state
2078 * @uncore: the struct intel_uncore
2079 * @reg: the register to read
2080 * @mask: mask to apply to register value
2081 * @value: expected value
2082 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
2083 * @slow_timeout_ms: slow timeout in millisecond
2084 * @out_value: optional placeholder to hold registry value
2086 * This routine waits until the target register @reg contains the expected
2087 * @value after applying the @mask, i.e. it waits until ::
2089 * (intel_uncore_read_fw(uncore, reg) & mask) == value
2091 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
2092 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
2093 * must be not larger than 20,0000 microseconds.
2095 * Note that this routine assumes the caller holds forcewake asserted, it is
2096 * not suitable for very long waits. See intel_wait_for_register() if you
2097 * wish to wait without holding forcewake for the duration (i.e. you expect
2098 * the wait to be slow).
2100 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
2102 int __intel_wait_for_register_fw(struct intel_uncore *uncore,
2106 unsigned int fast_timeout_us,
2107 unsigned int slow_timeout_ms,
2111 #define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
2114 /* Catch any overuse of this function */
2115 might_sleep_if(slow_timeout_ms);
2116 GEM_BUG_ON(fast_timeout_us > 20000);
2117 GEM_BUG_ON(!fast_timeout_us && !slow_timeout_ms);
2120 if (fast_timeout_us && fast_timeout_us <= 20000)
2121 ret = _wait_for_atomic(done, fast_timeout_us, 0);
2122 if (ret && slow_timeout_ms)
2123 ret = wait_for(done, slow_timeout_ms);
2126 *out_value = reg_value;
2133 * __intel_wait_for_register - wait until register matches expected state
2134 * @uncore: the struct intel_uncore
2135 * @reg: the register to read
2136 * @mask: mask to apply to register value
2137 * @value: expected value
2138 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
2139 * @slow_timeout_ms: slow timeout in millisecond
2140 * @out_value: optional placeholder to hold registry value
2142 * This routine waits until the target register @reg contains the expected
2143 * @value after applying the @mask, i.e. it waits until ::
2145 * (intel_uncore_read(uncore, reg) & mask) == value
2147 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
2149 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
2151 int __intel_wait_for_register(struct intel_uncore *uncore,
2155 unsigned int fast_timeout_us,
2156 unsigned int slow_timeout_ms,
2160 intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
2164 might_sleep_if(slow_timeout_ms);
2166 spin_lock_irq(&uncore->lock);
2167 intel_uncore_forcewake_get__locked(uncore, fw);
2169 ret = __intel_wait_for_register_fw(uncore,
2171 fast_timeout_us, 0, ®_value);
2173 intel_uncore_forcewake_put__locked(uncore, fw);
2174 spin_unlock_irq(&uncore->lock);
2176 if (ret && slow_timeout_ms)
2177 ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
2179 (reg_value & mask) == value,
2180 slow_timeout_ms * 1000, 10, 1000);
2182 /* just trace the final value */
2183 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2186 *out_value = reg_value;
2191 bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
2195 spin_lock_irq(&uncore->debug->lock);
2196 ret = check_for_unclaimed_mmio(uncore);
2197 spin_unlock_irq(&uncore->debug->lock);
2203 intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
2207 spin_lock_irq(&uncore->debug->lock);
2209 if (unlikely(uncore->debug->unclaimed_mmio_check <= 0))
2212 if (unlikely(check_for_unclaimed_mmio(uncore))) {
2213 if (!uncore->i915->params.mmio_debug) {
2214 drm_dbg(&uncore->i915->drm,
2215 "Unclaimed register detected, "
2216 "enabling oneshot unclaimed register reporting. "
2217 "Please use i915.mmio_debug=N for more information.\n");
2218 uncore->i915->params.mmio_debug++;
2220 uncore->debug->unclaimed_mmio_check--;
2225 spin_unlock_irq(&uncore->debug->lock);
2231 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
2233 * @uncore: pointer to struct intel_uncore
2234 * @reg: register in question
2235 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
2237 * Returns a set of forcewake domains required to be taken with for example
2238 * intel_uncore_forcewake_get for the specified register to be accessible in the
2239 * specified mode (read, write or read/write) with raw mmio accessors.
2241 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
2242 * callers to do FIFO management on their own or risk losing writes.
2244 enum forcewake_domains
2245 intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
2246 i915_reg_t reg, unsigned int op)
2248 enum forcewake_domains fw_domains = 0;
2250 drm_WARN_ON(&uncore->i915->drm, !op);
2252 if (!intel_uncore_has_forcewake(uncore))
2255 if (op & FW_REG_READ)
2256 fw_domains = uncore->funcs.read_fw_domains(uncore, reg);
2258 if (op & FW_REG_WRITE)
2259 fw_domains |= uncore->funcs.write_fw_domains(uncore, reg);
2261 drm_WARN_ON(&uncore->i915->drm, fw_domains & ~uncore->fw_domains);
2266 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2267 #include "selftests/mock_uncore.c"
2268 #include "selftests/intel_uncore.c"