2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
32 #include <linux/list.h>
33 #include <linux/slab.h>
35 #include <drm/amdgpu_drm.h>
36 #include <drm/drm_cache.h>
38 #include "amdgpu_trace.h"
40 static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
42 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
43 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
47 drm_gem_object_release(&bo->gem_base);
48 amdgpu_bo_unref(&bo->parent);
49 if (!list_empty(&bo->shadow_list)) {
50 mutex_lock(&adev->shadow_list_lock);
51 list_del_init(&bo->shadow_list);
52 mutex_unlock(&adev->shadow_list_lock);
58 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
60 if (bo->destroy == &amdgpu_ttm_bo_destroy)
65 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
67 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
68 struct ttm_placement *placement = &abo->placement;
69 struct ttm_place *places = abo->placements;
70 u64 flags = abo->flags;
73 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
74 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
78 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
81 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
82 places[c].lpfn = visible_pfn;
84 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
86 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
87 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
91 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
93 if (flags & AMDGPU_GEM_CREATE_SHADOW)
94 places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
97 places[c].flags = TTM_PL_FLAG_TT;
98 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
99 places[c].flags |= TTM_PL_FLAG_WC |
100 TTM_PL_FLAG_UNCACHED;
102 places[c].flags |= TTM_PL_FLAG_CACHED;
106 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
109 places[c].flags = TTM_PL_FLAG_SYSTEM;
110 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
111 places[c].flags |= TTM_PL_FLAG_WC |
112 TTM_PL_FLAG_UNCACHED;
114 places[c].flags |= TTM_PL_FLAG_CACHED;
118 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
121 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
125 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
128 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
132 if (domain & AMDGPU_GEM_DOMAIN_OA) {
135 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
142 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
146 placement->num_placement = c;
147 placement->placement = places;
149 placement->num_busy_placement = c;
150 placement->busy_placement = places;
154 * amdgpu_bo_create_reserved - create reserved BO for kernel use
156 * @adev: amdgpu device object
157 * @size: size for the new BO
158 * @align: alignment for the new BO
159 * @domain: where to place it
160 * @bo_ptr: resulting BO
161 * @gpu_addr: GPU addr of the pinned BO
162 * @cpu_addr: optional CPU address mapping
164 * Allocates and pins a BO for kernel internal use, and returns it still
167 * Returns 0 on success, negative error code otherwise.
169 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
170 unsigned long size, int align,
171 u32 domain, struct amdgpu_bo **bo_ptr,
172 u64 *gpu_addr, void **cpu_addr)
178 r = amdgpu_bo_create(adev, size, align, true, domain,
179 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
180 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
181 NULL, NULL, 0, bo_ptr);
183 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
190 r = amdgpu_bo_reserve(*bo_ptr, false);
192 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
196 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
198 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
199 goto error_unreserve;
203 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
205 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
206 goto error_unreserve;
213 amdgpu_bo_unreserve(*bo_ptr);
217 amdgpu_bo_unref(bo_ptr);
223 * amdgpu_bo_create_kernel - create BO for kernel use
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
233 * Allocates and pins a BO for kernel internal use.
235 * Returns 0 on success, negative error code otherwise.
237 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
244 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
250 amdgpu_bo_unreserve(*bo_ptr);
256 * amdgpu_bo_free_kernel - free BO for kernel use
258 * @bo: amdgpu BO to free
260 * unmaps and unpin a BO for kernel internal use.
262 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
268 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
270 amdgpu_bo_kunmap(*bo);
272 amdgpu_bo_unpin(*bo);
273 amdgpu_bo_unreserve(*bo);
284 static int amdgpu_bo_do_create(struct amdgpu_device *adev,
285 unsigned long size, int byte_align,
286 bool kernel, u32 domain, u64 flags,
288 struct reservation_object *resv,
290 struct amdgpu_bo **bo_ptr)
292 struct amdgpu_bo *bo;
293 enum ttm_bo_type type;
294 unsigned long page_align;
295 u64 initial_bytes_moved, bytes_moved;
299 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
300 size = ALIGN(size, PAGE_SIZE);
303 type = ttm_bo_type_kernel;
305 type = ttm_bo_type_sg;
307 type = ttm_bo_type_device;
311 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
312 sizeof(struct amdgpu_bo));
314 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
317 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
322 INIT_LIST_HEAD(&bo->shadow_list);
323 INIT_LIST_HEAD(&bo->va);
324 bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
325 AMDGPU_GEM_DOMAIN_GTT |
326 AMDGPU_GEM_DOMAIN_CPU |
327 AMDGPU_GEM_DOMAIN_GDS |
328 AMDGPU_GEM_DOMAIN_GWS |
329 AMDGPU_GEM_DOMAIN_OA);
330 bo->allowed_domains = bo->preferred_domains;
331 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
332 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
337 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
338 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
340 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
341 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
342 /* Don't try to enable write-combining when it can't work, or things
344 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
347 #ifndef CONFIG_COMPILE_TEST
348 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
349 thanks to write-combining
352 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
353 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
354 "better performance thanks to write-combining\n");
355 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
357 /* For architectures that don't support WC memory,
358 * mask out the WC flag from the BO
360 if (!drm_arch_can_wc_memory())
361 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
364 bo->tbo.bdev = &adev->mman.bdev;
365 amdgpu_ttm_placement_from_domain(bo, domain);
367 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
368 /* Kernel allocation are uninterruptible */
369 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
370 &bo->placement, page_align, !kernel, NULL,
371 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
372 if (unlikely(r != 0))
375 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
377 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
378 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
379 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
380 amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
382 amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
385 bo->tbo.priority = 1;
387 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
388 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
389 struct dma_fence *fence;
391 r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
395 amdgpu_bo_fence(bo, fence, false);
396 dma_fence_put(bo->tbo.moving);
397 bo->tbo.moving = dma_fence_get(fence);
398 dma_fence_put(fence);
401 amdgpu_bo_unreserve(bo);
404 trace_amdgpu_bo_create(bo);
406 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
407 if (type == ttm_bo_type_device)
408 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
414 ww_mutex_unlock(&bo->tbo.resv->lock);
415 amdgpu_bo_unref(&bo);
419 static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
420 unsigned long size, int byte_align,
421 struct amdgpu_bo *bo)
428 r = amdgpu_bo_do_create(adev, size, byte_align, true,
429 AMDGPU_GEM_DOMAIN_GTT,
430 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
431 AMDGPU_GEM_CREATE_SHADOW,
432 NULL, bo->tbo.resv, 0,
435 bo->shadow->parent = amdgpu_bo_ref(bo);
436 mutex_lock(&adev->shadow_list_lock);
437 list_add_tail(&bo->shadow_list, &adev->shadow_list);
438 mutex_unlock(&adev->shadow_list_lock);
444 /* init_value will only take effect when flags contains
445 * AMDGPU_GEM_CREATE_VRAM_CLEARED.
447 int amdgpu_bo_create(struct amdgpu_device *adev,
448 unsigned long size, int byte_align,
449 bool kernel, u32 domain, u64 flags,
451 struct reservation_object *resv,
453 struct amdgpu_bo **bo_ptr)
455 uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
458 r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
459 parent_flags, sg, resv, init_value, bo_ptr);
463 if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
465 WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
468 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
471 reservation_object_unlock((*bo_ptr)->tbo.resv);
474 amdgpu_bo_unref(bo_ptr);
480 int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
481 struct amdgpu_ring *ring,
482 struct amdgpu_bo *bo,
483 struct reservation_object *resv,
484 struct dma_fence **fence,
488 struct amdgpu_bo *shadow = bo->shadow;
489 uint64_t bo_addr, shadow_addr;
495 bo_addr = amdgpu_bo_gpu_offset(bo);
496 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
498 r = reservation_object_reserve_shared(bo->tbo.resv);
502 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
503 amdgpu_bo_size(bo), resv, fence,
506 amdgpu_bo_fence(bo, *fence, true);
512 int amdgpu_bo_validate(struct amdgpu_bo *bo)
520 domain = bo->preferred_domains;
523 amdgpu_ttm_placement_from_domain(bo, domain);
524 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
525 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
526 domain = bo->allowed_domains;
533 int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
534 struct amdgpu_ring *ring,
535 struct amdgpu_bo *bo,
536 struct reservation_object *resv,
537 struct dma_fence **fence,
541 struct amdgpu_bo *shadow = bo->shadow;
542 uint64_t bo_addr, shadow_addr;
548 bo_addr = amdgpu_bo_gpu_offset(bo);
549 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
551 r = reservation_object_reserve_shared(bo->tbo.resv);
555 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
556 amdgpu_bo_size(bo), resv, fence,
559 amdgpu_bo_fence(bo, *fence, true);
565 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
570 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
573 kptr = amdgpu_bo_kptr(bo);
580 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
581 MAX_SCHEDULE_TIMEOUT);
585 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
590 *ptr = amdgpu_bo_kptr(bo);
595 void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
599 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
602 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
605 ttm_bo_kunmap(&bo->kmap);
608 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
613 ttm_bo_reference(&bo->tbo);
617 void amdgpu_bo_unref(struct amdgpu_bo **bo)
619 struct ttm_buffer_object *tbo;
630 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
631 u64 min_offset, u64 max_offset,
634 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
637 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
640 if (WARN_ON_ONCE(min_offset > max_offset))
643 /* A shared bo cannot be migrated to VRAM */
644 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
648 uint32_t mem_type = bo->tbo.mem.mem_type;
650 if (domain != amdgpu_mem_type_to_domain(mem_type))
655 *gpu_addr = amdgpu_bo_gpu_offset(bo);
657 if (max_offset != 0) {
658 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
659 WARN_ON_ONCE(max_offset <
660 (amdgpu_bo_gpu_offset(bo) - domain_start));
666 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
667 /* force to pin into visible video ram */
668 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
669 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
670 amdgpu_ttm_placement_from_domain(bo, domain);
671 for (i = 0; i < bo->placement.num_placement; i++) {
674 fpfn = min_offset >> PAGE_SHIFT;
675 lpfn = max_offset >> PAGE_SHIFT;
677 if (fpfn > bo->placements[i].fpfn)
678 bo->placements[i].fpfn = fpfn;
679 if (!bo->placements[i].lpfn ||
680 (lpfn && lpfn < bo->placements[i].lpfn))
681 bo->placements[i].lpfn = lpfn;
682 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
685 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
687 dev_err(adev->dev, "%p pin failed\n", bo);
692 if (gpu_addr != NULL) {
693 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
695 dev_err(adev->dev, "%p bind failed\n", bo);
698 *gpu_addr = amdgpu_bo_gpu_offset(bo);
700 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
701 adev->vram_pin_size += amdgpu_bo_size(bo);
702 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
703 adev->invisible_pin_size += amdgpu_bo_size(bo);
704 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
705 adev->gart_pin_size += amdgpu_bo_size(bo);
712 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
714 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
717 int amdgpu_bo_unpin(struct amdgpu_bo *bo)
719 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
722 if (!bo->pin_count) {
723 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
729 for (i = 0; i < bo->placement.num_placement; i++) {
730 bo->placements[i].lpfn = 0;
731 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
733 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
735 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
739 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
740 adev->vram_pin_size -= amdgpu_bo_size(bo);
741 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
742 adev->invisible_pin_size -= amdgpu_bo_size(bo);
743 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
744 adev->gart_pin_size -= amdgpu_bo_size(bo);
751 int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
753 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
754 if (0 && (adev->flags & AMD_IS_APU)) {
755 /* Useless to evict on IGP chips */
758 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
761 static const char *amdgpu_vram_names[] = {
772 int amdgpu_bo_init(struct amdgpu_device *adev)
774 /* reserve PAT memory space to WC for VRAM */
775 arch_io_reserve_memtype_wc(adev->mc.aper_base,
778 /* Add an MTRR for the VRAM */
779 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
781 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
782 adev->mc.mc_vram_size >> 20,
783 (unsigned long long)adev->mc.aper_size >> 20);
784 DRM_INFO("RAM width %dbits %s\n",
785 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
786 return amdgpu_ttm_init(adev);
789 void amdgpu_bo_fini(struct amdgpu_device *adev)
791 amdgpu_ttm_fini(adev);
792 arch_phys_wc_del(adev->mc.vram_mtrr);
793 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
796 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
797 struct vm_area_struct *vma)
799 return ttm_fbdev_mmap(vma, &bo->tbo);
802 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
804 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
806 if (adev->family <= AMDGPU_FAMILY_CZ &&
807 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
810 bo->tiling_flags = tiling_flags;
814 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
816 lockdep_assert_held(&bo->tbo.resv->lock.base);
819 *tiling_flags = bo->tiling_flags;
822 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
823 uint32_t metadata_size, uint64_t flags)
827 if (!metadata_size) {
828 if (bo->metadata_size) {
831 bo->metadata_size = 0;
836 if (metadata == NULL)
839 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
844 bo->metadata_flags = flags;
845 bo->metadata = buffer;
846 bo->metadata_size = metadata_size;
851 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
852 size_t buffer_size, uint32_t *metadata_size,
855 if (!buffer && !metadata_size)
859 if (buffer_size < bo->metadata_size)
862 if (bo->metadata_size)
863 memcpy(buffer, bo->metadata, bo->metadata_size);
867 *metadata_size = bo->metadata_size;
869 *flags = bo->metadata_flags;
874 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
876 struct ttm_mem_reg *new_mem)
878 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
879 struct amdgpu_bo *abo;
880 struct ttm_mem_reg *old_mem = &bo->mem;
882 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
885 abo = ttm_to_amdgpu_bo(bo);
886 amdgpu_vm_bo_invalidate(adev, abo, evict);
888 amdgpu_bo_kunmap(abo);
890 /* remember the eviction */
892 atomic64_inc(&adev->num_evictions);
894 /* update statistics */
898 /* move_notify is called before move happens */
899 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
902 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
904 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
905 struct amdgpu_bo *abo;
906 unsigned long offset, size;
909 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
912 abo = ttm_to_amdgpu_bo(bo);
914 /* Remember that this BO was accessed by the CPU */
915 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
917 if (bo->mem.mem_type != TTM_PL_VRAM)
920 size = bo->mem.num_pages << PAGE_SHIFT;
921 offset = bo->mem.start << PAGE_SHIFT;
922 if ((offset + size) <= adev->mc.visible_vram_size)
925 /* Can't move a pinned BO to visible VRAM */
926 if (abo->pin_count > 0)
929 /* hurrah the memory is not visible ! */
930 atomic64_inc(&adev->num_vram_cpu_page_faults);
931 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
932 AMDGPU_GEM_DOMAIN_GTT);
934 /* Avoid costly evictions; only set GTT as a busy placement */
935 abo->placement.num_busy_placement = 1;
936 abo->placement.busy_placement = &abo->placements[1];
938 r = ttm_bo_validate(bo, &abo->placement, false, false);
939 if (unlikely(r != 0))
942 offset = bo->mem.start << PAGE_SHIFT;
943 /* this should never happen */
944 if (bo->mem.mem_type == TTM_PL_VRAM &&
945 (offset + size) > adev->mc.visible_vram_size)
952 * amdgpu_bo_fence - add fence to buffer object
954 * @bo: buffer object in question
955 * @fence: fence to add
956 * @shared: true if fence should be added shared
959 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
962 struct reservation_object *resv = bo->tbo.resv;
965 reservation_object_add_shared_fence(resv, fence);
967 reservation_object_add_excl_fence(resv, fence);
971 * amdgpu_bo_gpu_offset - return GPU offset of bo
972 * @bo: amdgpu object for which we query the offset
974 * Returns current GPU offset of the object.
976 * Note: object should either be pinned or reserved when calling this
977 * function, it might be useful to add check for this for debugging.
979 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
981 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
982 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
983 !amdgpu_ttm_is_bound(bo->tbo.ttm));
984 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
986 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
987 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
988 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
990 return bo->tbo.offset;