1 // SPDX-License-Identifier: GPL-2.0
3 * core.c - DesignWare USB3 DRD Controller Core file
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
11 #include <linux/clk.h>
12 #include <linux/version.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/slab.h>
16 #include <linux/spinlock.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/interrupt.h>
20 #include <linux/ioport.h>
22 #include <linux/list.h>
23 #include <linux/delay.h>
24 #include <linux/dma-mapping.h>
26 #include <linux/acpi.h>
27 #include <linux/pinctrl/consumer.h>
28 #include <linux/reset.h>
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
32 #include <linux/usb/of.h>
33 #include <linux/usb/otg.h>
41 #define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
44 * dwc3_get_dr_mode - Validates and sets dr_mode
45 * @dwc: pointer to our context structure
47 static int dwc3_get_dr_mode(struct dwc3 *dwc)
49 enum usb_dr_mode mode;
50 struct device *dev = dwc->dev;
53 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
54 dwc->dr_mode = USB_DR_MODE_OTG;
57 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
60 case DWC3_GHWPARAMS0_MODE_GADGET:
61 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
63 "Controller does not support host mode.\n");
66 mode = USB_DR_MODE_PERIPHERAL;
68 case DWC3_GHWPARAMS0_MODE_HOST:
69 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
71 "Controller does not support device mode.\n");
74 mode = USB_DR_MODE_HOST;
77 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
78 mode = USB_DR_MODE_HOST;
79 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
80 mode = USB_DR_MODE_PERIPHERAL;
83 * DWC_usb31 and DWC_usb3 v3.30a and higher do not support OTG
84 * mode. If the controller supports DRD but the dr_mode is not
85 * specified or set to OTG, then set the mode to peripheral.
87 if (mode == USB_DR_MODE_OTG &&
88 dwc->revision >= DWC3_REVISION_330A)
89 mode = USB_DR_MODE_PERIPHERAL;
92 if (mode != dwc->dr_mode) {
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
103 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
107 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109 reg |= DWC3_GCTL_PRTCAPDIR(mode);
110 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
112 dwc->current_dr_role = mode;
115 static void __dwc3_set_mode(struct work_struct *work)
117 struct dwc3 *dwc = work_to_dwc(work);
121 if (dwc->dr_mode != USB_DR_MODE_OTG)
124 if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_OTG)
125 dwc3_otg_update(dwc, 0);
127 if (!dwc->desired_dr_role)
130 if (dwc->desired_dr_role == dwc->current_dr_role)
133 if (dwc->desired_dr_role == DWC3_GCTL_PRTCAP_OTG && dwc->edev)
136 switch (dwc->current_dr_role) {
137 case DWC3_GCTL_PRTCAP_HOST:
140 case DWC3_GCTL_PRTCAP_DEVICE:
141 dwc3_gadget_exit(dwc);
142 dwc3_event_buffers_cleanup(dwc);
144 case DWC3_GCTL_PRTCAP_OTG:
146 spin_lock_irqsave(&dwc->lock, flags);
147 dwc->desired_otg_role = DWC3_OTG_ROLE_IDLE;
148 spin_unlock_irqrestore(&dwc->lock, flags);
149 dwc3_otg_update(dwc, 1);
155 spin_lock_irqsave(&dwc->lock, flags);
157 dwc3_set_prtcap(dwc, dwc->desired_dr_role);
159 spin_unlock_irqrestore(&dwc->lock, flags);
161 switch (dwc->desired_dr_role) {
162 case DWC3_GCTL_PRTCAP_HOST:
163 ret = dwc3_host_init(dwc);
165 dev_err(dwc->dev, "failed to initialize host\n");
168 otg_set_vbus(dwc->usb2_phy->otg, true);
169 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
170 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
173 case DWC3_GCTL_PRTCAP_DEVICE:
174 dwc3_event_buffers_setup(dwc);
177 otg_set_vbus(dwc->usb2_phy->otg, false);
178 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
179 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
181 ret = dwc3_gadget_init(dwc);
183 dev_err(dwc->dev, "failed to initialize peripheral\n");
185 case DWC3_GCTL_PRTCAP_OTG:
187 dwc3_otg_update(dwc, 0);
195 void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
199 spin_lock_irqsave(&dwc->lock, flags);
200 dwc->desired_dr_role = mode;
201 spin_unlock_irqrestore(&dwc->lock, flags);
203 queue_work(system_freezable_wq, &dwc->drd_work);
206 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
208 struct dwc3 *dwc = dep->dwc;
211 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
212 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
213 DWC3_GDBGFIFOSPACE_TYPE(type));
215 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
217 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
221 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
222 * @dwc: pointer to our context structure
224 static int dwc3_core_soft_reset(struct dwc3 *dwc)
230 usb_phy_init(dwc->usb2_phy);
231 usb_phy_init(dwc->usb3_phy);
232 ret = phy_init(dwc->usb2_generic_phy);
236 ret = phy_init(dwc->usb3_generic_phy);
238 phy_exit(dwc->usb2_generic_phy);
243 * We're resetting only the device side because, if we're in host mode,
244 * XHCI driver will reset the host block. If dwc3 was configured for
245 * host-only mode, then we can return early.
247 if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST)
250 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
251 reg |= DWC3_DCTL_CSFTRST;
252 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
255 * For DWC_usb31 controller 1.90a and later, the DCTL.CSFRST bit
256 * is cleared only after all the clocks are synchronized. This can
257 * take a little more than 50ms. Set the polling rate at 20ms
258 * for 10 times instead.
260 if (dwc3_is_usb31(dwc) && dwc->revision >= DWC3_USB31_REVISION_190A)
264 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
265 if (!(reg & DWC3_DCTL_CSFTRST))
268 if (dwc3_is_usb31(dwc) &&
269 dwc->revision >= DWC3_USB31_REVISION_190A)
275 phy_exit(dwc->usb3_generic_phy);
276 phy_exit(dwc->usb2_generic_phy);
282 * For DWC_usb31 controller 1.80a and prior, once DCTL.CSFRST bit
283 * is cleared, we must wait at least 50ms before accessing the PHY
284 * domain (synchronization delay).
286 if (dwc3_is_usb31(dwc) && dwc->revision <= DWC3_USB31_REVISION_180A)
292 static const struct clk_bulk_data dwc3_core_clks[] = {
294 { .id = "bus_early" },
299 * dwc3_frame_length_adjustment - Adjusts frame length if required
300 * @dwc3: Pointer to our controller context structure
302 static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
307 if (dwc->revision < DWC3_REVISION_250A)
313 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
314 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
315 if (dft != dwc->fladj) {
316 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
317 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
318 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
323 * dwc3_free_one_event_buffer - Frees one event buffer
324 * @dwc: Pointer to our controller context structure
325 * @evt: Pointer to event buffer to be freed
327 static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
328 struct dwc3_event_buffer *evt)
330 dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
334 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
335 * @dwc: Pointer to our controller context structure
336 * @length: size of the event buffer
338 * Returns a pointer to the allocated event buffer structure on success
339 * otherwise ERR_PTR(errno).
341 static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
344 struct dwc3_event_buffer *evt;
346 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
348 return ERR_PTR(-ENOMEM);
351 evt->length = length;
352 evt->cache = devm_kzalloc(dwc->dev, length, GFP_KERNEL);
354 return ERR_PTR(-ENOMEM);
356 evt->buf = dma_alloc_coherent(dwc->sysdev, length,
357 &evt->dma, GFP_KERNEL);
359 return ERR_PTR(-ENOMEM);
365 * dwc3_free_event_buffers - frees all allocated event buffers
366 * @dwc: Pointer to our controller context structure
368 static void dwc3_free_event_buffers(struct dwc3 *dwc)
370 struct dwc3_event_buffer *evt;
374 dwc3_free_one_event_buffer(dwc, evt);
378 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
379 * @dwc: pointer to our controller context structure
380 * @length: size of event buffer
382 * Returns 0 on success otherwise negative errno. In the error case, dwc
383 * may contain some buffers allocated but not all which were requested.
385 static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
387 struct dwc3_event_buffer *evt;
389 evt = dwc3_alloc_one_event_buffer(dwc, length);
391 dev_err(dwc->dev, "can't allocate event buffer\n");
400 * dwc3_event_buffers_setup - setup our allocated event buffers
401 * @dwc: pointer to our controller context structure
403 * Returns 0 on success otherwise negative errno.
405 int dwc3_event_buffers_setup(struct dwc3 *dwc)
407 struct dwc3_event_buffer *evt;
411 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
412 lower_32_bits(evt->dma));
413 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
414 upper_32_bits(evt->dma));
415 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
416 DWC3_GEVNTSIZ_SIZE(evt->length));
417 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
422 void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
424 struct dwc3_event_buffer *evt;
430 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
431 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
432 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
433 | DWC3_GEVNTSIZ_SIZE(0));
434 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
437 static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
439 if (!dwc->has_hibernation)
442 if (!dwc->nr_scratch)
445 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
446 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
447 if (!dwc->scratchbuf)
453 static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
455 dma_addr_t scratch_addr;
459 if (!dwc->has_hibernation)
462 if (!dwc->nr_scratch)
465 /* should never fall here */
466 if (!WARN_ON(dwc->scratchbuf))
469 scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
470 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
472 if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
473 dev_err(dwc->sysdev, "failed to map scratch buffer\n");
478 dwc->scratch_addr = scratch_addr;
480 param = lower_32_bits(scratch_addr);
482 ret = dwc3_send_gadget_generic_command(dwc,
483 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
487 param = upper_32_bits(scratch_addr);
489 ret = dwc3_send_gadget_generic_command(dwc,
490 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
497 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
498 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
504 static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
506 if (!dwc->has_hibernation)
509 if (!dwc->nr_scratch)
512 /* should never fall here */
513 if (!WARN_ON(dwc->scratchbuf))
516 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
517 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
518 kfree(dwc->scratchbuf);
521 static void dwc3_core_num_eps(struct dwc3 *dwc)
523 struct dwc3_hwparams *parms = &dwc->hwparams;
525 dwc->num_eps = DWC3_NUM_EPS(parms);
528 static void dwc3_cache_hwparams(struct dwc3 *dwc)
530 struct dwc3_hwparams *parms = &dwc->hwparams;
532 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
533 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
534 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
535 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
536 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
537 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
538 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
539 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
540 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
543 static int dwc3_core_ulpi_init(struct dwc3 *dwc)
548 intf = DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3);
550 if (intf == DWC3_GHWPARAMS3_HSPHY_IFC_ULPI ||
551 (intf == DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI &&
552 dwc->hsphy_interface &&
553 !strncmp(dwc->hsphy_interface, "ulpi", 4)))
554 ret = dwc3_ulpi_init(dwc);
560 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
561 * @dwc: Pointer to our controller context structure
563 * Returns 0 on success. The USB PHY interfaces are configured but not
564 * initialized. The PHY interfaces and the PHYs get initialized together with
565 * the core in dwc3_core_init.
567 static int dwc3_phy_setup(struct dwc3 *dwc)
569 unsigned int hw_mode;
572 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
574 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
577 * Make sure UX_EXIT_PX is cleared as that causes issues with some
578 * PHYs. Also, this bit is not supposed to be used in normal operation.
580 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
583 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
584 * to '0' during coreConsultant configuration. So default value
585 * will be '0' when the core is reset. Application needs to set it
586 * to '1' after the core initialization is completed.
588 if (dwc->revision > DWC3_REVISION_194A)
589 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
592 * For DRD controllers, GUSB3PIPECTL.SUSPENDENABLE must be cleared after
593 * power-on reset, and it can be set after core initialization, which is
594 * after device soft-reset during initialization.
596 if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
597 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
599 if (dwc->u2ss_inp3_quirk)
600 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
602 if (dwc->dis_rxdet_inp3_quirk)
603 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
605 if (dwc->req_p1p2p3_quirk)
606 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
608 if (dwc->del_p1p2p3_quirk)
609 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
611 if (dwc->del_phy_power_chg_quirk)
612 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
614 if (dwc->lfps_filter_quirk)
615 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
617 if (dwc->rx_detect_poll_quirk)
618 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
620 if (dwc->tx_de_emphasis_quirk)
621 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
623 if (dwc->dis_u3_susphy_quirk)
624 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
626 if (dwc->dis_del_phy_power_chg_quirk)
627 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
629 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
631 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
633 /* Select the HS PHY interface */
634 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
635 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
636 if (dwc->hsphy_interface &&
637 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
638 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
640 } else if (dwc->hsphy_interface &&
641 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
642 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
643 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
645 /* Relying on default value. */
646 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
650 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
656 switch (dwc->hsphy_mode) {
657 case USBPHY_INTERFACE_MODE_UTMI:
658 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
659 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
660 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
661 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
663 case USBPHY_INTERFACE_MODE_UTMIW:
664 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
665 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
666 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
667 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
674 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
675 * '0' during coreConsultant configuration. So default value will
676 * be '0' when the core is reset. Application needs to set it to
677 * '1' after the core initialization is completed.
679 if (dwc->revision > DWC3_REVISION_194A)
680 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
683 * For DRD controllers, GUSB2PHYCFG.SUSPHY must be cleared after
684 * power-on reset, and it can be set after core initialization, which is
685 * after device soft-reset during initialization.
687 if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
688 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
690 if (dwc->dis_u2_susphy_quirk)
691 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
693 if (dwc->dis_enblslpm_quirk)
694 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
696 reg |= DWC3_GUSB2PHYCFG_ENBLSLPM;
698 if (dwc->dis_u2_freeclk_exists_quirk)
699 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
701 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
706 static void dwc3_core_exit(struct dwc3 *dwc)
708 dwc3_event_buffers_cleanup(dwc);
710 usb_phy_shutdown(dwc->usb2_phy);
711 usb_phy_shutdown(dwc->usb3_phy);
712 phy_exit(dwc->usb2_generic_phy);
713 phy_exit(dwc->usb3_generic_phy);
715 usb_phy_set_suspend(dwc->usb2_phy, 1);
716 usb_phy_set_suspend(dwc->usb3_phy, 1);
717 phy_power_off(dwc->usb2_generic_phy);
718 phy_power_off(dwc->usb3_generic_phy);
719 clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
720 reset_control_assert(dwc->reset);
723 static bool dwc3_core_is_valid(struct dwc3 *dwc)
727 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
729 /* This should read as U3 followed by revision number */
730 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
731 /* Detected DWC_usb3 IP */
733 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
734 /* Detected DWC_usb31 IP */
735 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
736 dwc->revision |= DWC3_REVISION_IS_DWC31;
737 dwc->version_type = dwc3_readl(dwc->regs, DWC3_VER_TYPE);
745 static void dwc3_core_setup_global_control(struct dwc3 *dwc)
747 u32 hwparams4 = dwc->hwparams.hwparams4;
750 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
751 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
753 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
754 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
756 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
757 * issue which would cause xHCI compliance tests to fail.
759 * Because of that we cannot enable clock gating on such
764 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
767 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
768 dwc->dr_mode == USB_DR_MODE_OTG) &&
769 (dwc->revision >= DWC3_REVISION_210A &&
770 dwc->revision <= DWC3_REVISION_250A))
771 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
773 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
775 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
776 /* enable hibernation here */
777 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
780 * REVISIT Enabling this bit so that host-mode hibernation
781 * will work. Device-mode hibernation is not yet implemented.
783 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
790 /* check if current dwc3 is on simulation board */
791 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
792 dev_info(dwc->dev, "Running with FPGA optimizations\n");
796 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
797 "disable_scramble cannot be used on non-FPGA builds\n");
799 if (dwc->disable_scramble_quirk && dwc->is_fpga)
800 reg |= DWC3_GCTL_DISSCRAMBLE;
802 reg &= ~DWC3_GCTL_DISSCRAMBLE;
804 if (dwc->u2exit_lfps_quirk)
805 reg |= DWC3_GCTL_U2EXIT_LFPS;
808 * WORKAROUND: DWC3 revisions <1.90a have a bug
809 * where the device can fail to connect at SuperSpeed
810 * and falls back to high-speed mode which causes
811 * the device to enter a Connect/Disconnect loop
813 if (dwc->revision < DWC3_REVISION_190A)
814 reg |= DWC3_GCTL_U2RSTECN;
816 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
819 static int dwc3_core_get_phy(struct dwc3 *dwc);
820 static int dwc3_core_ulpi_init(struct dwc3 *dwc);
822 /* set global incr burst type configuration registers */
823 static void dwc3_set_incr_burst_type(struct dwc3 *dwc)
825 struct device *dev = dwc->dev;
826 /* incrx_mode : for INCR burst type. */
828 /* incrx_size : for size of INCRX burst. */
836 cfg = dwc3_readl(dwc->regs, DWC3_GSBUSCFG0);
839 * Handle property "snps,incr-burst-type-adjustment".
840 * Get the number of value from this property:
841 * result <= 0, means this property is not supported.
842 * result = 1, means INCRx burst mode supported.
843 * result > 1, means undefined length burst mode supported.
845 ntype = device_property_count_u32(dev, "snps,incr-burst-type-adjustment");
849 vals = kcalloc(ntype, sizeof(u32), GFP_KERNEL);
851 dev_err(dev, "Error to get memory\n");
855 /* Get INCR burst type, and parse it */
856 ret = device_property_read_u32_array(dev,
857 "snps,incr-burst-type-adjustment", vals, ntype);
860 dev_err(dev, "Error to get property\n");
867 /* INCRX (undefined length) burst mode */
868 incrx_mode = INCRX_UNDEF_LENGTH_BURST_MODE;
869 for (i = 1; i < ntype; i++) {
870 if (vals[i] > incrx_size)
871 incrx_size = vals[i];
874 /* INCRX burst mode */
875 incrx_mode = INCRX_BURST_MODE;
880 /* Enable Undefined Length INCR Burst and Enable INCRx Burst */
881 cfg &= ~DWC3_GSBUSCFG0_INCRBRST_MASK;
883 cfg |= DWC3_GSBUSCFG0_INCRBRSTENA;
884 switch (incrx_size) {
886 cfg |= DWC3_GSBUSCFG0_INCR256BRSTENA;
889 cfg |= DWC3_GSBUSCFG0_INCR128BRSTENA;
892 cfg |= DWC3_GSBUSCFG0_INCR64BRSTENA;
895 cfg |= DWC3_GSBUSCFG0_INCR32BRSTENA;
898 cfg |= DWC3_GSBUSCFG0_INCR16BRSTENA;
901 cfg |= DWC3_GSBUSCFG0_INCR8BRSTENA;
904 cfg |= DWC3_GSBUSCFG0_INCR4BRSTENA;
909 dev_err(dev, "Invalid property\n");
913 dwc3_writel(dwc->regs, DWC3_GSBUSCFG0, cfg);
917 * dwc3_core_init - Low-level initialization of DWC3 Core
918 * @dwc: Pointer to our controller context structure
920 * Returns 0 on success otherwise negative errno.
922 static int dwc3_core_init(struct dwc3 *dwc)
924 unsigned int hw_mode;
928 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
931 * Write Linux Version Code to our GUID register so it's easy to figure
932 * out which kernel version a bug was found.
934 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
936 /* Handle USB2.0-only core configuration */
937 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
938 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
939 if (dwc->maximum_speed == USB_SPEED_SUPER)
940 dwc->maximum_speed = USB_SPEED_HIGH;
943 ret = dwc3_phy_setup(dwc);
947 if (!dwc->ulpi_ready) {
948 ret = dwc3_core_ulpi_init(dwc);
951 dwc->ulpi_ready = true;
954 if (!dwc->phys_ready) {
955 ret = dwc3_core_get_phy(dwc);
958 dwc->phys_ready = true;
961 ret = dwc3_core_soft_reset(dwc);
965 if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD &&
966 dwc->revision > DWC3_REVISION_194A) {
967 if (!dwc->dis_u3_susphy_quirk) {
968 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
969 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
970 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
973 if (!dwc->dis_u2_susphy_quirk) {
974 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
975 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
976 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
980 dwc3_core_setup_global_control(dwc);
981 dwc3_core_num_eps(dwc);
983 ret = dwc3_setup_scratch_buffers(dwc);
987 /* Adjust Frame Length */
988 dwc3_frame_length_adjustment(dwc);
990 dwc3_set_incr_burst_type(dwc);
992 usb_phy_set_suspend(dwc->usb2_phy, 0);
993 usb_phy_set_suspend(dwc->usb3_phy, 0);
994 ret = phy_power_on(dwc->usb2_generic_phy);
998 ret = phy_power_on(dwc->usb3_generic_phy);
1002 ret = dwc3_event_buffers_setup(dwc);
1004 dev_err(dwc->dev, "failed to setup event buffers\n");
1009 * ENDXFER polling is available on version 3.10a and later of
1010 * the DWC_usb3 controller. It is NOT available in the
1011 * DWC_usb31 controller.
1013 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
1014 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
1015 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
1016 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
1019 if (dwc->revision >= DWC3_REVISION_250A) {
1020 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
1023 * Enable hardware control of sending remote wakeup
1024 * in HS when the device is in the L1 state.
1026 if (dwc->revision >= DWC3_REVISION_290A)
1027 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
1029 if (dwc->dis_tx_ipgap_linecheck_quirk)
1030 reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
1032 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
1035 if (dwc->dr_mode == USB_DR_MODE_HOST ||
1036 dwc->dr_mode == USB_DR_MODE_OTG) {
1037 reg = dwc3_readl(dwc->regs, DWC3_GUCTL);
1040 * Enable Auto retry Feature to make the controller operating in
1041 * Host mode on seeing transaction errors(CRC errors or internal
1042 * overrun scenerios) on IN transfers to reply to the device
1043 * with a non-terminating retry ACK (i.e, an ACK transcation
1044 * packet with Retry=1 & Nump != 0)
1046 reg |= DWC3_GUCTL_HSTINAUTORETRY;
1048 dwc3_writel(dwc->regs, DWC3_GUCTL, reg);
1052 * Must config both number of packets and max burst settings to enable
1053 * RX and/or TX threshold.
1055 if (dwc3_is_usb31(dwc) && dwc->dr_mode == USB_DR_MODE_HOST) {
1056 u8 rx_thr_num = dwc->rx_thr_num_pkt_prd;
1057 u8 rx_maxburst = dwc->rx_max_burst_prd;
1058 u8 tx_thr_num = dwc->tx_thr_num_pkt_prd;
1059 u8 tx_maxburst = dwc->tx_max_burst_prd;
1061 if (rx_thr_num && rx_maxburst) {
1062 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1063 reg |= DWC31_RXTHRNUMPKTSEL_PRD;
1065 reg &= ~DWC31_RXTHRNUMPKT_PRD(~0);
1066 reg |= DWC31_RXTHRNUMPKT_PRD(rx_thr_num);
1068 reg &= ~DWC31_MAXRXBURSTSIZE_PRD(~0);
1069 reg |= DWC31_MAXRXBURSTSIZE_PRD(rx_maxburst);
1071 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1074 if (tx_thr_num && tx_maxburst) {
1075 reg = dwc3_readl(dwc->regs, DWC3_GTXTHRCFG);
1076 reg |= DWC31_TXTHRNUMPKTSEL_PRD;
1078 reg &= ~DWC31_TXTHRNUMPKT_PRD(~0);
1079 reg |= DWC31_TXTHRNUMPKT_PRD(tx_thr_num);
1081 reg &= ~DWC31_MAXTXBURSTSIZE_PRD(~0);
1082 reg |= DWC31_MAXTXBURSTSIZE_PRD(tx_maxburst);
1084 dwc3_writel(dwc->regs, DWC3_GTXTHRCFG, reg);
1091 phy_power_off(dwc->usb3_generic_phy);
1094 phy_power_off(dwc->usb2_generic_phy);
1097 usb_phy_set_suspend(dwc->usb2_phy, 1);
1098 usb_phy_set_suspend(dwc->usb3_phy, 1);
1101 usb_phy_shutdown(dwc->usb2_phy);
1102 usb_phy_shutdown(dwc->usb3_phy);
1103 phy_exit(dwc->usb2_generic_phy);
1104 phy_exit(dwc->usb3_generic_phy);
1107 dwc3_ulpi_exit(dwc);
1113 static int dwc3_core_get_phy(struct dwc3 *dwc)
1115 struct device *dev = dwc->dev;
1116 struct device_node *node = dev->of_node;
1120 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
1121 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
1123 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
1124 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
1127 if (IS_ERR(dwc->usb2_phy)) {
1128 ret = PTR_ERR(dwc->usb2_phy);
1129 if (ret == -ENXIO || ret == -ENODEV) {
1130 dwc->usb2_phy = NULL;
1131 } else if (ret == -EPROBE_DEFER) {
1134 dev_err(dev, "no usb2 phy configured\n");
1139 if (IS_ERR(dwc->usb3_phy)) {
1140 ret = PTR_ERR(dwc->usb3_phy);
1141 if (ret == -ENXIO || ret == -ENODEV) {
1142 dwc->usb3_phy = NULL;
1143 } else if (ret == -EPROBE_DEFER) {
1146 dev_err(dev, "no usb3 phy configured\n");
1151 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
1152 if (IS_ERR(dwc->usb2_generic_phy)) {
1153 ret = PTR_ERR(dwc->usb2_generic_phy);
1154 if (ret == -ENOSYS || ret == -ENODEV) {
1155 dwc->usb2_generic_phy = NULL;
1156 } else if (ret == -EPROBE_DEFER) {
1159 dev_err(dev, "no usb2 phy configured\n");
1164 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
1165 if (IS_ERR(dwc->usb3_generic_phy)) {
1166 ret = PTR_ERR(dwc->usb3_generic_phy);
1167 if (ret == -ENOSYS || ret == -ENODEV) {
1168 dwc->usb3_generic_phy = NULL;
1169 } else if (ret == -EPROBE_DEFER) {
1172 dev_err(dev, "no usb3 phy configured\n");
1180 static int dwc3_core_init_mode(struct dwc3 *dwc)
1182 struct device *dev = dwc->dev;
1185 switch (dwc->dr_mode) {
1186 case USB_DR_MODE_PERIPHERAL:
1187 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1190 otg_set_vbus(dwc->usb2_phy->otg, false);
1191 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
1192 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
1194 ret = dwc3_gadget_init(dwc);
1196 if (ret != -EPROBE_DEFER)
1197 dev_err(dev, "failed to initialize gadget\n");
1201 case USB_DR_MODE_HOST:
1202 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1205 otg_set_vbus(dwc->usb2_phy->otg, true);
1206 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
1207 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
1209 ret = dwc3_host_init(dwc);
1211 if (ret != -EPROBE_DEFER)
1212 dev_err(dev, "failed to initialize host\n");
1216 case USB_DR_MODE_OTG:
1217 INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
1218 ret = dwc3_drd_init(dwc);
1220 if (ret != -EPROBE_DEFER)
1221 dev_err(dev, "failed to initialize dual-role\n");
1226 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
1233 static void dwc3_core_exit_mode(struct dwc3 *dwc)
1235 switch (dwc->dr_mode) {
1236 case USB_DR_MODE_PERIPHERAL:
1237 dwc3_gadget_exit(dwc);
1239 case USB_DR_MODE_HOST:
1240 dwc3_host_exit(dwc);
1242 case USB_DR_MODE_OTG:
1251 static void dwc3_get_properties(struct dwc3 *dwc)
1253 struct device *dev = dwc->dev;
1254 u8 lpm_nyet_threshold;
1257 u8 rx_thr_num_pkt_prd;
1258 u8 rx_max_burst_prd;
1259 u8 tx_thr_num_pkt_prd;
1260 u8 tx_max_burst_prd;
1262 /* default to highest possible threshold */
1263 lpm_nyet_threshold = 0xf;
1265 /* default to -3.5dB de-emphasis */
1269 * default to assert utmi_sleep_n and use maximum allowed HIRD
1270 * threshold value of 0b1100
1272 hird_threshold = 12;
1274 dwc->maximum_speed = usb_get_maximum_speed(dev);
1275 dwc->dr_mode = usb_get_dr_mode(dev);
1276 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
1278 dwc->sysdev_is_parent = device_property_read_bool(dev,
1279 "linux,sysdev_is_parent");
1280 if (dwc->sysdev_is_parent)
1281 dwc->sysdev = dwc->dev->parent;
1283 dwc->sysdev = dwc->dev;
1285 dwc->has_lpm_erratum = device_property_read_bool(dev,
1286 "snps,has-lpm-erratum");
1287 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
1288 &lpm_nyet_threshold);
1289 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
1290 "snps,is-utmi-l1-suspend");
1291 device_property_read_u8(dev, "snps,hird-threshold",
1293 dwc->dis_start_transfer_quirk = device_property_read_bool(dev,
1294 "snps,dis-start-transfer-quirk");
1295 dwc->usb3_lpm_capable = device_property_read_bool(dev,
1296 "snps,usb3_lpm_capable");
1297 dwc->usb2_lpm_disable = device_property_read_bool(dev,
1298 "snps,usb2-lpm-disable");
1299 device_property_read_u8(dev, "snps,rx-thr-num-pkt-prd",
1300 &rx_thr_num_pkt_prd);
1301 device_property_read_u8(dev, "snps,rx-max-burst-prd",
1303 device_property_read_u8(dev, "snps,tx-thr-num-pkt-prd",
1304 &tx_thr_num_pkt_prd);
1305 device_property_read_u8(dev, "snps,tx-max-burst-prd",
1308 dwc->disable_scramble_quirk = device_property_read_bool(dev,
1309 "snps,disable_scramble_quirk");
1310 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
1311 "snps,u2exit_lfps_quirk");
1312 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
1313 "snps,u2ss_inp3_quirk");
1314 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
1315 "snps,req_p1p2p3_quirk");
1316 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
1317 "snps,del_p1p2p3_quirk");
1318 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
1319 "snps,del_phy_power_chg_quirk");
1320 dwc->lfps_filter_quirk = device_property_read_bool(dev,
1321 "snps,lfps_filter_quirk");
1322 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
1323 "snps,rx_detect_poll_quirk");
1324 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
1325 "snps,dis_u3_susphy_quirk");
1326 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
1327 "snps,dis_u2_susphy_quirk");
1328 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1329 "snps,dis_enblslpm_quirk");
1330 dwc->dis_u1_entry_quirk = device_property_read_bool(dev,
1331 "snps,dis-u1-entry-quirk");
1332 dwc->dis_u2_entry_quirk = device_property_read_bool(dev,
1333 "snps,dis-u2-entry-quirk");
1334 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1335 "snps,dis_rxdet_inp3_quirk");
1336 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1337 "snps,dis-u2-freeclk-exists-quirk");
1338 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1339 "snps,dis-del-phy-power-chg-quirk");
1340 dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
1341 "snps,dis-tx-ipgap-linecheck-quirk");
1343 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
1344 "snps,tx_de_emphasis_quirk");
1345 device_property_read_u8(dev, "snps,tx_de_emphasis",
1347 device_property_read_string(dev, "snps,hsphy_interface",
1348 &dwc->hsphy_interface);
1349 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
1352 dwc->dis_metastability_quirk = device_property_read_bool(dev,
1353 "snps,dis_metastability_quirk");
1355 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
1356 dwc->tx_de_emphasis = tx_de_emphasis;
1358 dwc->hird_threshold = hird_threshold;
1360 dwc->rx_thr_num_pkt_prd = rx_thr_num_pkt_prd;
1361 dwc->rx_max_burst_prd = rx_max_burst_prd;
1363 dwc->tx_thr_num_pkt_prd = tx_thr_num_pkt_prd;
1364 dwc->tx_max_burst_prd = tx_max_burst_prd;
1366 dwc->imod_interval = 0;
1369 /* check whether the core supports IMOD */
1370 bool dwc3_has_imod(struct dwc3 *dwc)
1372 return ((dwc3_is_usb3(dwc) &&
1373 dwc->revision >= DWC3_REVISION_300A) ||
1374 (dwc3_is_usb31(dwc) &&
1375 dwc->revision >= DWC3_USB31_REVISION_120A));
1378 static void dwc3_check_params(struct dwc3 *dwc)
1380 struct device *dev = dwc->dev;
1382 /* Check for proper value of imod_interval */
1383 if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1384 dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1385 dwc->imod_interval = 0;
1389 * Workaround for STAR 9000961433 which affects only version
1390 * 3.00a of the DWC_usb3 core. This prevents the controller
1391 * interrupt from being masked while handling events. IMOD
1392 * allows us to work around this issue. Enable it for the
1395 if (!dwc->imod_interval &&
1396 (dwc->revision == DWC3_REVISION_300A))
1397 dwc->imod_interval = 1;
1399 /* Check the maximum_speed parameter */
1400 switch (dwc->maximum_speed) {
1402 case USB_SPEED_FULL:
1403 case USB_SPEED_HIGH:
1404 case USB_SPEED_SUPER:
1405 case USB_SPEED_SUPER_PLUS:
1408 dev_err(dev, "invalid maximum_speed parameter %d\n",
1409 dwc->maximum_speed);
1411 case USB_SPEED_UNKNOWN:
1412 /* default to superspeed */
1413 dwc->maximum_speed = USB_SPEED_SUPER;
1416 * default to superspeed plus if we are capable.
1418 if (dwc3_is_usb31(dwc) &&
1419 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1420 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1421 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1427 static int dwc3_probe(struct platform_device *pdev)
1429 struct device *dev = &pdev->dev;
1430 struct resource *res, dwc_res;
1437 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1441 dwc->clks = devm_kmemdup(dev, dwc3_core_clks, sizeof(dwc3_core_clks),
1448 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1450 dev_err(dev, "missing memory resource\n");
1454 dwc->xhci_resources[0].start = res->start;
1455 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1457 dwc->xhci_resources[0].flags = res->flags;
1458 dwc->xhci_resources[0].name = res->name;
1461 * Request memory region but exclude xHCI regs,
1462 * since it will be requested by the xhci-plat driver.
1465 dwc_res.start += DWC3_GLOBALS_REGS_START;
1467 regs = devm_ioremap_resource(dev, &dwc_res);
1469 return PTR_ERR(regs);
1472 dwc->regs_size = resource_size(&dwc_res);
1474 dwc3_get_properties(dwc);
1476 dwc->reset = devm_reset_control_get_optional_shared(dev, NULL);
1477 if (IS_ERR(dwc->reset))
1478 return PTR_ERR(dwc->reset);
1481 dwc->num_clks = ARRAY_SIZE(dwc3_core_clks);
1483 ret = devm_clk_bulk_get(dev, dwc->num_clks, dwc->clks);
1484 if (ret == -EPROBE_DEFER)
1487 * Clocks are optional, but new DT platforms should support all
1488 * clocks as required by the DT-binding.
1494 ret = reset_control_deassert(dwc->reset);
1498 ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1502 if (!dwc3_core_is_valid(dwc)) {
1503 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
1508 platform_set_drvdata(pdev, dwc);
1509 dwc3_cache_hwparams(dwc);
1511 spin_lock_init(&dwc->lock);
1513 pm_runtime_set_active(dev);
1514 pm_runtime_use_autosuspend(dev);
1515 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
1516 pm_runtime_enable(dev);
1517 ret = pm_runtime_get_sync(dev);
1521 pm_runtime_forbid(dev);
1523 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1525 dev_err(dwc->dev, "failed to allocate event buffers\n");
1530 ret = dwc3_get_dr_mode(dwc);
1534 ret = dwc3_alloc_scratch_buffers(dwc);
1538 ret = dwc3_core_init(dwc);
1540 if (ret != -EPROBE_DEFER)
1541 dev_err(dev, "failed to initialize core: %d\n", ret);
1545 dwc3_check_params(dwc);
1547 ret = dwc3_core_init_mode(dwc);
1551 dwc3_debugfs_init(dwc);
1552 pm_runtime_put(dev);
1557 dwc3_event_buffers_cleanup(dwc);
1558 dwc3_ulpi_exit(dwc);
1561 dwc3_free_scratch_buffers(dwc);
1564 dwc3_free_event_buffers(dwc);
1567 pm_runtime_allow(&pdev->dev);
1570 pm_runtime_put_sync(&pdev->dev);
1571 pm_runtime_disable(&pdev->dev);
1574 clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1576 reset_control_assert(dwc->reset);
1581 static int dwc3_remove(struct platform_device *pdev)
1583 struct dwc3 *dwc = platform_get_drvdata(pdev);
1585 pm_runtime_get_sync(&pdev->dev);
1587 dwc3_debugfs_exit(dwc);
1588 dwc3_core_exit_mode(dwc);
1590 dwc3_core_exit(dwc);
1591 dwc3_ulpi_exit(dwc);
1593 pm_runtime_put_sync(&pdev->dev);
1594 pm_runtime_allow(&pdev->dev);
1595 pm_runtime_disable(&pdev->dev);
1597 dwc3_free_event_buffers(dwc);
1598 dwc3_free_scratch_buffers(dwc);
1604 static int dwc3_core_init_for_resume(struct dwc3 *dwc)
1608 ret = reset_control_deassert(dwc->reset);
1612 ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1616 ret = dwc3_core_init(dwc);
1623 clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1625 reset_control_assert(dwc->reset);
1630 static int dwc3_suspend_common(struct dwc3 *dwc, pm_message_t msg)
1632 unsigned long flags;
1635 switch (dwc->current_dr_role) {
1636 case DWC3_GCTL_PRTCAP_DEVICE:
1637 spin_lock_irqsave(&dwc->lock, flags);
1638 dwc3_gadget_suspend(dwc);
1639 spin_unlock_irqrestore(&dwc->lock, flags);
1640 synchronize_irq(dwc->irq_gadget);
1641 dwc3_core_exit(dwc);
1643 case DWC3_GCTL_PRTCAP_HOST:
1644 if (!PMSG_IS_AUTO(msg)) {
1645 dwc3_core_exit(dwc);
1649 /* Let controller to suspend HSPHY before PHY driver suspends */
1650 if (dwc->dis_u2_susphy_quirk ||
1651 dwc->dis_enblslpm_quirk) {
1652 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1653 reg |= DWC3_GUSB2PHYCFG_ENBLSLPM |
1654 DWC3_GUSB2PHYCFG_SUSPHY;
1655 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1657 /* Give some time for USB2 PHY to suspend */
1658 usleep_range(5000, 6000);
1661 phy_pm_runtime_put_sync(dwc->usb2_generic_phy);
1662 phy_pm_runtime_put_sync(dwc->usb3_generic_phy);
1664 case DWC3_GCTL_PRTCAP_OTG:
1665 /* do nothing during runtime_suspend */
1666 if (PMSG_IS_AUTO(msg))
1669 if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1670 spin_lock_irqsave(&dwc->lock, flags);
1671 dwc3_gadget_suspend(dwc);
1672 spin_unlock_irqrestore(&dwc->lock, flags);
1673 synchronize_irq(dwc->irq_gadget);
1677 dwc3_core_exit(dwc);
1687 static int dwc3_resume_common(struct dwc3 *dwc, pm_message_t msg)
1689 unsigned long flags;
1693 switch (dwc->current_dr_role) {
1694 case DWC3_GCTL_PRTCAP_DEVICE:
1695 ret = dwc3_core_init_for_resume(dwc);
1699 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1700 spin_lock_irqsave(&dwc->lock, flags);
1701 dwc3_gadget_resume(dwc);
1702 spin_unlock_irqrestore(&dwc->lock, flags);
1704 case DWC3_GCTL_PRTCAP_HOST:
1705 if (!PMSG_IS_AUTO(msg)) {
1706 ret = dwc3_core_init_for_resume(dwc);
1709 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1712 /* Restore GUSB2PHYCFG bits that were modified in suspend */
1713 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1714 if (dwc->dis_u2_susphy_quirk)
1715 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1717 if (dwc->dis_enblslpm_quirk)
1718 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
1720 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1722 phy_pm_runtime_get_sync(dwc->usb2_generic_phy);
1723 phy_pm_runtime_get_sync(dwc->usb3_generic_phy);
1725 case DWC3_GCTL_PRTCAP_OTG:
1726 /* nothing to do on runtime_resume */
1727 if (PMSG_IS_AUTO(msg))
1730 ret = dwc3_core_init(dwc);
1734 dwc3_set_prtcap(dwc, dwc->current_dr_role);
1737 if (dwc->current_otg_role == DWC3_OTG_ROLE_HOST) {
1738 dwc3_otg_host_init(dwc);
1739 } else if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1740 spin_lock_irqsave(&dwc->lock, flags);
1741 dwc3_gadget_resume(dwc);
1742 spin_unlock_irqrestore(&dwc->lock, flags);
1754 static int dwc3_runtime_checks(struct dwc3 *dwc)
1756 switch (dwc->current_dr_role) {
1757 case DWC3_GCTL_PRTCAP_DEVICE:
1761 case DWC3_GCTL_PRTCAP_HOST:
1770 static int dwc3_runtime_suspend(struct device *dev)
1772 struct dwc3 *dwc = dev_get_drvdata(dev);
1775 if (dwc3_runtime_checks(dwc))
1778 ret = dwc3_suspend_common(dwc, PMSG_AUTO_SUSPEND);
1782 device_init_wakeup(dev, true);
1787 static int dwc3_runtime_resume(struct device *dev)
1789 struct dwc3 *dwc = dev_get_drvdata(dev);
1792 device_init_wakeup(dev, false);
1794 ret = dwc3_resume_common(dwc, PMSG_AUTO_RESUME);
1798 switch (dwc->current_dr_role) {
1799 case DWC3_GCTL_PRTCAP_DEVICE:
1800 dwc3_gadget_process_pending_events(dwc);
1802 case DWC3_GCTL_PRTCAP_HOST:
1808 pm_runtime_mark_last_busy(dev);
1813 static int dwc3_runtime_idle(struct device *dev)
1815 struct dwc3 *dwc = dev_get_drvdata(dev);
1817 switch (dwc->current_dr_role) {
1818 case DWC3_GCTL_PRTCAP_DEVICE:
1819 if (dwc3_runtime_checks(dwc))
1822 case DWC3_GCTL_PRTCAP_HOST:
1828 pm_runtime_mark_last_busy(dev);
1829 pm_runtime_autosuspend(dev);
1833 #endif /* CONFIG_PM */
1835 #ifdef CONFIG_PM_SLEEP
1836 static int dwc3_suspend(struct device *dev)
1838 struct dwc3 *dwc = dev_get_drvdata(dev);
1841 ret = dwc3_suspend_common(dwc, PMSG_SUSPEND);
1845 pinctrl_pm_select_sleep_state(dev);
1850 static int dwc3_resume(struct device *dev)
1852 struct dwc3 *dwc = dev_get_drvdata(dev);
1855 pinctrl_pm_select_default_state(dev);
1857 ret = dwc3_resume_common(dwc, PMSG_RESUME);
1861 pm_runtime_disable(dev);
1862 pm_runtime_set_active(dev);
1863 pm_runtime_enable(dev);
1867 #endif /* CONFIG_PM_SLEEP */
1869 static const struct dev_pm_ops dwc3_dev_pm_ops = {
1870 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1871 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1876 static const struct of_device_id of_dwc3_match[] = {
1878 .compatible = "snps,dwc3"
1881 .compatible = "synopsys,dwc3"
1885 MODULE_DEVICE_TABLE(of, of_dwc3_match);
1890 #define ACPI_ID_INTEL_BSW "808622B7"
1892 static const struct acpi_device_id dwc3_acpi_match[] = {
1893 { ACPI_ID_INTEL_BSW, 0 },
1896 MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1899 static struct platform_driver dwc3_driver = {
1900 .probe = dwc3_probe,
1901 .remove = dwc3_remove,
1904 .of_match_table = of_match_ptr(of_dwc3_match),
1905 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1906 .pm = &dwc3_dev_pm_ops,
1910 module_platform_driver(dwc3_driver);
1912 MODULE_ALIAS("platform:dwc3");
1914 MODULE_LICENSE("GPL v2");
1915 MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");