4 * Copyright Red Hat, Inc. 2013-2014
10 * This header is BSD licensed so anyone can use the definitions
11 * to implement compatible drivers/servers:
13 * Redistribution and use in source and binary forms, with or without
14 * modification, are permitted provided that the following conditions
16 * 1. Redistributions of source code must retain the above copyright
17 * notice, this list of conditions and the following disclaimer.
18 * 2. Redistributions in binary form must reproduce the above copyright
19 * notice, this list of conditions and the following disclaimer in the
20 * documentation and/or other materials provided with the distribution.
21 * 3. Neither the name of IBM nor the names of its contributors
22 * may be used to endorse or promote products derived from this software
23 * without specific prior written permission.
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
25 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
26 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
27 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL IBM OR
28 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
29 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
30 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
31 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
32 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
33 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
34 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 #ifndef VIRTIO_GPU_HW_H
39 #define VIRTIO_GPU_HW_H
41 #include <linux/types.h>
44 * VIRTIO_GPU_CMD_CTX_*
47 #define VIRTIO_GPU_F_VIRGL 0
50 * VIRTIO_GPU_CMD_GET_EDID
52 #define VIRTIO_GPU_F_EDID 1
54 * VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID
56 #define VIRTIO_GPU_F_RESOURCE_UUID 2
59 * VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB
61 #define VIRTIO_GPU_F_RESOURCE_BLOB 3
63 enum virtio_gpu_ctrl_type {
64 VIRTIO_GPU_UNDEFINED = 0,
67 VIRTIO_GPU_CMD_GET_DISPLAY_INFO = 0x0100,
68 VIRTIO_GPU_CMD_RESOURCE_CREATE_2D,
69 VIRTIO_GPU_CMD_RESOURCE_UNREF,
70 VIRTIO_GPU_CMD_SET_SCANOUT,
71 VIRTIO_GPU_CMD_RESOURCE_FLUSH,
72 VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D,
73 VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING,
74 VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING,
75 VIRTIO_GPU_CMD_GET_CAPSET_INFO,
76 VIRTIO_GPU_CMD_GET_CAPSET,
77 VIRTIO_GPU_CMD_GET_EDID,
78 VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID,
79 VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB,
80 VIRTIO_GPU_CMD_SET_SCANOUT_BLOB,
83 VIRTIO_GPU_CMD_CTX_CREATE = 0x0200,
84 VIRTIO_GPU_CMD_CTX_DESTROY,
85 VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE,
86 VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE,
87 VIRTIO_GPU_CMD_RESOURCE_CREATE_3D,
88 VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D,
89 VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D,
90 VIRTIO_GPU_CMD_SUBMIT_3D,
91 VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB,
92 VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB,
95 VIRTIO_GPU_CMD_UPDATE_CURSOR = 0x0300,
96 VIRTIO_GPU_CMD_MOVE_CURSOR,
98 /* success responses */
99 VIRTIO_GPU_RESP_OK_NODATA = 0x1100,
100 VIRTIO_GPU_RESP_OK_DISPLAY_INFO,
101 VIRTIO_GPU_RESP_OK_CAPSET_INFO,
102 VIRTIO_GPU_RESP_OK_CAPSET,
103 VIRTIO_GPU_RESP_OK_EDID,
104 VIRTIO_GPU_RESP_OK_RESOURCE_UUID,
105 VIRTIO_GPU_RESP_OK_MAP_INFO,
107 /* error responses */
108 VIRTIO_GPU_RESP_ERR_UNSPEC = 0x1200,
109 VIRTIO_GPU_RESP_ERR_OUT_OF_MEMORY,
110 VIRTIO_GPU_RESP_ERR_INVALID_SCANOUT_ID,
111 VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID,
112 VIRTIO_GPU_RESP_ERR_INVALID_CONTEXT_ID,
113 VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER,
116 enum virtio_gpu_shm_id {
117 VIRTIO_GPU_SHM_ID_UNDEFINED = 0,
119 * VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB
120 * VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB
122 VIRTIO_GPU_SHM_ID_HOST_VISIBLE = 1
125 #define VIRTIO_GPU_FLAG_FENCE (1 << 0)
127 struct virtio_gpu_ctrl_hdr {
135 /* data passed in the cursor vq */
137 struct virtio_gpu_cursor_pos {
144 /* VIRTIO_GPU_CMD_UPDATE_CURSOR, VIRTIO_GPU_CMD_MOVE_CURSOR */
145 struct virtio_gpu_update_cursor {
146 struct virtio_gpu_ctrl_hdr hdr;
147 struct virtio_gpu_cursor_pos pos; /* update & move */
148 __le32 resource_id; /* update only */
149 __le32 hot_x; /* update only */
150 __le32 hot_y; /* update only */
154 /* data passed in the control vq, 2d related */
156 struct virtio_gpu_rect {
163 /* VIRTIO_GPU_CMD_RESOURCE_UNREF */
164 struct virtio_gpu_resource_unref {
165 struct virtio_gpu_ctrl_hdr hdr;
170 /* VIRTIO_GPU_CMD_RESOURCE_CREATE_2D: create a 2d resource with a format */
171 struct virtio_gpu_resource_create_2d {
172 struct virtio_gpu_ctrl_hdr hdr;
179 /* VIRTIO_GPU_CMD_SET_SCANOUT */
180 struct virtio_gpu_set_scanout {
181 struct virtio_gpu_ctrl_hdr hdr;
182 struct virtio_gpu_rect r;
187 /* VIRTIO_GPU_CMD_RESOURCE_FLUSH */
188 struct virtio_gpu_resource_flush {
189 struct virtio_gpu_ctrl_hdr hdr;
190 struct virtio_gpu_rect r;
195 /* VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D: simple transfer to_host */
196 struct virtio_gpu_transfer_to_host_2d {
197 struct virtio_gpu_ctrl_hdr hdr;
198 struct virtio_gpu_rect r;
204 struct virtio_gpu_mem_entry {
210 /* VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING */
211 struct virtio_gpu_resource_attach_backing {
212 struct virtio_gpu_ctrl_hdr hdr;
217 /* VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING */
218 struct virtio_gpu_resource_detach_backing {
219 struct virtio_gpu_ctrl_hdr hdr;
224 /* VIRTIO_GPU_RESP_OK_DISPLAY_INFO */
225 #define VIRTIO_GPU_MAX_SCANOUTS 16
226 struct virtio_gpu_resp_display_info {
227 struct virtio_gpu_ctrl_hdr hdr;
228 struct virtio_gpu_display_one {
229 struct virtio_gpu_rect r;
232 } pmodes[VIRTIO_GPU_MAX_SCANOUTS];
235 /* data passed in the control vq, 3d related */
237 struct virtio_gpu_box {
242 /* VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D, VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D */
243 struct virtio_gpu_transfer_host_3d {
244 struct virtio_gpu_ctrl_hdr hdr;
245 struct virtio_gpu_box box;
253 /* VIRTIO_GPU_CMD_RESOURCE_CREATE_3D */
254 #define VIRTIO_GPU_RESOURCE_FLAG_Y_0_TOP (1 << 0)
255 struct virtio_gpu_resource_create_3d {
256 struct virtio_gpu_ctrl_hdr hdr;
271 /* VIRTIO_GPU_CMD_CTX_CREATE */
272 struct virtio_gpu_ctx_create {
273 struct virtio_gpu_ctrl_hdr hdr;
279 /* VIRTIO_GPU_CMD_CTX_DESTROY */
280 struct virtio_gpu_ctx_destroy {
281 struct virtio_gpu_ctrl_hdr hdr;
284 /* VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE, VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE */
285 struct virtio_gpu_ctx_resource {
286 struct virtio_gpu_ctrl_hdr hdr;
291 /* VIRTIO_GPU_CMD_SUBMIT_3D */
292 struct virtio_gpu_cmd_submit {
293 struct virtio_gpu_ctrl_hdr hdr;
298 #define VIRTIO_GPU_CAPSET_VIRGL 1
299 #define VIRTIO_GPU_CAPSET_VIRGL2 2
301 /* VIRTIO_GPU_CMD_GET_CAPSET_INFO */
302 struct virtio_gpu_get_capset_info {
303 struct virtio_gpu_ctrl_hdr hdr;
308 /* VIRTIO_GPU_RESP_OK_CAPSET_INFO */
309 struct virtio_gpu_resp_capset_info {
310 struct virtio_gpu_ctrl_hdr hdr;
312 __le32 capset_max_version;
313 __le32 capset_max_size;
317 /* VIRTIO_GPU_CMD_GET_CAPSET */
318 struct virtio_gpu_get_capset {
319 struct virtio_gpu_ctrl_hdr hdr;
321 __le32 capset_version;
324 /* VIRTIO_GPU_RESP_OK_CAPSET */
325 struct virtio_gpu_resp_capset {
326 struct virtio_gpu_ctrl_hdr hdr;
330 /* VIRTIO_GPU_CMD_GET_EDID */
331 struct virtio_gpu_cmd_get_edid {
332 struct virtio_gpu_ctrl_hdr hdr;
337 /* VIRTIO_GPU_RESP_OK_EDID */
338 struct virtio_gpu_resp_edid {
339 struct virtio_gpu_ctrl_hdr hdr;
345 #define VIRTIO_GPU_EVENT_DISPLAY (1 << 0)
347 struct virtio_gpu_config {
354 /* simple formats for fbcon/X use */
355 enum virtio_gpu_formats {
356 VIRTIO_GPU_FORMAT_B8G8R8A8_UNORM = 1,
357 VIRTIO_GPU_FORMAT_B8G8R8X8_UNORM = 2,
358 VIRTIO_GPU_FORMAT_A8R8G8B8_UNORM = 3,
359 VIRTIO_GPU_FORMAT_X8R8G8B8_UNORM = 4,
361 VIRTIO_GPU_FORMAT_R8G8B8A8_UNORM = 67,
362 VIRTIO_GPU_FORMAT_X8B8G8R8_UNORM = 68,
364 VIRTIO_GPU_FORMAT_A8B8G8R8_UNORM = 121,
365 VIRTIO_GPU_FORMAT_R8G8B8X8_UNORM = 134,
368 /* VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID */
369 struct virtio_gpu_resource_assign_uuid {
370 struct virtio_gpu_ctrl_hdr hdr;
375 /* VIRTIO_GPU_RESP_OK_RESOURCE_UUID */
376 struct virtio_gpu_resp_resource_uuid {
377 struct virtio_gpu_ctrl_hdr hdr;
381 /* VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB */
382 struct virtio_gpu_resource_create_blob {
383 struct virtio_gpu_ctrl_hdr hdr;
385 #define VIRTIO_GPU_BLOB_MEM_GUEST 0x0001
386 #define VIRTIO_GPU_BLOB_MEM_HOST3D 0x0002
387 #define VIRTIO_GPU_BLOB_MEM_HOST3D_GUEST 0x0003
389 #define VIRTIO_GPU_BLOB_FLAG_USE_MAPPABLE 0x0001
390 #define VIRTIO_GPU_BLOB_FLAG_USE_SHAREABLE 0x0002
391 #define VIRTIO_GPU_BLOB_FLAG_USE_CROSS_DEVICE 0x0004
392 /* zero is invalid blob mem */
399 * sizeof(nr_entries * virtio_gpu_mem_entry) bytes follow
403 /* VIRTIO_GPU_CMD_SET_SCANOUT_BLOB */
404 struct virtio_gpu_set_scanout_blob {
405 struct virtio_gpu_ctrl_hdr hdr;
406 struct virtio_gpu_rect r;
417 /* VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB */
418 struct virtio_gpu_resource_map_blob {
419 struct virtio_gpu_ctrl_hdr hdr;
425 /* VIRTIO_GPU_RESP_OK_MAP_INFO */
426 #define VIRTIO_GPU_MAP_CACHE_MASK 0x0f
427 #define VIRTIO_GPU_MAP_CACHE_NONE 0x00
428 #define VIRTIO_GPU_MAP_CACHE_CACHED 0x01
429 #define VIRTIO_GPU_MAP_CACHE_UNCACHED 0x02
430 #define VIRTIO_GPU_MAP_CACHE_WC 0x03
431 struct virtio_gpu_resp_map_info {
432 struct virtio_gpu_ctrl_hdr hdr;
437 /* VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB */
438 struct virtio_gpu_resource_unmap_blob {
439 struct virtio_gpu_ctrl_hdr hdr;