2 * linux/arch/powerpc/platforms/cell/cell_setup.c
4 * Copyright (C) 1995 Linus Torvalds
5 * Adapted from 'alpha' version by Gary Thomas
7 * Modified by PPC64 Team, IBM Corp
8 * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
17 #include <linux/sched.h>
18 #include <linux/kernel.h>
20 #include <linux/stddef.h>
21 #include <linux/export.h>
22 #include <linux/unistd.h>
23 #include <linux/user.h>
24 #include <linux/reboot.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/irq.h>
28 #include <linux/seq_file.h>
29 #include <linux/root_dev.h>
30 #include <linux/console.h>
31 #include <linux/mutex.h>
32 #include <linux/memory_hotplug.h>
33 #include <linux/of_platform.h>
36 #include <asm/processor.h>
38 #include <asm/pgtable.h>
41 #include <asm/pci-bridge.h>
42 #include <asm/iommu.h>
44 #include <asm/machdep.h>
46 #include <asm/nvram.h>
47 #include <asm/cputable.h>
48 #include <asm/ppc-pci.h>
51 #include <asm/spu_priv1.h>
54 #include <asm/cell-regs.h>
55 #include <asm/io-workarounds.h>
58 #include "interrupt.h"
59 #include "pervasive.h"
63 #define DBG(fmt...) udbg_printf(fmt)
68 static void cell_show_cpuinfo(struct seq_file *m)
70 struct device_node *root;
71 const char *model = "";
73 root = of_find_node_by_path("/");
75 model = of_get_property(root, "model", NULL);
76 seq_printf(m, "machine\t\t: CHRP %s\n", model);
80 static void cell_progress(char *s, unsigned short hex)
82 printk("*** %04x : %s\n", hex, s ? s : "");
85 static void cell_fixup_pcie_rootcomplex(struct pci_dev *dev)
87 struct pci_controller *hose;
91 if (!machine_is(cell))
94 /* We're searching for a direct child of the PHB */
95 if (dev->bus->self != NULL || dev->devfn != 0)
98 hose = pci_bus_to_host(dev->bus);
103 if (!of_device_is_compatible(hose->dn, "pciex"))
106 /* And only on axon */
107 s = of_get_property(hose->dn, "model", NULL);
108 if (!s || strcmp(s, "Axon") != 0)
111 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
112 dev->resource[i].start = dev->resource[i].end = 0;
113 dev->resource[i].flags = 0;
116 printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n",
119 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex);
121 static int cell_setup_phb(struct pci_controller *phb)
124 struct device_node *np;
126 int rc = rtas_setup_phb(phb);
130 phb->controller_ops = cell_pci_controller_ops;
133 model = of_get_property(np, "model", NULL);
134 if (model == NULL || strcmp(np->name, "pci"))
137 /* Setup workarounds for spider */
138 if (strcmp(model, "Spider"))
141 iowa_register_bus(phb, &spiderpci_ops, &spiderpci_iowa_init,
142 (void *)SPIDER_PCI_REG_BASE);
146 static const struct of_device_id cell_bus_ids[] __initconst = {
148 { .compatible = "soc", },
149 { .type = "spider", },
158 static int __init cell_publish_devices(void)
160 struct device_node *root = of_find_node_by_path("/");
161 struct device_node *np;
164 /* Publish OF platform devices for southbridge IOs */
165 of_platform_bus_probe(NULL, cell_bus_ids, NULL);
167 /* On spider based blades, we need to manually create the OF
168 * platform devices for the PCI host bridges
170 for_each_child_of_node(root, np) {
171 if (np->type == NULL || (strcmp(np->type, "pci") != 0 &&
172 strcmp(np->type, "pciex") != 0))
174 of_platform_device_create(np, NULL, NULL);
177 /* There is no device for the MIC memory controller, thus we create
178 * a platform device for it to attach the EDAC driver to.
180 for_each_online_node(node) {
181 if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL)
183 platform_device_register_simple("cbe-mic", node, NULL, 0);
188 machine_subsys_initcall(cell, cell_publish_devices);
190 static void __init mpic_init_IRQ(void)
192 struct device_node *dn;
196 (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
197 if (!of_device_is_compatible(dn, "CBEA,platform-open-pic"))
200 /* The MPIC driver will get everything it needs from the
201 * device-tree, just pass 0 to all arguments
203 mpic = mpic_alloc(dn, 0, MPIC_SECONDARY | MPIC_NO_RESET,
212 static void __init cell_init_irq(void)
219 static void __init cell_set_dabrx(void)
221 mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER);
224 static void __init cell_setup_arch(void)
226 #ifdef CONFIG_SPU_BASE
227 spu_priv1_ops = &spu_priv1_mmio_ops;
228 spu_management_ops = &spu_management_of_ops;
235 #ifdef CONFIG_CBE_RAS
242 /* init to some ~sane value until calibrate_delay() runs */
243 loops_per_jiffy = 50000000;
245 /* Find and initialize PCI host bridges */
246 init_pci_config_tokens();
248 cbe_pervasive_init();
249 #ifdef CONFIG_DUMMY_CONSOLE
250 conswitchp = &dummy_con;
256 static int __init cell_probe(void)
258 if (!of_machine_is_compatible("IBM,CBEA") &&
259 !of_machine_is_compatible("IBM,CPBW-1.0"))
262 pm_power_off = rtas_power_off;
267 define_machine(cell) {
270 .setup_arch = cell_setup_arch,
271 .show_cpuinfo = cell_show_cpuinfo,
272 .restart = rtas_restart,
274 .get_boot_time = rtas_get_boot_time,
275 .get_rtc_time = rtas_get_rtc_time,
276 .set_rtc_time = rtas_set_rtc_time,
277 .calibrate_decr = generic_calibrate_decr,
278 .progress = cell_progress,
279 .init_IRQ = cell_init_irq,
280 .pci_setup_phb = cell_setup_phb,
283 struct pci_controller_ops cell_pci_controller_ops;