2 * Copyright (C) ST-Ericsson SA 2012
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as published
13 * by the Free Software Foundation.
16 #include <linux/module.h>
17 #include <linux/platform_device.h>
18 #include <linux/delay.h>
19 #include <linux/slab.h>
22 #include <linux/platform_data/asoc-ux500-msp.h>
24 #include <sound/soc.h>
26 #include "ux500_msp_i2s.h"
28 /* Protocol desciptors */
29 static const struct msp_protdesc prot_descs[] = {
33 MSP_PHASE2_START_MODE_IMEDIATE,
34 MSP_PHASE2_START_MODE_IMEDIATE,
53 MSP_COMPRESS_MODE_LINEAR,
54 MSP_EXPAND_MODE_LINEAR,
62 MSP_PHASE2_START_MODE_FSYNC,
63 MSP_PHASE2_START_MODE_FSYNC,
82 MSP_COMPRESS_MODE_LINEAR,
83 MSP_EXPAND_MODE_LINEAR,
88 }, { /* Companded PCM */
91 MSP_PHASE2_START_MODE_FSYNC,
92 MSP_PHASE2_START_MODE_FSYNC,
107 MSP_FSYNC_POL_ACT_HI,
108 MSP_FSYNC_POL_ACT_HI,
111 MSP_COMPRESS_MODE_LINEAR,
112 MSP_EXPAND_MODE_LINEAR,
120 static void set_prot_desc_tx(struct ux500_msp *msp,
121 struct msp_protdesc *protdesc,
122 enum msp_data_size data_size)
126 temp_reg |= MSP_P2_ENABLE_BIT(protdesc->tx_phase_mode);
127 temp_reg |= MSP_P2_START_MODE_BIT(protdesc->tx_phase2_start_mode);
128 temp_reg |= MSP_P1_FRAME_LEN_BITS(protdesc->tx_frame_len_1);
129 temp_reg |= MSP_P2_FRAME_LEN_BITS(protdesc->tx_frame_len_2);
130 if (msp->def_elem_len) {
131 temp_reg |= MSP_P1_ELEM_LEN_BITS(protdesc->tx_elem_len_1);
132 temp_reg |= MSP_P2_ELEM_LEN_BITS(protdesc->tx_elem_len_2);
134 temp_reg |= MSP_P1_ELEM_LEN_BITS(data_size);
135 temp_reg |= MSP_P2_ELEM_LEN_BITS(data_size);
137 temp_reg |= MSP_DATA_DELAY_BITS(protdesc->tx_data_delay);
138 temp_reg |= MSP_SET_ENDIANNES_BIT(protdesc->tx_byte_order);
139 temp_reg |= MSP_FSYNC_POL(protdesc->tx_fsync_pol);
140 temp_reg |= MSP_DATA_WORD_SWAP(protdesc->tx_half_word_swap);
141 temp_reg |= MSP_SET_COMPANDING_MODE(protdesc->compression_mode);
142 temp_reg |= MSP_SET_FSYNC_IGNORE(protdesc->frame_sync_ignore);
144 writel(temp_reg, msp->registers + MSP_TCF);
147 static void set_prot_desc_rx(struct ux500_msp *msp,
148 struct msp_protdesc *protdesc,
149 enum msp_data_size data_size)
153 temp_reg |= MSP_P2_ENABLE_BIT(protdesc->rx_phase_mode);
154 temp_reg |= MSP_P2_START_MODE_BIT(protdesc->rx_phase2_start_mode);
155 temp_reg |= MSP_P1_FRAME_LEN_BITS(protdesc->rx_frame_len_1);
156 temp_reg |= MSP_P2_FRAME_LEN_BITS(protdesc->rx_frame_len_2);
157 if (msp->def_elem_len) {
158 temp_reg |= MSP_P1_ELEM_LEN_BITS(protdesc->rx_elem_len_1);
159 temp_reg |= MSP_P2_ELEM_LEN_BITS(protdesc->rx_elem_len_2);
161 temp_reg |= MSP_P1_ELEM_LEN_BITS(data_size);
162 temp_reg |= MSP_P2_ELEM_LEN_BITS(data_size);
165 temp_reg |= MSP_DATA_DELAY_BITS(protdesc->rx_data_delay);
166 temp_reg |= MSP_SET_ENDIANNES_BIT(protdesc->rx_byte_order);
167 temp_reg |= MSP_FSYNC_POL(protdesc->rx_fsync_pol);
168 temp_reg |= MSP_DATA_WORD_SWAP(protdesc->rx_half_word_swap);
169 temp_reg |= MSP_SET_COMPANDING_MODE(protdesc->expansion_mode);
170 temp_reg |= MSP_SET_FSYNC_IGNORE(protdesc->frame_sync_ignore);
172 writel(temp_reg, msp->registers + MSP_RCF);
175 static int configure_protocol(struct ux500_msp *msp,
176 struct ux500_msp_config *config)
178 struct msp_protdesc *protdesc;
179 enum msp_data_size data_size;
182 data_size = config->data_size;
183 msp->def_elem_len = config->def_elem_len;
184 if (config->default_protdesc == 1) {
185 if (config->protocol >= MSP_INVALID_PROTOCOL) {
186 dev_err(msp->dev, "%s: ERROR: Invalid protocol!\n",
191 (struct msp_protdesc *)&prot_descs[config->protocol];
193 protdesc = (struct msp_protdesc *)&config->protdesc;
196 if (data_size < MSP_DATA_BITS_DEFAULT || data_size > MSP_DATA_BITS_32) {
198 "%s: ERROR: Invalid data-size requested (data_size = %d)!\n",
199 __func__, data_size);
203 if (config->direction & MSP_DIR_TX)
204 set_prot_desc_tx(msp, protdesc, data_size);
205 if (config->direction & MSP_DIR_RX)
206 set_prot_desc_rx(msp, protdesc, data_size);
208 /* The code below should not be separated. */
209 temp_reg = readl(msp->registers + MSP_GCR) & ~TX_CLK_POL_RISING;
210 temp_reg |= MSP_TX_CLKPOL_BIT(~protdesc->tx_clk_pol);
211 writel(temp_reg, msp->registers + MSP_GCR);
212 temp_reg = readl(msp->registers + MSP_GCR) & ~RX_CLK_POL_RISING;
213 temp_reg |= MSP_RX_CLKPOL_BIT(protdesc->rx_clk_pol);
214 writel(temp_reg, msp->registers + MSP_GCR);
219 static int setup_bitclk(struct ux500_msp *msp, struct ux500_msp_config *config)
226 struct msp_protdesc *protdesc = NULL;
228 reg_val_GCR = readl(msp->registers + MSP_GCR);
229 writel(reg_val_GCR & ~SRG_ENABLE, msp->registers + MSP_GCR);
231 if (config->default_protdesc)
233 (struct msp_protdesc *)&prot_descs[config->protocol];
235 protdesc = (struct msp_protdesc *)&config->protdesc;
237 switch (config->protocol) {
238 case MSP_PCM_PROTOCOL:
239 case MSP_PCM_COMPAND_PROTOCOL:
240 frame_width = protdesc->frame_width;
241 sck_div = config->f_inputclk / (config->frame_freq *
242 (protdesc->clocks_per_frame));
243 frame_per = protdesc->frame_period;
245 case MSP_I2S_PROTOCOL:
246 frame_width = protdesc->frame_width;
247 sck_div = config->f_inputclk / (config->frame_freq *
248 (protdesc->clocks_per_frame));
249 frame_per = protdesc->frame_period;
252 dev_err(msp->dev, "%s: ERROR: Unknown protocol (%d)!\n",
258 temp_reg = (sck_div - 1) & SCK_DIV_MASK;
259 temp_reg |= FRAME_WIDTH_BITS(frame_width);
260 temp_reg |= FRAME_PERIOD_BITS(frame_per);
261 writel(temp_reg, msp->registers + MSP_SRG);
263 msp->f_bitclk = (config->f_inputclk)/(sck_div + 1);
265 /* Enable bit-clock */
267 reg_val_GCR = readl(msp->registers + MSP_GCR);
268 writel(reg_val_GCR | SRG_ENABLE, msp->registers + MSP_GCR);
274 static int configure_multichannel(struct ux500_msp *msp,
275 struct ux500_msp_config *config)
277 struct msp_protdesc *protdesc;
278 struct msp_multichannel_config *mcfg;
281 if (config->default_protdesc == 1) {
282 if (config->protocol >= MSP_INVALID_PROTOCOL) {
284 "%s: ERROR: Invalid protocol (%d)!\n",
285 __func__, config->protocol);
288 protdesc = (struct msp_protdesc *)
289 &prot_descs[config->protocol];
291 protdesc = (struct msp_protdesc *)&config->protdesc;
294 mcfg = &config->multichannel_config;
295 if (mcfg->tx_multichannel_enable) {
296 if (protdesc->tx_phase_mode == MSP_SINGLE_PHASE) {
297 reg_val_MCR = readl(msp->registers + MSP_MCR);
298 writel(reg_val_MCR | (mcfg->tx_multichannel_enable ?
300 msp->registers + MSP_MCR);
301 writel(mcfg->tx_channel_0_enable,
302 msp->registers + MSP_TCE0);
303 writel(mcfg->tx_channel_1_enable,
304 msp->registers + MSP_TCE1);
305 writel(mcfg->tx_channel_2_enable,
306 msp->registers + MSP_TCE2);
307 writel(mcfg->tx_channel_3_enable,
308 msp->registers + MSP_TCE3);
311 "%s: ERROR: Only single-phase supported (TX-mode: %d)!\n",
312 __func__, protdesc->tx_phase_mode);
316 if (mcfg->rx_multichannel_enable) {
317 if (protdesc->rx_phase_mode == MSP_SINGLE_PHASE) {
318 reg_val_MCR = readl(msp->registers + MSP_MCR);
319 writel(reg_val_MCR | (mcfg->rx_multichannel_enable ?
321 msp->registers + MSP_MCR);
322 writel(mcfg->rx_channel_0_enable,
323 msp->registers + MSP_RCE0);
324 writel(mcfg->rx_channel_1_enable,
325 msp->registers + MSP_RCE1);
326 writel(mcfg->rx_channel_2_enable,
327 msp->registers + MSP_RCE2);
328 writel(mcfg->rx_channel_3_enable,
329 msp->registers + MSP_RCE3);
332 "%s: ERROR: Only single-phase supported (RX-mode: %d)!\n",
333 __func__, protdesc->rx_phase_mode);
336 if (mcfg->rx_comparison_enable_mode) {
337 reg_val_MCR = readl(msp->registers + MSP_MCR);
339 (mcfg->rx_comparison_enable_mode << RCMPM_BIT),
340 msp->registers + MSP_MCR);
342 writel(mcfg->comparison_mask,
343 msp->registers + MSP_RCM);
344 writel(mcfg->comparison_value,
345 msp->registers + MSP_RCV);
353 static int enable_msp(struct ux500_msp *msp, struct ux500_msp_config *config)
356 u32 reg_val_DMACR, reg_val_GCR;
358 /* Configure msp with protocol dependent settings */
359 configure_protocol(msp, config);
360 setup_bitclk(msp, config);
361 if (config->multichannel_configured == 1) {
362 status = configure_multichannel(msp, config);
365 "%s: WARN: configure_multichannel failed (%d)!\n",
369 /* Make sure the correct DMA-directions are configured */
370 if ((config->direction & MSP_DIR_RX) &&
371 !msp->capture_dma_data.dma_cfg) {
372 dev_err(msp->dev, "%s: ERROR: MSP RX-mode is not configured!",
376 if ((config->direction == MSP_DIR_TX) &&
377 !msp->playback_dma_data.dma_cfg) {
378 dev_err(msp->dev, "%s: ERROR: MSP TX-mode is not configured!",
383 reg_val_DMACR = readl(msp->registers + MSP_DMACR);
384 if (config->direction & MSP_DIR_RX)
385 reg_val_DMACR |= RX_DMA_ENABLE;
386 if (config->direction & MSP_DIR_TX)
387 reg_val_DMACR |= TX_DMA_ENABLE;
388 writel(reg_val_DMACR, msp->registers + MSP_DMACR);
390 writel(config->iodelay, msp->registers + MSP_IODLY);
392 /* Enable frame generation logic */
393 reg_val_GCR = readl(msp->registers + MSP_GCR);
394 writel(reg_val_GCR | FRAME_GEN_ENABLE, msp->registers + MSP_GCR);
399 static void flush_fifo_rx(struct ux500_msp *msp)
401 u32 reg_val_DR, reg_val_GCR, reg_val_FLR;
404 reg_val_GCR = readl(msp->registers + MSP_GCR);
405 writel(reg_val_GCR | RX_ENABLE, msp->registers + MSP_GCR);
407 reg_val_FLR = readl(msp->registers + MSP_FLR);
408 while (!(reg_val_FLR & RX_FIFO_EMPTY) && limit--) {
409 reg_val_DR = readl(msp->registers + MSP_DR);
410 reg_val_FLR = readl(msp->registers + MSP_FLR);
413 writel(reg_val_GCR, msp->registers + MSP_GCR);
416 static void flush_fifo_tx(struct ux500_msp *msp)
418 u32 reg_val_TSTDR, reg_val_GCR, reg_val_FLR;
421 reg_val_GCR = readl(msp->registers + MSP_GCR);
422 writel(reg_val_GCR | TX_ENABLE, msp->registers + MSP_GCR);
423 writel(MSP_ITCR_ITEN | MSP_ITCR_TESTFIFO, msp->registers + MSP_ITCR);
425 reg_val_FLR = readl(msp->registers + MSP_FLR);
426 while (!(reg_val_FLR & TX_FIFO_EMPTY) && limit--) {
427 reg_val_TSTDR = readl(msp->registers + MSP_TSTDR);
428 reg_val_FLR = readl(msp->registers + MSP_FLR);
430 writel(0x0, msp->registers + MSP_ITCR);
431 writel(reg_val_GCR, msp->registers + MSP_GCR);
434 int ux500_msp_i2s_open(struct ux500_msp *msp,
435 struct ux500_msp_config *config)
437 u32 old_reg, new_reg, mask;
439 unsigned int tx_sel, rx_sel, tx_busy, rx_busy;
441 if (in_interrupt()) {
443 "%s: ERROR: Open called in interrupt context!\n",
448 tx_sel = (config->direction & MSP_DIR_TX) > 0;
449 rx_sel = (config->direction & MSP_DIR_RX) > 0;
450 if (!tx_sel && !rx_sel) {
451 dev_err(msp->dev, "%s: Error: No direction selected!\n",
456 tx_busy = (msp->dir_busy & MSP_DIR_TX) > 0;
457 rx_busy = (msp->dir_busy & MSP_DIR_RX) > 0;
458 if (tx_busy && tx_sel) {
459 dev_err(msp->dev, "%s: Error: TX is in use!\n", __func__);
462 if (rx_busy && rx_sel) {
463 dev_err(msp->dev, "%s: Error: RX is in use!\n", __func__);
467 msp->dir_busy |= (tx_sel ? MSP_DIR_TX : 0) | (rx_sel ? MSP_DIR_RX : 0);
469 /* First do the global config register */
470 mask = RX_CLK_SEL_MASK | TX_CLK_SEL_MASK | RX_FSYNC_MASK |
471 TX_FSYNC_MASK | RX_SYNC_SEL_MASK | TX_SYNC_SEL_MASK |
472 RX_FIFO_ENABLE_MASK | TX_FIFO_ENABLE_MASK | SRG_CLK_SEL_MASK |
473 LOOPBACK_MASK | TX_EXTRA_DELAY_MASK;
475 new_reg = (config->tx_clk_sel | config->rx_clk_sel |
476 config->rx_fsync_pol | config->tx_fsync_pol |
477 config->rx_fsync_sel | config->tx_fsync_sel |
478 config->rx_fifo_config | config->tx_fifo_config |
479 config->srg_clk_sel | config->loopback_enable |
480 config->tx_data_enable);
482 old_reg = readl(msp->registers + MSP_GCR);
485 writel(new_reg, msp->registers + MSP_GCR);
487 res = enable_msp(msp, config);
489 dev_err(msp->dev, "%s: ERROR: enable_msp failed (%d)!\n",
493 if (config->loopback_enable & 0x80)
494 msp->loopback_enable = 1;
500 msp->msp_state = MSP_STATE_CONFIGURED;
504 static void disable_msp_rx(struct ux500_msp *msp)
506 u32 reg_val_GCR, reg_val_DMACR, reg_val_IMSC;
508 reg_val_GCR = readl(msp->registers + MSP_GCR);
509 writel(reg_val_GCR & ~RX_ENABLE, msp->registers + MSP_GCR);
510 reg_val_DMACR = readl(msp->registers + MSP_DMACR);
511 writel(reg_val_DMACR & ~RX_DMA_ENABLE, msp->registers + MSP_DMACR);
512 reg_val_IMSC = readl(msp->registers + MSP_IMSC);
513 writel(reg_val_IMSC &
514 ~(RX_SERVICE_INT | RX_OVERRUN_ERROR_INT),
515 msp->registers + MSP_IMSC);
517 msp->dir_busy &= ~MSP_DIR_RX;
520 static void disable_msp_tx(struct ux500_msp *msp)
522 u32 reg_val_GCR, reg_val_DMACR, reg_val_IMSC;
524 reg_val_GCR = readl(msp->registers + MSP_GCR);
525 writel(reg_val_GCR & ~TX_ENABLE, msp->registers + MSP_GCR);
526 reg_val_DMACR = readl(msp->registers + MSP_DMACR);
527 writel(reg_val_DMACR & ~TX_DMA_ENABLE, msp->registers + MSP_DMACR);
528 reg_val_IMSC = readl(msp->registers + MSP_IMSC);
529 writel(reg_val_IMSC &
530 ~(TX_SERVICE_INT | TX_UNDERRUN_ERR_INT),
531 msp->registers + MSP_IMSC);
533 msp->dir_busy &= ~MSP_DIR_TX;
536 static int disable_msp(struct ux500_msp *msp, unsigned int dir)
540 unsigned int disable_tx, disable_rx;
542 reg_val_GCR = readl(msp->registers + MSP_GCR);
543 disable_tx = dir & MSP_DIR_TX;
544 disable_rx = dir & MSP_DIR_TX;
545 if (disable_tx && disable_rx) {
546 reg_val_GCR = readl(msp->registers + MSP_GCR);
547 writel(reg_val_GCR | LOOPBACK_MASK,
548 msp->registers + MSP_GCR);
553 /* Disable TX-channel */
554 writel((readl(msp->registers + MSP_GCR) &
555 (~TX_ENABLE)), msp->registers + MSP_GCR);
560 /* Disable Loopback and Receive channel */
561 writel((readl(msp->registers + MSP_GCR) &
562 (~(RX_ENABLE | LOOPBACK_MASK))),
563 msp->registers + MSP_GCR);
567 } else if (disable_tx)
575 int ux500_msp_i2s_trigger(struct ux500_msp *msp, int cmd, int direction)
577 u32 reg_val_GCR, enable_bit;
579 if (msp->msp_state == MSP_STATE_IDLE) {
580 dev_err(msp->dev, "%s: ERROR: MSP is not configured!\n",
586 case SNDRV_PCM_TRIGGER_START:
587 case SNDRV_PCM_TRIGGER_RESUME:
588 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
589 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
590 enable_bit = TX_ENABLE;
592 enable_bit = RX_ENABLE;
593 reg_val_GCR = readl(msp->registers + MSP_GCR);
594 writel(reg_val_GCR | enable_bit, msp->registers + MSP_GCR);
597 case SNDRV_PCM_TRIGGER_STOP:
598 case SNDRV_PCM_TRIGGER_SUSPEND:
599 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
600 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
613 int ux500_msp_i2s_close(struct ux500_msp *msp, unsigned int dir)
617 dev_dbg(msp->dev, "%s: Enter (dir = 0x%01x).\n", __func__, dir);
619 status = disable_msp(msp, dir);
620 if (msp->dir_busy == 0) {
621 /* disable sample rate and frame generators */
622 msp->msp_state = MSP_STATE_IDLE;
623 writel((readl(msp->registers + MSP_GCR) &
624 (~(FRAME_GEN_ENABLE | SRG_ENABLE))),
625 msp->registers + MSP_GCR);
627 writel(0, msp->registers + MSP_GCR);
628 writel(0, msp->registers + MSP_TCF);
629 writel(0, msp->registers + MSP_RCF);
630 writel(0, msp->registers + MSP_DMACR);
631 writel(0, msp->registers + MSP_SRG);
632 writel(0, msp->registers + MSP_MCR);
633 writel(0, msp->registers + MSP_RCM);
634 writel(0, msp->registers + MSP_RCV);
635 writel(0, msp->registers + MSP_TCE0);
636 writel(0, msp->registers + MSP_TCE1);
637 writel(0, msp->registers + MSP_TCE2);
638 writel(0, msp->registers + MSP_TCE3);
639 writel(0, msp->registers + MSP_RCE0);
640 writel(0, msp->registers + MSP_RCE1);
641 writel(0, msp->registers + MSP_RCE2);
642 writel(0, msp->registers + MSP_RCE3);
649 static int ux500_msp_i2s_of_init_msp(struct platform_device *pdev,
650 struct ux500_msp *msp,
651 struct msp_i2s_platform_data **platform_data)
653 struct msp_i2s_platform_data *pdata;
655 *platform_data = devm_kzalloc(&pdev->dev,
656 sizeof(struct msp_i2s_platform_data),
658 pdata = *platform_data;
662 msp->playback_dma_data.dma_cfg = devm_kzalloc(&pdev->dev,
663 sizeof(struct stedma40_chan_cfg),
665 if (!msp->playback_dma_data.dma_cfg)
668 msp->capture_dma_data.dma_cfg = devm_kzalloc(&pdev->dev,
669 sizeof(struct stedma40_chan_cfg),
671 if (!msp->capture_dma_data.dma_cfg)
677 int ux500_msp_i2s_init_msp(struct platform_device *pdev,
678 struct ux500_msp **msp_p,
679 struct msp_i2s_platform_data *platform_data)
681 struct resource *res = NULL;
682 struct device_node *np = pdev->dev.of_node;
683 struct ux500_msp *msp;
686 *msp_p = devm_kzalloc(&pdev->dev, sizeof(struct ux500_msp), GFP_KERNEL);
691 if (!platform_data) {
693 ret = ux500_msp_i2s_of_init_msp(pdev, msp,
700 msp->playback_dma_data.dma_cfg = platform_data->msp_i2s_dma_tx;
701 msp->capture_dma_data.dma_cfg = platform_data->msp_i2s_dma_rx;
702 msp->id = platform_data->id;
705 msp->dev = &pdev->dev;
707 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
709 dev_err(&pdev->dev, "%s: ERROR: Unable to get resource!\n",
714 msp->playback_dma_data.tx_rx_addr = res->start + MSP_DR;
715 msp->capture_dma_data.tx_rx_addr = res->start + MSP_DR;
717 msp->registers = devm_ioremap(&pdev->dev, res->start,
719 if (msp->registers == NULL) {
720 dev_err(&pdev->dev, "%s: ERROR: ioremap failed!\n", __func__);
724 msp->msp_state = MSP_STATE_IDLE;
725 msp->loopback_enable = 0;
730 void ux500_msp_i2s_cleanup_msp(struct platform_device *pdev,
731 struct ux500_msp *msp)
733 dev_dbg(msp->dev, "%s: Enter (id = %d).\n", __func__, msp->id);
736 MODULE_LICENSE("GPL v2");