2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
24 #include <linux/module.h>
26 #include "amdgpu_psp.h"
27 #include "amdgpu_ucode.h"
28 #include "soc15_common.h"
29 #include "psp_v12_0.h"
31 #include "mp/mp_12_0_0_offset.h"
32 #include "mp/mp_12_0_0_sh_mask.h"
33 #include "gc/gc_9_0_offset.h"
34 #include "sdma0/sdma0_4_0_offset.h"
35 #include "nbio/nbio_7_4_offset.h"
37 #include "oss/osssys_4_0_offset.h"
38 #include "oss/osssys_4_0_sh_mask.h"
40 MODULE_FIRMWARE("amdgpu/renoir_asd.bin");
41 MODULE_FIRMWARE("amdgpu/renoir_ta.bin");
44 #define smnMP1_FIRMWARE_FLAGS 0x3010024
46 static int psp_v12_0_init_microcode(struct psp_context *psp)
48 struct amdgpu_device *adev = psp->adev;
49 const char *chip_name;
52 const struct ta_firmware_header_v1_0 *ta_hdr;
55 switch (adev->asic_type) {
63 err = psp_init_asd_microcode(psp, chip_name);
67 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ta.bin", chip_name);
68 err = request_firmware(&adev->psp.ta_fw, fw_name, adev->dev);
70 release_firmware(adev->psp.ta_fw);
71 adev->psp.ta_fw = NULL;
73 "psp v12.0: Failed to load firmware \"%s\"\n",
76 err = amdgpu_ucode_validate(adev->psp.ta_fw);
80 ta_hdr = (const struct ta_firmware_header_v1_0 *)
81 adev->psp.ta_fw->data;
82 adev->psp.ta_hdcp_ucode_version =
83 le32_to_cpu(ta_hdr->ta_hdcp_ucode_version);
84 adev->psp.ta_hdcp_ucode_size =
85 le32_to_cpu(ta_hdr->ta_hdcp_size_bytes);
86 adev->psp.ta_hdcp_start_addr =
88 le32_to_cpu(ta_hdr->header.ucode_array_offset_bytes);
90 adev->psp.ta_fw_version = le32_to_cpu(ta_hdr->header.ucode_version);
92 adev->psp.ta_dtm_ucode_version =
93 le32_to_cpu(ta_hdr->ta_dtm_ucode_version);
94 adev->psp.ta_dtm_ucode_size =
95 le32_to_cpu(ta_hdr->ta_dtm_size_bytes);
96 adev->psp.ta_dtm_start_addr =
97 (uint8_t *)adev->psp.ta_hdcp_start_addr +
98 le32_to_cpu(ta_hdr->ta_dtm_offset_bytes);
104 release_firmware(adev->psp.ta_fw);
105 adev->psp.ta_fw = NULL;
109 "psp v12.0: Failed to load firmware \"%s\"\n",
116 static int psp_v12_0_bootloader_load_sysdrv(struct psp_context *psp)
119 uint32_t psp_gfxdrv_command_reg = 0;
120 struct amdgpu_device *adev = psp->adev;
123 /* Check sOS sign of life register to confirm sys driver and sOS
124 * are already been loaded.
126 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
130 /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
131 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
132 0x80000000, 0x80000000, false);
136 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
138 /* Copy PSP System Driver binary to memory */
139 memcpy(psp->fw_pri_buf, psp->sys_start_addr, psp->sys_bin_size);
141 /* Provide the sys driver to bootloader */
142 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
143 (uint32_t)(psp->fw_pri_mc_addr >> 20));
144 psp_gfxdrv_command_reg = 1 << 16;
145 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
146 psp_gfxdrv_command_reg);
148 /* there might be handshake issue with hardware which needs delay */
151 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
152 0x80000000, 0x80000000, false);
157 static int psp_v12_0_bootloader_load_sos(struct psp_context *psp)
160 unsigned int psp_gfxdrv_command_reg = 0;
161 struct amdgpu_device *adev = psp->adev;
164 /* Check sOS sign of life register to confirm sys driver and sOS
165 * are already been loaded.
167 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
171 /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
172 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
173 0x80000000, 0x80000000, false);
177 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
179 /* Copy Secure OS binary to PSP memory */
180 memcpy(psp->fw_pri_buf, psp->sos_start_addr, psp->sos_bin_size);
182 /* Provide the PSP secure OS to bootloader */
183 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
184 (uint32_t)(psp->fw_pri_mc_addr >> 20));
185 psp_gfxdrv_command_reg = 2 << 16;
186 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
187 psp_gfxdrv_command_reg);
189 /* there might be handshake issue with hardware which needs delay */
191 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81),
192 RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81),
198 static void psp_v12_0_reroute_ih(struct psp_context *psp)
200 struct amdgpu_device *adev = psp->adev;
203 /* Change IH ring for VMC */
204 tmp = REG_SET_FIELD(0, IH_CLIENT_CFG_DATA, CREDIT_RETURN_ADDR, 0x1244b);
205 tmp = REG_SET_FIELD(tmp, IH_CLIENT_CFG_DATA, CLIENT_TYPE, 1);
206 tmp = REG_SET_FIELD(tmp, IH_CLIENT_CFG_DATA, RING_ID, 1);
208 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, 3);
209 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, tmp);
210 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, GFX_CTRL_CMD_ID_GBR_IH_SET);
213 psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
214 0x80000000, 0x8000FFFF, false);
216 /* Change IH ring for UMC */
217 tmp = REG_SET_FIELD(0, IH_CLIENT_CFG_DATA, CREDIT_RETURN_ADDR, 0x1216b);
218 tmp = REG_SET_FIELD(tmp, IH_CLIENT_CFG_DATA, RING_ID, 1);
220 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, 4);
221 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, tmp);
222 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, GFX_CTRL_CMD_ID_GBR_IH_SET);
225 psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
226 0x80000000, 0x8000FFFF, false);
229 static int psp_v12_0_ring_init(struct psp_context *psp,
230 enum psp_ring_type ring_type)
233 struct psp_ring *ring;
234 struct amdgpu_device *adev = psp->adev;
236 psp_v12_0_reroute_ih(psp);
238 ring = &psp->km_ring;
240 ring->ring_type = ring_type;
242 /* allocate 4k Page of Local Frame Buffer memory for ring */
243 ring->ring_size = 0x1000;
244 ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
245 AMDGPU_GEM_DOMAIN_VRAM,
246 &adev->firmware.rbuf,
247 &ring->ring_mem_mc_addr,
248 (void **)&ring->ring_mem);
257 static int psp_v12_0_ring_create(struct psp_context *psp,
258 enum psp_ring_type ring_type)
261 unsigned int psp_ring_reg = 0;
262 struct psp_ring *ring = &psp->km_ring;
263 struct amdgpu_device *adev = psp->adev;
265 if (amdgpu_sriov_vf(psp->adev)) {
266 /* Write low address of the ring to C2PMSG_102 */
267 psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
268 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_102, psp_ring_reg);
269 /* Write high address of the ring to C2PMSG_103 */
270 psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
271 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_103, psp_ring_reg);
273 /* Write the ring initialization command to C2PMSG_101 */
274 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_101,
275 GFX_CTRL_CMD_ID_INIT_GPCOM_RING);
277 /* there might be handshake issue with hardware which needs delay */
280 /* Wait for response flag (bit 31) in C2PMSG_101 */
281 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_101),
282 0x80000000, 0x8000FFFF, false);
285 /* Write low address of the ring to C2PMSG_69 */
286 psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
287 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
288 /* Write high address of the ring to C2PMSG_70 */
289 psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
290 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
291 /* Write size of ring to C2PMSG_71 */
292 psp_ring_reg = ring->ring_size;
293 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
294 /* Write the ring initialization command to C2PMSG_64 */
295 psp_ring_reg = ring_type;
296 psp_ring_reg = psp_ring_reg << 16;
297 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
299 /* there might be handshake issue with hardware which needs delay */
302 /* Wait for response flag (bit 31) in C2PMSG_64 */
303 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
304 0x80000000, 0x8000FFFF, false);
310 static int psp_v12_0_ring_stop(struct psp_context *psp,
311 enum psp_ring_type ring_type)
314 struct amdgpu_device *adev = psp->adev;
316 /* Write the ring destroy command*/
317 if (amdgpu_sriov_vf(adev))
318 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_101,
319 GFX_CTRL_CMD_ID_DESTROY_GPCOM_RING);
321 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64,
322 GFX_CTRL_CMD_ID_DESTROY_RINGS);
324 /* there might be handshake issue with hardware which needs delay */
327 /* Wait for response flag (bit 31) */
328 if (amdgpu_sriov_vf(adev))
329 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_101),
330 0x80000000, 0x80000000, false);
332 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
333 0x80000000, 0x80000000, false);
338 static int psp_v12_0_ring_destroy(struct psp_context *psp,
339 enum psp_ring_type ring_type)
342 struct psp_ring *ring = &psp->km_ring;
343 struct amdgpu_device *adev = psp->adev;
345 ret = psp_v12_0_ring_stop(psp, ring_type);
347 DRM_ERROR("Fail to stop psp ring\n");
349 amdgpu_bo_free_kernel(&adev->firmware.rbuf,
350 &ring->ring_mem_mc_addr,
351 (void **)&ring->ring_mem);
356 static int psp_v12_0_mode1_reset(struct psp_context *psp)
360 struct amdgpu_device *adev = psp->adev;
362 offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64);
364 ret = psp_wait_for(psp, offset, 0x80000000, 0x8000FFFF, false);
367 DRM_INFO("psp is not working correctly before mode1 reset!\n");
371 /*send the mode 1 reset command*/
372 WREG32(offset, GFX_CTRL_CMD_ID_MODE1_RST);
376 offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_33);
378 ret = psp_wait_for(psp, offset, 0x80000000, 0x80000000, false);
381 DRM_INFO("psp mode 1 reset failed!\n");
385 DRM_INFO("psp mode1 reset succeed \n");
390 static uint32_t psp_v12_0_ring_get_wptr(struct psp_context *psp)
393 struct amdgpu_device *adev = psp->adev;
395 if (amdgpu_sriov_vf(adev))
396 data = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_102);
398 data = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
403 static void psp_v12_0_ring_set_wptr(struct psp_context *psp, uint32_t value)
405 struct amdgpu_device *adev = psp->adev;
407 if (amdgpu_sriov_vf(adev)) {
408 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_102, value);
409 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_101, GFX_CTRL_CMD_ID_CONSUME_CMD);
411 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, value);
414 static const struct psp_funcs psp_v12_0_funcs = {
415 .init_microcode = psp_v12_0_init_microcode,
416 .bootloader_load_sysdrv = psp_v12_0_bootloader_load_sysdrv,
417 .bootloader_load_sos = psp_v12_0_bootloader_load_sos,
418 .ring_init = psp_v12_0_ring_init,
419 .ring_create = psp_v12_0_ring_create,
420 .ring_stop = psp_v12_0_ring_stop,
421 .ring_destroy = psp_v12_0_ring_destroy,
422 .mode1_reset = psp_v12_0_mode1_reset,
423 .ring_get_wptr = psp_v12_0_ring_get_wptr,
424 .ring_set_wptr = psp_v12_0_ring_set_wptr,
427 void psp_v12_0_set_psp_funcs(struct psp_context *psp)
429 psp->funcs = &psp_v12_0_funcs;