2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
5 * Copyright (C) 2010 Texas Instruments.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
16 * Note: This driver is made separate from 8250 driver as we cannot
17 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
23 #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
27 #include <linux/module.h>
28 #include <linux/init.h>
29 #include <linux/console.h>
30 #include <linux/serial_reg.h>
31 #include <linux/delay.h>
32 #include <linux/slab.h>
33 #include <linux/tty.h>
34 #include <linux/tty_flip.h>
35 #include <linux/platform_device.h>
37 #include <linux/clk.h>
38 #include <linux/serial_core.h>
39 #include <linux/irq.h>
40 #include <linux/pm_runtime.h>
41 #include <linux/pm_wakeirq.h>
43 #include <linux/of_irq.h>
44 #include <linux/gpio.h>
45 #include <linux/of_gpio.h>
46 #include <linux/platform_data/serial-omap.h>
48 #include <dt-bindings/gpio/gpio.h>
50 #define OMAP_MAX_HSUART_PORTS 10
52 #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
54 #define OMAP_UART_REV_42 0x0402
55 #define OMAP_UART_REV_46 0x0406
56 #define OMAP_UART_REV_52 0x0502
57 #define OMAP_UART_REV_63 0x0603
59 #define OMAP_UART_TX_WAKEUP_EN BIT(7)
62 #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
64 #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
65 #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
67 #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
69 /* SCR register bitmasks */
70 #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
71 #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
72 #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
74 /* FCR register bitmasks */
75 #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
76 #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
78 /* MVR register bitmasks */
79 #define OMAP_UART_MVR_SCHEME_SHIFT 30
81 #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
82 #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
83 #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
85 #define OMAP_UART_MVR_MAJ_MASK 0x700
86 #define OMAP_UART_MVR_MAJ_SHIFT 8
87 #define OMAP_UART_MVR_MIN_MASK 0x3f
89 #define OMAP_UART_DMA_CH_FREE -1
91 #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
92 #define OMAP_MODE13X_SPEED 230400
95 * Enable module level wakeup in WER reg
97 #define OMAP_UART_WER_MOD_WKUP 0x7F
99 /* Enable XON/XOFF flow control on output */
100 #define OMAP_UART_SW_TX 0x08
102 /* Enable XON/XOFF flow control on input */
103 #define OMAP_UART_SW_RX 0x02
105 #define OMAP_UART_SW_CLR 0xF0
107 #define OMAP_UART_TCR_TRIG 0x0F
109 struct uart_omap_dma {
114 dma_addr_t rx_buf_dma_phys;
115 dma_addr_t tx_buf_dma_phys;
116 unsigned int uart_base;
118 * Buffer for rx dma. It is not required for tx because the buffer
119 * comes from port structure.
121 unsigned char *rx_buf;
122 unsigned int prev_rx_dma_pos;
128 /* timer to poll activity on rx dma */
129 struct timer_list rx_timer;
130 unsigned int rx_buf_size;
131 unsigned int rx_poll_rate;
132 unsigned int rx_timeout;
135 struct uart_omap_port {
136 struct uart_port port;
137 struct uart_omap_dma uart_dma;
154 * Some bits in registers are cleared on a read, so they must
155 * be saved whenever the register is read, but the bits will not
156 * be immediately processed.
158 unsigned int lsr_break_flag;
159 unsigned char msr_saved_flags;
161 unsigned long port_activity;
162 int context_loss_cnt;
168 struct pm_qos_request pm_qos_request;
171 struct work_struct qos_work;
175 #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
177 static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
179 /* Forward declaration of functions */
180 static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
182 static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
184 offset <<= up->port.regshift;
185 return readw(up->port.membase + offset);
188 static inline void serial_out(struct uart_omap_port *up, int offset, int value)
190 offset <<= up->port.regshift;
191 writew(value, up->port.membase + offset);
194 static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
196 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
197 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
198 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
199 serial_out(up, UART_FCR, 0);
203 static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
205 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
207 if (!pdata || !pdata->get_context_loss_count)
210 return pdata->get_context_loss_count(up->dev);
213 /* REVISIT: Remove this when omap3 boots in device tree only mode */
214 static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
216 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
218 if (!pdata || !pdata->enable_wakeup)
221 pdata->enable_wakeup(up->dev, enable);
223 #endif /* CONFIG_PM */
226 * Calculate the absolute difference between the desired and actual baud
227 * rate for the given mode.
229 static inline int calculate_baud_abs_diff(struct uart_port *port,
230 unsigned int baud, unsigned int mode)
232 unsigned int n = port->uartclk / (mode * baud);
238 abs_diff = baud - (port->uartclk / (mode * n));
240 abs_diff = -abs_diff;
246 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
247 * @port: uart port info
248 * @baud: baudrate for which mode needs to be determined
250 * Returns true if baud rate is MODE16X and false if MODE13X
251 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
252 * and Error Rates" determines modes not for all common baud rates.
253 * E.g. for 1000000 baud rate mode must be 16x, but according to that
254 * table it's determined as 13x.
257 serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
259 int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
260 int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
262 return (abs_diff_13 >= abs_diff_16);
266 * serial_omap_get_divisor - calculate divisor value
267 * @port: uart port info
268 * @baud: baudrate for which divisor needs to be calculated.
271 serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
275 if (!serial_omap_baud_is_mode16(port, baud))
279 return port->uartclk/(mode * baud);
282 static void serial_omap_enable_ms(struct uart_port *port)
284 struct uart_omap_port *up = to_uart_omap_port(port);
286 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
288 pm_runtime_get_sync(up->dev);
289 up->ier |= UART_IER_MSI;
290 serial_out(up, UART_IER, up->ier);
291 pm_runtime_mark_last_busy(up->dev);
292 pm_runtime_put_autosuspend(up->dev);
295 static void serial_omap_stop_tx(struct uart_port *port)
297 struct uart_omap_port *up = to_uart_omap_port(port);
300 pm_runtime_get_sync(up->dev);
303 if (port->rs485.flags & SER_RS485_ENABLED) {
304 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
305 /* THR interrupt is fired when both TX FIFO and TX
306 * shift register are empty. This means there's nothing
307 * left to transmit now, so make sure the THR interrupt
308 * is fired when TX FIFO is below the trigger level,
309 * disable THR interrupts and toggle the RS-485 GPIO
310 * data direction pin if needed.
312 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
313 serial_out(up, UART_OMAP_SCR, up->scr);
314 res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
316 if (gpio_get_value(up->rts_gpio) != res) {
317 if (port->rs485.delay_rts_after_send > 0)
319 port->rs485.delay_rts_after_send);
320 gpio_set_value(up->rts_gpio, res);
323 /* We're asked to stop, but there's still stuff in the
324 * UART FIFO, so make sure the THR interrupt is fired
325 * when both TX FIFO and TX shift register are empty.
326 * The next THR interrupt (if no transmission is started
327 * in the meantime) will indicate the end of a
328 * transmission. Therefore we _don't_ disable THR
329 * interrupts in this situation.
331 up->scr |= OMAP_UART_SCR_TX_EMPTY;
332 serial_out(up, UART_OMAP_SCR, up->scr);
337 if (up->ier & UART_IER_THRI) {
338 up->ier &= ~UART_IER_THRI;
339 serial_out(up, UART_IER, up->ier);
342 if ((port->rs485.flags & SER_RS485_ENABLED) &&
343 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
345 * Empty the RX FIFO, we are not interested in anything
346 * received during the half-duplex transmission.
348 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
349 /* Re-enable RX interrupts */
350 up->ier |= UART_IER_RLSI | UART_IER_RDI;
351 up->port.read_status_mask |= UART_LSR_DR;
352 serial_out(up, UART_IER, up->ier);
355 pm_runtime_mark_last_busy(up->dev);
356 pm_runtime_put_autosuspend(up->dev);
359 static void serial_omap_stop_rx(struct uart_port *port)
361 struct uart_omap_port *up = to_uart_omap_port(port);
363 pm_runtime_get_sync(up->dev);
364 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
365 up->port.read_status_mask &= ~UART_LSR_DR;
366 serial_out(up, UART_IER, up->ier);
367 pm_runtime_mark_last_busy(up->dev);
368 pm_runtime_put_autosuspend(up->dev);
371 static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
373 struct circ_buf *xmit = &up->port.state->xmit;
376 if (up->port.x_char) {
377 serial_out(up, UART_TX, up->port.x_char);
378 up->port.icount.tx++;
382 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
383 serial_omap_stop_tx(&up->port);
386 count = up->port.fifosize / 4;
388 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
389 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
390 up->port.icount.tx++;
391 if (uart_circ_empty(xmit))
393 } while (--count > 0);
395 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
396 uart_write_wakeup(&up->port);
398 if (uart_circ_empty(xmit))
399 serial_omap_stop_tx(&up->port);
402 static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
404 if (!(up->ier & UART_IER_THRI)) {
405 up->ier |= UART_IER_THRI;
406 serial_out(up, UART_IER, up->ier);
410 static void serial_omap_start_tx(struct uart_port *port)
412 struct uart_omap_port *up = to_uart_omap_port(port);
415 pm_runtime_get_sync(up->dev);
418 if (port->rs485.flags & SER_RS485_ENABLED) {
419 /* Fire THR interrupts when FIFO is below trigger level */
420 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
421 serial_out(up, UART_OMAP_SCR, up->scr);
423 /* if rts not already enabled */
424 res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
425 if (gpio_get_value(up->rts_gpio) != res) {
426 gpio_set_value(up->rts_gpio, res);
427 if (port->rs485.delay_rts_before_send > 0)
428 mdelay(port->rs485.delay_rts_before_send);
432 if ((port->rs485.flags & SER_RS485_ENABLED) &&
433 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
434 serial_omap_stop_rx(port);
436 serial_omap_enable_ier_thri(up);
437 pm_runtime_mark_last_busy(up->dev);
438 pm_runtime_put_autosuspend(up->dev);
441 static void serial_omap_throttle(struct uart_port *port)
443 struct uart_omap_port *up = to_uart_omap_port(port);
446 pm_runtime_get_sync(up->dev);
447 spin_lock_irqsave(&up->port.lock, flags);
448 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
449 serial_out(up, UART_IER, up->ier);
450 spin_unlock_irqrestore(&up->port.lock, flags);
451 pm_runtime_mark_last_busy(up->dev);
452 pm_runtime_put_autosuspend(up->dev);
455 static void serial_omap_unthrottle(struct uart_port *port)
457 struct uart_omap_port *up = to_uart_omap_port(port);
460 pm_runtime_get_sync(up->dev);
461 spin_lock_irqsave(&up->port.lock, flags);
462 up->ier |= UART_IER_RLSI | UART_IER_RDI;
463 serial_out(up, UART_IER, up->ier);
464 spin_unlock_irqrestore(&up->port.lock, flags);
465 pm_runtime_mark_last_busy(up->dev);
466 pm_runtime_put_autosuspend(up->dev);
469 static unsigned int check_modem_status(struct uart_omap_port *up)
473 status = serial_in(up, UART_MSR);
474 status |= up->msr_saved_flags;
475 up->msr_saved_flags = 0;
476 if ((status & UART_MSR_ANY_DELTA) == 0)
479 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
480 up->port.state != NULL) {
481 if (status & UART_MSR_TERI)
482 up->port.icount.rng++;
483 if (status & UART_MSR_DDSR)
484 up->port.icount.dsr++;
485 if (status & UART_MSR_DDCD)
486 uart_handle_dcd_change
487 (&up->port, status & UART_MSR_DCD);
488 if (status & UART_MSR_DCTS)
489 uart_handle_cts_change
490 (&up->port, status & UART_MSR_CTS);
491 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
497 static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
500 unsigned char ch = 0;
502 if (likely(lsr & UART_LSR_DR))
503 ch = serial_in(up, UART_RX);
505 up->port.icount.rx++;
508 if (lsr & UART_LSR_BI) {
510 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
511 up->port.icount.brk++;
513 * We do the SysRQ and SAK checking
514 * here because otherwise the break
515 * may get masked by ignore_status_mask
516 * or read_status_mask.
518 if (uart_handle_break(&up->port))
523 if (lsr & UART_LSR_PE) {
525 up->port.icount.parity++;
528 if (lsr & UART_LSR_FE) {
530 up->port.icount.frame++;
533 if (lsr & UART_LSR_OE)
534 up->port.icount.overrun++;
536 #ifdef CONFIG_SERIAL_OMAP_CONSOLE
537 if (up->port.line == up->port.cons->index) {
538 /* Recover the break flag from console xmit */
539 lsr |= up->lsr_break_flag;
542 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
545 static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
547 unsigned char ch = 0;
550 if (!(lsr & UART_LSR_DR))
553 ch = serial_in(up, UART_RX);
555 up->port.icount.rx++;
557 if (uart_handle_sysrq_char(&up->port, ch))
560 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
564 * serial_omap_irq() - This handles the interrupt from one port
565 * @irq: uart port irq number
566 * @dev_id: uart port info
568 static irqreturn_t serial_omap_irq(int irq, void *dev_id)
570 struct uart_omap_port *up = dev_id;
571 unsigned int iir, lsr;
573 irqreturn_t ret = IRQ_NONE;
576 spin_lock(&up->port.lock);
577 pm_runtime_get_sync(up->dev);
580 iir = serial_in(up, UART_IIR);
581 if (iir & UART_IIR_NO_INT)
585 lsr = serial_in(up, UART_LSR);
587 /* extract IRQ type from IIR register */
592 check_modem_status(up);
595 transmit_chars(up, lsr);
597 case UART_IIR_RX_TIMEOUT:
600 serial_omap_rdi(up, lsr);
603 serial_omap_rlsi(up, lsr);
605 case UART_IIR_CTS_RTS_DSR:
606 /* simply try again */
613 } while (!(iir & UART_IIR_NO_INT) && max_count--);
615 spin_unlock(&up->port.lock);
617 tty_flip_buffer_push(&up->port.state->port);
619 pm_runtime_mark_last_busy(up->dev);
620 pm_runtime_put_autosuspend(up->dev);
621 up->port_activity = jiffies;
626 static unsigned int serial_omap_tx_empty(struct uart_port *port)
628 struct uart_omap_port *up = to_uart_omap_port(port);
629 unsigned long flags = 0;
630 unsigned int ret = 0;
632 pm_runtime_get_sync(up->dev);
633 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
634 spin_lock_irqsave(&up->port.lock, flags);
635 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
636 spin_unlock_irqrestore(&up->port.lock, flags);
637 pm_runtime_mark_last_busy(up->dev);
638 pm_runtime_put_autosuspend(up->dev);
642 static unsigned int serial_omap_get_mctrl(struct uart_port *port)
644 struct uart_omap_port *up = to_uart_omap_port(port);
646 unsigned int ret = 0;
648 pm_runtime_get_sync(up->dev);
649 status = check_modem_status(up);
650 pm_runtime_mark_last_busy(up->dev);
651 pm_runtime_put_autosuspend(up->dev);
653 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
655 if (status & UART_MSR_DCD)
657 if (status & UART_MSR_RI)
659 if (status & UART_MSR_DSR)
661 if (status & UART_MSR_CTS)
666 static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
668 struct uart_omap_port *up = to_uart_omap_port(port);
669 unsigned char mcr = 0, old_mcr, lcr;
671 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
672 if (mctrl & TIOCM_RTS)
674 if (mctrl & TIOCM_DTR)
676 if (mctrl & TIOCM_OUT1)
677 mcr |= UART_MCR_OUT1;
678 if (mctrl & TIOCM_OUT2)
679 mcr |= UART_MCR_OUT2;
680 if (mctrl & TIOCM_LOOP)
681 mcr |= UART_MCR_LOOP;
683 pm_runtime_get_sync(up->dev);
684 old_mcr = serial_in(up, UART_MCR);
685 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
686 UART_MCR_DTR | UART_MCR_RTS);
687 up->mcr = old_mcr | mcr;
688 serial_out(up, UART_MCR, up->mcr);
690 /* Turn off autoRTS if RTS is lowered; restore autoRTS if RTS raised */
691 lcr = serial_in(up, UART_LCR);
692 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
693 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
694 up->efr |= UART_EFR_RTS;
696 up->efr &= UART_EFR_RTS;
697 serial_out(up, UART_EFR, up->efr);
698 serial_out(up, UART_LCR, lcr);
700 pm_runtime_mark_last_busy(up->dev);
701 pm_runtime_put_autosuspend(up->dev);
704 static void serial_omap_break_ctl(struct uart_port *port, int break_state)
706 struct uart_omap_port *up = to_uart_omap_port(port);
707 unsigned long flags = 0;
709 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
710 pm_runtime_get_sync(up->dev);
711 spin_lock_irqsave(&up->port.lock, flags);
712 if (break_state == -1)
713 up->lcr |= UART_LCR_SBC;
715 up->lcr &= ~UART_LCR_SBC;
716 serial_out(up, UART_LCR, up->lcr);
717 spin_unlock_irqrestore(&up->port.lock, flags);
718 pm_runtime_mark_last_busy(up->dev);
719 pm_runtime_put_autosuspend(up->dev);
722 static int serial_omap_startup(struct uart_port *port)
724 struct uart_omap_port *up = to_uart_omap_port(port);
725 unsigned long flags = 0;
731 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
736 /* Optional wake-up IRQ */
738 retval = dev_pm_set_dedicated_wake_irq(up->dev, up->wakeirq);
740 free_irq(up->port.irq, up);
745 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
747 pm_runtime_get_sync(up->dev);
749 * Clear the FIFO buffers and disable them.
750 * (they will be reenabled in set_termios())
752 serial_omap_clear_fifos(up);
755 * Clear the interrupt registers.
757 (void) serial_in(up, UART_LSR);
758 if (serial_in(up, UART_LSR) & UART_LSR_DR)
759 (void) serial_in(up, UART_RX);
760 (void) serial_in(up, UART_IIR);
761 (void) serial_in(up, UART_MSR);
764 * Now, initialize the UART
766 serial_out(up, UART_LCR, UART_LCR_WLEN8);
767 spin_lock_irqsave(&up->port.lock, flags);
769 * Most PC uarts need OUT2 raised to enable interrupts.
771 up->port.mctrl |= TIOCM_OUT2;
772 serial_omap_set_mctrl(&up->port, up->port.mctrl);
773 spin_unlock_irqrestore(&up->port.lock, flags);
775 up->msr_saved_flags = 0;
777 * Finally, enable interrupts. Note: Modem status interrupts
778 * are set via set_termios(), which will be occurring imminently
779 * anyway, so we don't enable them here.
781 up->ier = UART_IER_RLSI | UART_IER_RDI;
782 serial_out(up, UART_IER, up->ier);
784 /* Enable module level wake up */
785 up->wer = OMAP_UART_WER_MOD_WKUP;
786 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
787 up->wer |= OMAP_UART_TX_WAKEUP_EN;
789 serial_out(up, UART_OMAP_WER, up->wer);
791 pm_runtime_mark_last_busy(up->dev);
792 pm_runtime_put_autosuspend(up->dev);
793 up->port_activity = jiffies;
797 static void serial_omap_shutdown(struct uart_port *port)
799 struct uart_omap_port *up = to_uart_omap_port(port);
800 unsigned long flags = 0;
802 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
804 pm_runtime_get_sync(up->dev);
806 * Disable interrupts from this port
809 serial_out(up, UART_IER, 0);
811 spin_lock_irqsave(&up->port.lock, flags);
812 up->port.mctrl &= ~TIOCM_OUT2;
813 serial_omap_set_mctrl(&up->port, up->port.mctrl);
814 spin_unlock_irqrestore(&up->port.lock, flags);
817 * Disable break condition and FIFOs
819 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
820 serial_omap_clear_fifos(up);
823 * Read data port to reset things, and then free the irq
825 if (serial_in(up, UART_LSR) & UART_LSR_DR)
826 (void) serial_in(up, UART_RX);
828 pm_runtime_mark_last_busy(up->dev);
829 pm_runtime_put_autosuspend(up->dev);
830 free_irq(up->port.irq, up);
831 dev_pm_clear_wake_irq(up->dev);
834 static void serial_omap_uart_qos_work(struct work_struct *work)
836 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
839 pm_qos_update_request(&up->pm_qos_request, up->latency);
843 serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
844 struct ktermios *old)
846 struct uart_omap_port *up = to_uart_omap_port(port);
847 unsigned char cval = 0;
848 unsigned long flags = 0;
849 unsigned int baud, quot;
851 switch (termios->c_cflag & CSIZE) {
853 cval = UART_LCR_WLEN5;
856 cval = UART_LCR_WLEN6;
859 cval = UART_LCR_WLEN7;
863 cval = UART_LCR_WLEN8;
867 if (termios->c_cflag & CSTOPB)
868 cval |= UART_LCR_STOP;
869 if (termios->c_cflag & PARENB)
870 cval |= UART_LCR_PARITY;
871 if (!(termios->c_cflag & PARODD))
872 cval |= UART_LCR_EPAR;
873 if (termios->c_cflag & CMSPAR)
874 cval |= UART_LCR_SPAR;
877 * Ask the core to calculate the divisor for us.
880 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
881 quot = serial_omap_get_divisor(port, baud);
883 /* calculate wakeup latency constraint */
884 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
885 up->latency = up->calc_latency;
886 schedule_work(&up->qos_work);
888 up->dll = quot & 0xff;
890 up->mdr1 = UART_OMAP_MDR1_DISABLE;
892 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
893 UART_FCR_ENABLE_FIFO;
896 * Ok, we're now changing the port state. Do it with
897 * interrupts disabled.
899 pm_runtime_get_sync(up->dev);
900 spin_lock_irqsave(&up->port.lock, flags);
903 * Update the per-port timeout.
905 uart_update_timeout(port, termios->c_cflag, baud);
907 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
908 if (termios->c_iflag & INPCK)
909 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
910 if (termios->c_iflag & (BRKINT | PARMRK))
911 up->port.read_status_mask |= UART_LSR_BI;
914 * Characters to ignore
916 up->port.ignore_status_mask = 0;
917 if (termios->c_iflag & IGNPAR)
918 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
919 if (termios->c_iflag & IGNBRK) {
920 up->port.ignore_status_mask |= UART_LSR_BI;
922 * If we're ignoring parity and break indicators,
923 * ignore overruns too (for real raw support).
925 if (termios->c_iflag & IGNPAR)
926 up->port.ignore_status_mask |= UART_LSR_OE;
930 * ignore all characters if CREAD is not set
932 if ((termios->c_cflag & CREAD) == 0)
933 up->port.ignore_status_mask |= UART_LSR_DR;
936 * Modem status interrupts
938 up->ier &= ~UART_IER_MSI;
939 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
940 up->ier |= UART_IER_MSI;
941 serial_out(up, UART_IER, up->ier);
942 serial_out(up, UART_LCR, cval); /* reset DLAB */
946 /* FIFOs and DMA Settings */
948 /* FCR can be changed only when the
949 * baud clock is not running
950 * DLL_REG and DLH_REG set to 0.
952 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
953 serial_out(up, UART_DLL, 0);
954 serial_out(up, UART_DLM, 0);
955 serial_out(up, UART_LCR, 0);
957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
959 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
960 up->efr &= ~UART_EFR_SCD;
961 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
963 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
964 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
965 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
966 /* FIFO ENABLE, DMA MODE */
968 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
970 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
971 * sets Enables the granularity of 1 for TRIGGER RX
972 * level. Along with setting RX FIFO trigger level
973 * to 1 (as noted below, 16 characters) and TLR[3:0]
974 * to zero this will result RX FIFO threshold level
975 * to 1 character, instead of 16 as noted in comment
979 /* Set receive FIFO threshold to 16 characters and
980 * transmit FIFO threshold to 32 spaces
982 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
983 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
984 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
985 UART_FCR_ENABLE_FIFO;
987 serial_out(up, UART_FCR, up->fcr);
988 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
990 serial_out(up, UART_OMAP_SCR, up->scr);
992 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
993 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
994 serial_out(up, UART_MCR, up->mcr);
995 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
996 serial_out(up, UART_EFR, up->efr);
997 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
999 /* Protocol, Baud Rate, and Interrupt Settings */
1001 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1002 serial_omap_mdr1_errataset(up, up->mdr1);
1004 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1006 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1007 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1009 serial_out(up, UART_LCR, 0);
1010 serial_out(up, UART_IER, 0);
1011 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1013 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1014 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
1016 serial_out(up, UART_LCR, 0);
1017 serial_out(up, UART_IER, up->ier);
1018 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1020 serial_out(up, UART_EFR, up->efr);
1021 serial_out(up, UART_LCR, cval);
1023 if (!serial_omap_baud_is_mode16(port, baud))
1024 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
1026 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1028 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1029 serial_omap_mdr1_errataset(up, up->mdr1);
1031 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1033 /* Configure flow control */
1034 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1036 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1037 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1038 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
1040 /* Enable access to TCR/TLR */
1041 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1042 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1043 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
1045 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
1047 up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
1049 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
1050 /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
1051 up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
1052 up->efr |= UART_EFR_CTS;
1054 /* Disable AUTORTS and AUTOCTS */
1055 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
1058 if (up->port.flags & UPF_SOFT_FLOW) {
1059 /* clear SW control mode bits */
1060 up->efr &= OMAP_UART_SW_CLR;
1064 * Enable XON/XOFF flow control on input.
1065 * Receiver compares XON1, XOFF1.
1067 if (termios->c_iflag & IXON)
1068 up->efr |= OMAP_UART_SW_RX;
1072 * Enable XON/XOFF flow control on output.
1073 * Transmit XON1, XOFF1
1075 if (termios->c_iflag & IXOFF) {
1076 up->port.status |= UPSTAT_AUTOXOFF;
1077 up->efr |= OMAP_UART_SW_TX;
1082 * Enable any character to restart output.
1083 * Operation resumes after receiving any
1084 * character after recognition of the XOFF character
1086 if (termios->c_iflag & IXANY)
1087 up->mcr |= UART_MCR_XONANY;
1089 up->mcr &= ~UART_MCR_XONANY;
1091 serial_out(up, UART_MCR, up->mcr);
1092 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1093 serial_out(up, UART_EFR, up->efr);
1094 serial_out(up, UART_LCR, up->lcr);
1096 serial_omap_set_mctrl(&up->port, up->port.mctrl);
1098 spin_unlock_irqrestore(&up->port.lock, flags);
1099 pm_runtime_mark_last_busy(up->dev);
1100 pm_runtime_put_autosuspend(up->dev);
1101 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
1105 serial_omap_pm(struct uart_port *port, unsigned int state,
1106 unsigned int oldstate)
1108 struct uart_omap_port *up = to_uart_omap_port(port);
1111 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1113 pm_runtime_get_sync(up->dev);
1114 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1115 efr = serial_in(up, UART_EFR);
1116 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1117 serial_out(up, UART_LCR, 0);
1119 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1120 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1121 serial_out(up, UART_EFR, efr);
1122 serial_out(up, UART_LCR, 0);
1124 pm_runtime_mark_last_busy(up->dev);
1125 pm_runtime_put_autosuspend(up->dev);
1128 static void serial_omap_release_port(struct uart_port *port)
1130 dev_dbg(port->dev, "serial_omap_release_port+\n");
1133 static int serial_omap_request_port(struct uart_port *port)
1135 dev_dbg(port->dev, "serial_omap_request_port+\n");
1139 static void serial_omap_config_port(struct uart_port *port, int flags)
1141 struct uart_omap_port *up = to_uart_omap_port(port);
1143 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1145 up->port.type = PORT_OMAP;
1146 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1150 serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1152 /* we don't want the core code to modify any port params */
1153 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1158 serial_omap_type(struct uart_port *port)
1160 struct uart_omap_port *up = to_uart_omap_port(port);
1162 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1166 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1168 static void __maybe_unused wait_for_xmitr(struct uart_omap_port *up)
1170 unsigned int status, tmout = 10000;
1172 /* Wait up to 10ms for the character(s) to be sent. */
1174 status = serial_in(up, UART_LSR);
1176 if (status & UART_LSR_BI)
1177 up->lsr_break_flag = UART_LSR_BI;
1182 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1184 /* Wait up to 1s for flow control if necessary */
1185 if (up->port.flags & UPF_CONS_FLOW) {
1187 for (tmout = 1000000; tmout; tmout--) {
1188 unsigned int msr = serial_in(up, UART_MSR);
1190 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1191 if (msr & UART_MSR_CTS)
1199 #ifdef CONFIG_CONSOLE_POLL
1201 static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1203 struct uart_omap_port *up = to_uart_omap_port(port);
1205 pm_runtime_get_sync(up->dev);
1207 serial_out(up, UART_TX, ch);
1208 pm_runtime_mark_last_busy(up->dev);
1209 pm_runtime_put_autosuspend(up->dev);
1212 static int serial_omap_poll_get_char(struct uart_port *port)
1214 struct uart_omap_port *up = to_uart_omap_port(port);
1215 unsigned int status;
1217 pm_runtime_get_sync(up->dev);
1218 status = serial_in(up, UART_LSR);
1219 if (!(status & UART_LSR_DR)) {
1220 status = NO_POLL_CHAR;
1224 status = serial_in(up, UART_RX);
1227 pm_runtime_mark_last_busy(up->dev);
1228 pm_runtime_put_autosuspend(up->dev);
1233 #endif /* CONFIG_CONSOLE_POLL */
1235 #ifdef CONFIG_SERIAL_OMAP_CONSOLE
1237 #ifdef CONFIG_SERIAL_EARLYCON
1238 static unsigned int __init omap_serial_early_in(struct uart_port *port,
1241 offset <<= port->regshift;
1242 return readw(port->membase + offset);
1245 static void __init omap_serial_early_out(struct uart_port *port, int offset,
1248 offset <<= port->regshift;
1249 writew(value, port->membase + offset);
1252 static void __init omap_serial_early_putc(struct uart_port *port, int c)
1254 unsigned int status;
1257 status = omap_serial_early_in(port, UART_LSR);
1258 if ((status & BOTH_EMPTY) == BOTH_EMPTY)
1262 omap_serial_early_out(port, UART_TX, c);
1265 static void __init early_omap_serial_write(struct console *console,
1266 const char *s, unsigned int count)
1268 struct earlycon_device *device = console->data;
1269 struct uart_port *port = &device->port;
1271 uart_console_write(port, s, count, omap_serial_early_putc);
1274 static int __init early_omap_serial_setup(struct earlycon_device *device,
1275 const char *options)
1277 struct uart_port *port = &device->port;
1279 if (!(device->port.membase || device->port.iobase))
1283 device->con->write = early_omap_serial_write;
1287 OF_EARLYCON_DECLARE(omapserial, "ti,omap2-uart", early_omap_serial_setup);
1288 OF_EARLYCON_DECLARE(omapserial, "ti,omap3-uart", early_omap_serial_setup);
1289 OF_EARLYCON_DECLARE(omapserial, "ti,omap4-uart", early_omap_serial_setup);
1290 #endif /* CONFIG_SERIAL_EARLYCON */
1292 static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1294 static struct uart_driver serial_omap_reg;
1296 static void serial_omap_console_putchar(struct uart_port *port, int ch)
1298 struct uart_omap_port *up = to_uart_omap_port(port);
1301 serial_out(up, UART_TX, ch);
1305 serial_omap_console_write(struct console *co, const char *s,
1308 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1309 unsigned long flags;
1313 pm_runtime_get_sync(up->dev);
1315 local_irq_save(flags);
1318 else if (oops_in_progress)
1319 locked = spin_trylock(&up->port.lock);
1321 spin_lock(&up->port.lock);
1324 * First save the IER then disable the interrupts
1326 ier = serial_in(up, UART_IER);
1327 serial_out(up, UART_IER, 0);
1329 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1332 * Finally, wait for transmitter to become empty
1333 * and restore the IER
1336 serial_out(up, UART_IER, ier);
1338 * The receive handling will happen properly because the
1339 * receive ready bit will still be set; it is not cleared
1340 * on read. However, modem control will not, we must
1341 * call it if we have saved something in the saved flags
1342 * while processing with interrupts off.
1344 if (up->msr_saved_flags)
1345 check_modem_status(up);
1347 pm_runtime_mark_last_busy(up->dev);
1348 pm_runtime_put_autosuspend(up->dev);
1350 spin_unlock(&up->port.lock);
1351 local_irq_restore(flags);
1355 serial_omap_console_setup(struct console *co, char *options)
1357 struct uart_omap_port *up;
1363 if (serial_omap_console_ports[co->index] == NULL)
1365 up = serial_omap_console_ports[co->index];
1368 uart_parse_options(options, &baud, &parity, &bits, &flow);
1370 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1373 static struct console serial_omap_console = {
1374 .name = OMAP_SERIAL_NAME,
1375 .write = serial_omap_console_write,
1376 .device = uart_console_device,
1377 .setup = serial_omap_console_setup,
1378 .flags = CON_PRINTBUFFER,
1380 .data = &serial_omap_reg,
1383 static void serial_omap_add_console_port(struct uart_omap_port *up)
1385 serial_omap_console_ports[up->port.line] = up;
1388 #define OMAP_CONSOLE (&serial_omap_console)
1392 #define OMAP_CONSOLE NULL
1394 static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1399 /* Enable or disable the rs485 support */
1401 serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485)
1403 struct uart_omap_port *up = to_uart_omap_port(port);
1407 pm_runtime_get_sync(up->dev);
1409 /* Disable interrupts from this port */
1412 serial_out(up, UART_IER, 0);
1414 /* Clamp the delays to [0, 100ms] */
1415 rs485->delay_rts_before_send = min(rs485->delay_rts_before_send, 100U);
1416 rs485->delay_rts_after_send = min(rs485->delay_rts_after_send, 100U);
1418 /* store new config */
1419 port->rs485 = *rs485;
1422 * Just as a precaution, only allow rs485
1423 * to be enabled if the gpio pin is valid
1425 if (gpio_is_valid(up->rts_gpio)) {
1426 /* enable / disable rts */
1427 val = (port->rs485.flags & SER_RS485_ENABLED) ?
1428 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1429 val = (port->rs485.flags & val) ? 1 : 0;
1430 gpio_set_value(up->rts_gpio, val);
1432 port->rs485.flags &= ~SER_RS485_ENABLED;
1434 /* Enable interrupts */
1436 serial_out(up, UART_IER, up->ier);
1438 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1439 * TX FIFO is below the trigger level.
1441 if (!(port->rs485.flags & SER_RS485_ENABLED) &&
1442 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1443 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1444 serial_out(up, UART_OMAP_SCR, up->scr);
1447 pm_runtime_mark_last_busy(up->dev);
1448 pm_runtime_put_autosuspend(up->dev);
1453 static const struct uart_ops serial_omap_pops = {
1454 .tx_empty = serial_omap_tx_empty,
1455 .set_mctrl = serial_omap_set_mctrl,
1456 .get_mctrl = serial_omap_get_mctrl,
1457 .stop_tx = serial_omap_stop_tx,
1458 .start_tx = serial_omap_start_tx,
1459 .throttle = serial_omap_throttle,
1460 .unthrottle = serial_omap_unthrottle,
1461 .stop_rx = serial_omap_stop_rx,
1462 .enable_ms = serial_omap_enable_ms,
1463 .break_ctl = serial_omap_break_ctl,
1464 .startup = serial_omap_startup,
1465 .shutdown = serial_omap_shutdown,
1466 .set_termios = serial_omap_set_termios,
1467 .pm = serial_omap_pm,
1468 .type = serial_omap_type,
1469 .release_port = serial_omap_release_port,
1470 .request_port = serial_omap_request_port,
1471 .config_port = serial_omap_config_port,
1472 .verify_port = serial_omap_verify_port,
1473 #ifdef CONFIG_CONSOLE_POLL
1474 .poll_put_char = serial_omap_poll_put_char,
1475 .poll_get_char = serial_omap_poll_get_char,
1479 static struct uart_driver serial_omap_reg = {
1480 .owner = THIS_MODULE,
1481 .driver_name = "OMAP-SERIAL",
1482 .dev_name = OMAP_SERIAL_NAME,
1483 .nr = OMAP_MAX_HSUART_PORTS,
1484 .cons = OMAP_CONSOLE,
1487 #ifdef CONFIG_PM_SLEEP
1488 static int serial_omap_prepare(struct device *dev)
1490 struct uart_omap_port *up = dev_get_drvdata(dev);
1492 up->is_suspending = true;
1497 static void serial_omap_complete(struct device *dev)
1499 struct uart_omap_port *up = dev_get_drvdata(dev);
1501 up->is_suspending = false;
1504 static int serial_omap_suspend(struct device *dev)
1506 struct uart_omap_port *up = dev_get_drvdata(dev);
1508 uart_suspend_port(&serial_omap_reg, &up->port);
1509 flush_work(&up->qos_work);
1511 if (device_may_wakeup(dev))
1512 serial_omap_enable_wakeup(up, true);
1514 serial_omap_enable_wakeup(up, false);
1519 static int serial_omap_resume(struct device *dev)
1521 struct uart_omap_port *up = dev_get_drvdata(dev);
1523 if (device_may_wakeup(dev))
1524 serial_omap_enable_wakeup(up, false);
1526 uart_resume_port(&serial_omap_reg, &up->port);
1531 #define serial_omap_prepare NULL
1532 #define serial_omap_complete NULL
1533 #endif /* CONFIG_PM_SLEEP */
1535 static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1538 u16 revision, major, minor;
1540 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
1542 /* Check revision register scheme */
1543 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1546 case 0: /* Legacy Scheme: OMAP2/3 */
1547 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1548 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1549 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1550 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1553 /* New Scheme: OMAP4+ */
1554 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1555 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1556 OMAP_UART_MVR_MAJ_SHIFT;
1557 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1561 "Unknown %s revision, defaulting to highest\n",
1563 /* highest possible revision */
1568 /* normalize revision for the driver */
1569 revision = UART_BUILD_REVISION(major, minor);
1572 case OMAP_UART_REV_46:
1573 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1574 UART_ERRATA_i291_DMA_FORCEIDLE);
1576 case OMAP_UART_REV_52:
1577 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1578 UART_ERRATA_i291_DMA_FORCEIDLE);
1579 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1581 case OMAP_UART_REV_63:
1582 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1583 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1590 static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1592 struct omap_uart_port_info *omap_up_info;
1594 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1596 return NULL; /* out of memory */
1598 of_property_read_u32(dev->of_node, "clock-frequency",
1599 &omap_up_info->uartclk);
1600 return omap_up_info;
1603 static int serial_omap_probe_rs485(struct uart_omap_port *up,
1604 struct device_node *np)
1606 struct serial_rs485 *rs485conf = &up->port.rs485;
1608 enum of_gpio_flags flags;
1611 rs485conf->flags = 0;
1612 up->rts_gpio = -EINVAL;
1617 if (of_property_read_bool(np, "rs485-rts-active-high"))
1618 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1620 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1622 /* check for tx enable gpio */
1623 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1624 if (gpio_is_valid(up->rts_gpio)) {
1625 ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
1628 ret = gpio_direction_output(up->rts_gpio,
1629 flags & SER_RS485_RTS_AFTER_SEND);
1632 } else if (up->rts_gpio == -EPROBE_DEFER) {
1633 return -EPROBE_DEFER;
1635 up->rts_gpio = -EINVAL;
1638 if (of_property_read_u32_array(np, "rs485-rts-delay",
1639 rs485_delay, 2) == 0) {
1640 rs485conf->delay_rts_before_send = rs485_delay[0];
1641 rs485conf->delay_rts_after_send = rs485_delay[1];
1644 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1645 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1647 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1648 rs485conf->flags |= SER_RS485_ENABLED;
1653 static int serial_omap_probe(struct platform_device *pdev)
1655 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
1656 struct uart_omap_port *up;
1657 struct resource *mem;
1663 /* The optional wakeirq may be specified in the board dts file */
1664 if (pdev->dev.of_node) {
1665 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1667 return -EPROBE_DEFER;
1668 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
1669 omap_up_info = of_get_uart_port_info(&pdev->dev);
1670 pdev->dev.platform_data = omap_up_info;
1672 uartirq = platform_get_irq(pdev, 0);
1674 return -EPROBE_DEFER;
1677 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1681 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1682 base = devm_ioremap_resource(&pdev->dev, mem);
1684 return PTR_ERR(base);
1686 up->dev = &pdev->dev;
1687 up->port.dev = &pdev->dev;
1688 up->port.type = PORT_OMAP;
1689 up->port.iotype = UPIO_MEM;
1690 up->port.irq = uartirq;
1691 up->port.regshift = 2;
1692 up->port.fifosize = 64;
1693 up->port.ops = &serial_omap_pops;
1695 if (pdev->dev.of_node)
1696 ret = of_alias_get_id(pdev->dev.of_node, "serial");
1701 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1705 up->port.line = ret;
1707 if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
1708 dev_err(&pdev->dev, "uart ID %d > MAX %d.\n", up->port.line,
1709 OMAP_MAX_HSUART_PORTS);
1714 up->wakeirq = wakeirq;
1716 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1719 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1723 sprintf(up->name, "OMAP UART%d", up->port.line);
1724 up->port.mapbase = mem->start;
1725 up->port.membase = base;
1726 up->port.flags = omap_up_info->flags;
1727 up->port.uartclk = omap_up_info->uartclk;
1728 up->port.rs485_config = serial_omap_config_rs485;
1729 if (!up->port.uartclk) {
1730 up->port.uartclk = DEFAULT_CLK_SPEED;
1731 dev_warn(&pdev->dev,
1732 "No clock speed specified: using default: %d\n",
1736 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1737 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1738 pm_qos_add_request(&up->pm_qos_request,
1739 PM_QOS_CPU_DMA_LATENCY, up->latency);
1740 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1742 platform_set_drvdata(pdev, up);
1743 if (omap_up_info->autosuspend_timeout == 0)
1744 omap_up_info->autosuspend_timeout = -1;
1746 device_init_wakeup(up->dev, true);
1747 pm_runtime_use_autosuspend(&pdev->dev);
1748 pm_runtime_set_autosuspend_delay(&pdev->dev,
1749 omap_up_info->autosuspend_timeout);
1751 pm_runtime_irq_safe(&pdev->dev);
1752 pm_runtime_enable(&pdev->dev);
1754 pm_runtime_get_sync(&pdev->dev);
1756 omap_serial_fill_features_erratas(up);
1758 ui[up->port.line] = up;
1759 serial_omap_add_console_port(up);
1761 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1765 pm_runtime_mark_last_busy(up->dev);
1766 pm_runtime_put_autosuspend(up->dev);
1770 pm_runtime_put(&pdev->dev);
1771 pm_runtime_disable(&pdev->dev);
1772 pm_qos_remove_request(&up->pm_qos_request);
1773 device_init_wakeup(up->dev, false);
1779 static int serial_omap_remove(struct platform_device *dev)
1781 struct uart_omap_port *up = platform_get_drvdata(dev);
1783 pm_runtime_put_sync(up->dev);
1784 pm_runtime_disable(up->dev);
1785 uart_remove_one_port(&serial_omap_reg, &up->port);
1786 pm_qos_remove_request(&up->pm_qos_request);
1787 device_init_wakeup(&dev->dev, false);
1793 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1794 * The access to uart register after MDR1 Access
1795 * causes UART to corrupt data.
1798 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1799 * give 10 times as much
1801 static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1805 serial_out(up, UART_OMAP_MDR1, mdr1);
1807 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1808 UART_FCR_CLEAR_RCVR);
1810 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1811 * TX_FIFO_E bit is 1.
1813 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1814 (UART_LSR_THRE | UART_LSR_DR))) {
1817 /* Should *never* happen. we warn and carry on */
1818 dev_crit(up->dev, "Errata i202: timedout %x\n",
1819 serial_in(up, UART_LSR));
1827 static void serial_omap_restore_context(struct uart_omap_port *up)
1829 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1830 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1832 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1834 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1835 serial_out(up, UART_EFR, UART_EFR_ECB);
1836 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1837 serial_out(up, UART_IER, 0x0);
1838 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1839 serial_out(up, UART_DLL, up->dll);
1840 serial_out(up, UART_DLM, up->dlh);
1841 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1842 serial_out(up, UART_IER, up->ier);
1843 serial_out(up, UART_FCR, up->fcr);
1844 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1845 serial_out(up, UART_MCR, up->mcr);
1846 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1847 serial_out(up, UART_OMAP_SCR, up->scr);
1848 serial_out(up, UART_EFR, up->efr);
1849 serial_out(up, UART_LCR, up->lcr);
1850 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1851 serial_omap_mdr1_errataset(up, up->mdr1);
1853 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1854 serial_out(up, UART_OMAP_WER, up->wer);
1857 static int serial_omap_runtime_suspend(struct device *dev)
1859 struct uart_omap_port *up = dev_get_drvdata(dev);
1865 * When using 'no_console_suspend', the console UART must not be
1866 * suspended. Since driver suspend is managed by runtime suspend,
1867 * preventing runtime suspend (by returning error) will keep device
1868 * active during suspend.
1870 if (up->is_suspending && !console_suspend_enabled &&
1871 uart_console(&up->port))
1874 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1876 serial_omap_enable_wakeup(up, true);
1878 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1879 schedule_work(&up->qos_work);
1884 static int serial_omap_runtime_resume(struct device *dev)
1886 struct uart_omap_port *up = dev_get_drvdata(dev);
1888 int loss_cnt = serial_omap_get_context_loss_count(up);
1890 serial_omap_enable_wakeup(up, false);
1893 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
1895 serial_omap_restore_context(up);
1896 } else if (up->context_loss_cnt != loss_cnt) {
1897 serial_omap_restore_context(up);
1899 up->latency = up->calc_latency;
1900 schedule_work(&up->qos_work);
1906 static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1907 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1908 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1909 serial_omap_runtime_resume, NULL)
1910 .prepare = serial_omap_prepare,
1911 .complete = serial_omap_complete,
1914 #if defined(CONFIG_OF)
1915 static const struct of_device_id omap_serial_of_match[] = {
1916 { .compatible = "ti,omap2-uart" },
1917 { .compatible = "ti,omap3-uart" },
1918 { .compatible = "ti,omap4-uart" },
1921 MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1924 static struct platform_driver serial_omap_driver = {
1925 .probe = serial_omap_probe,
1926 .remove = serial_omap_remove,
1928 .name = OMAP_SERIAL_DRIVER_NAME,
1929 .pm = &serial_omap_dev_pm_ops,
1930 .of_match_table = of_match_ptr(omap_serial_of_match),
1934 static int __init serial_omap_init(void)
1938 ret = uart_register_driver(&serial_omap_reg);
1941 ret = platform_driver_register(&serial_omap_driver);
1943 uart_unregister_driver(&serial_omap_reg);
1947 static void __exit serial_omap_exit(void)
1949 platform_driver_unregister(&serial_omap_driver);
1950 uart_unregister_driver(&serial_omap_reg);
1953 module_init(serial_omap_init);
1954 module_exit(serial_omap_exit);
1956 MODULE_DESCRIPTION("OMAP High Speed UART driver");
1957 MODULE_LICENSE("GPL");
1958 MODULE_AUTHOR("Texas Instruments Inc");