2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "amdgpu_pm.h"
26 #include "amdgpu_i2c.h"
28 #include "amdgpu_pll.h"
29 #include "amdgpu_connectors.h"
30 #ifdef CONFIG_DRM_AMDGPU_SI
33 #ifdef CONFIG_DRM_AMDGPU_CIK
36 #include "dce_v10_0.h"
37 #include "dce_v11_0.h"
38 #include "dce_virtual.h"
40 #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
43 static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
44 static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
45 static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
47 static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
49 enum amdgpu_interrupt_state state);
51 static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
56 static void dce_virtual_page_flip(struct amdgpu_device *adev,
57 int crtc_id, u64 crtc_base, bool async)
62 static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
63 u32 *vbl, u32 *position)
71 static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
72 enum amdgpu_hpd_id hpd)
77 static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
78 enum amdgpu_hpd_id hpd)
83 static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
89 * dce_virtual_bandwidth_update - program display watermarks
91 * @adev: amdgpu_device pointer
93 * Calculate and program the display watermarks and line
94 * buffer allocation (CIK).
96 static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
101 static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
102 u16 *green, u16 *blue, uint32_t size,
103 struct drm_modeset_acquire_ctx *ctx)
108 static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
110 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
112 drm_crtc_cleanup(crtc);
116 static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
119 .gamma_set = dce_virtual_crtc_gamma_set,
120 .set_config = amdgpu_display_crtc_set_config,
121 .destroy = dce_virtual_crtc_destroy,
122 .page_flip_target = amdgpu_display_crtc_page_flip_target,
125 static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
127 struct drm_device *dev = crtc->dev;
128 struct amdgpu_device *adev = dev->dev_private;
129 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
132 if (amdgpu_sriov_vf(adev))
136 case DRM_MODE_DPMS_ON:
137 amdgpu_crtc->enabled = true;
138 /* Make sure VBLANK interrupts are still enabled */
139 type = amdgpu_display_crtc_idx_to_irq_type(adev,
140 amdgpu_crtc->crtc_id);
141 amdgpu_irq_update(adev, &adev->crtc_irq, type);
142 drm_crtc_vblank_on(crtc);
144 case DRM_MODE_DPMS_STANDBY:
145 case DRM_MODE_DPMS_SUSPEND:
146 case DRM_MODE_DPMS_OFF:
147 drm_crtc_vblank_off(crtc);
148 amdgpu_crtc->enabled = false;
154 static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
156 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
159 static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
161 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
164 static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
166 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
168 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
169 if (crtc->primary->fb) {
171 struct amdgpu_framebuffer *amdgpu_fb;
172 struct amdgpu_bo *abo;
174 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
175 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
176 r = amdgpu_bo_reserve(abo, true);
178 DRM_ERROR("failed to reserve abo before unpin\n");
180 amdgpu_bo_unpin(abo);
181 amdgpu_bo_unreserve(abo);
185 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
186 amdgpu_crtc->encoder = NULL;
187 amdgpu_crtc->connector = NULL;
190 static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
191 struct drm_display_mode *mode,
192 struct drm_display_mode *adjusted_mode,
193 int x, int y, struct drm_framebuffer *old_fb)
195 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
197 /* update the hw version fpr dpm */
198 amdgpu_crtc->hw_mode = *adjusted_mode;
203 static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
204 const struct drm_display_mode *mode,
205 struct drm_display_mode *adjusted_mode)
211 static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
212 struct drm_framebuffer *old_fb)
217 static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
218 struct drm_framebuffer *fb,
219 int x, int y, enum mode_set_atomic state)
224 static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
225 .dpms = dce_virtual_crtc_dpms,
226 .mode_fixup = dce_virtual_crtc_mode_fixup,
227 .mode_set = dce_virtual_crtc_mode_set,
228 .mode_set_base = dce_virtual_crtc_set_base,
229 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
230 .prepare = dce_virtual_crtc_prepare,
231 .commit = dce_virtual_crtc_commit,
232 .disable = dce_virtual_crtc_disable,
235 static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
237 struct amdgpu_crtc *amdgpu_crtc;
239 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
240 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
241 if (amdgpu_crtc == NULL)
244 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
246 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
247 amdgpu_crtc->crtc_id = index;
248 adev->mode_info.crtcs[index] = amdgpu_crtc;
250 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
251 amdgpu_crtc->encoder = NULL;
252 amdgpu_crtc->connector = NULL;
253 amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
254 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
259 static int dce_virtual_early_init(void *handle)
261 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
263 dce_virtual_set_display_funcs(adev);
264 dce_virtual_set_irq_funcs(adev);
266 adev->mode_info.num_hpd = 1;
267 adev->mode_info.num_dig = 1;
271 static struct drm_encoder *
272 dce_virtual_encoder(struct drm_connector *connector)
274 int enc_id = connector->encoder_ids[0];
275 struct drm_encoder *encoder;
278 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
279 if (connector->encoder_ids[i] == 0)
282 encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
286 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
290 /* pick the first one */
292 return drm_encoder_find(connector->dev, NULL, enc_id);
296 static int dce_virtual_get_modes(struct drm_connector *connector)
298 struct drm_device *dev = connector->dev;
299 struct drm_display_mode *mode = NULL;
301 static const struct mode_size {
304 } common_modes[17] = {
324 for (i = 0; i < 17; i++) {
325 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
326 drm_mode_probed_add(connector, mode);
332 static int dce_virtual_mode_valid(struct drm_connector *connector,
333 struct drm_display_mode *mode)
339 dce_virtual_dpms(struct drm_connector *connector, int mode)
345 dce_virtual_set_property(struct drm_connector *connector,
346 struct drm_property *property,
352 static void dce_virtual_destroy(struct drm_connector *connector)
354 drm_connector_unregister(connector);
355 drm_connector_cleanup(connector);
359 static void dce_virtual_force(struct drm_connector *connector)
364 static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
365 .get_modes = dce_virtual_get_modes,
366 .mode_valid = dce_virtual_mode_valid,
367 .best_encoder = dce_virtual_encoder,
370 static const struct drm_connector_funcs dce_virtual_connector_funcs = {
371 .dpms = dce_virtual_dpms,
372 .fill_modes = drm_helper_probe_single_connector_modes,
373 .set_property = dce_virtual_set_property,
374 .destroy = dce_virtual_destroy,
375 .force = dce_virtual_force,
378 static int dce_virtual_sw_init(void *handle)
381 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
383 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 229, &adev->crtc_irq);
387 adev->ddev->max_vblank_count = 0;
389 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
391 adev->ddev->mode_config.max_width = 16384;
392 adev->ddev->mode_config.max_height = 16384;
394 adev->ddev->mode_config.preferred_depth = 24;
395 adev->ddev->mode_config.prefer_shadow = 1;
397 adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
399 r = amdgpu_display_modeset_create_props(adev);
403 adev->ddev->mode_config.max_width = 16384;
404 adev->ddev->mode_config.max_height = 16384;
406 /* allocate crtcs, encoders, connectors */
407 for (i = 0; i < adev->mode_info.num_crtc; i++) {
408 r = dce_virtual_crtc_init(adev, i);
411 r = dce_virtual_connector_encoder_init(adev, i);
416 drm_kms_helper_poll_init(adev->ddev);
418 adev->mode_info.mode_config_initialized = true;
422 static int dce_virtual_sw_fini(void *handle)
424 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
426 kfree(adev->mode_info.bios_hardcoded_edid);
428 drm_kms_helper_poll_fini(adev->ddev);
430 drm_mode_config_cleanup(adev->ddev);
431 /* clear crtcs pointer to avoid dce irq finish routine access freed data */
432 memset(adev->mode_info.crtcs, 0, sizeof(adev->mode_info.crtcs[0]) * AMDGPU_MAX_CRTCS);
433 adev->mode_info.mode_config_initialized = false;
437 static int dce_virtual_hw_init(void *handle)
439 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
441 switch (adev->asic_type) {
442 #ifdef CONFIG_DRM_AMDGPU_SI
447 dce_v6_0_disable_dce(adev);
450 #ifdef CONFIG_DRM_AMDGPU_CIK
456 dce_v8_0_disable_dce(adev);
461 dce_v10_0_disable_dce(adev);
467 dce_v11_0_disable_dce(adev);
470 #ifdef CONFIG_DRM_AMDGPU_SI
479 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
484 static int dce_virtual_hw_fini(void *handle)
486 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
489 for (i = 0; i<adev->mode_info.num_crtc; i++)
490 if (adev->mode_info.crtcs[i])
491 dce_virtual_set_crtc_vblank_interrupt_state(adev, i, AMDGPU_IRQ_STATE_DISABLE);
496 static int dce_virtual_suspend(void *handle)
498 return dce_virtual_hw_fini(handle);
501 static int dce_virtual_resume(void *handle)
503 return dce_virtual_hw_init(handle);
506 static bool dce_virtual_is_idle(void *handle)
511 static int dce_virtual_wait_for_idle(void *handle)
516 static int dce_virtual_soft_reset(void *handle)
521 static int dce_virtual_set_clockgating_state(void *handle,
522 enum amd_clockgating_state state)
527 static int dce_virtual_set_powergating_state(void *handle,
528 enum amd_powergating_state state)
533 static const struct amd_ip_funcs dce_virtual_ip_funcs = {
534 .name = "dce_virtual",
535 .early_init = dce_virtual_early_init,
537 .sw_init = dce_virtual_sw_init,
538 .sw_fini = dce_virtual_sw_fini,
539 .hw_init = dce_virtual_hw_init,
540 .hw_fini = dce_virtual_hw_fini,
541 .suspend = dce_virtual_suspend,
542 .resume = dce_virtual_resume,
543 .is_idle = dce_virtual_is_idle,
544 .wait_for_idle = dce_virtual_wait_for_idle,
545 .soft_reset = dce_virtual_soft_reset,
546 .set_clockgating_state = dce_virtual_set_clockgating_state,
547 .set_powergating_state = dce_virtual_set_powergating_state,
550 /* these are handled by the primary encoders */
551 static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
556 static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
562 dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
563 struct drm_display_mode *mode,
564 struct drm_display_mode *adjusted_mode)
569 static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
575 dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
580 static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
581 const struct drm_display_mode *mode,
582 struct drm_display_mode *adjusted_mode)
587 static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
588 .dpms = dce_virtual_encoder_dpms,
589 .mode_fixup = dce_virtual_encoder_mode_fixup,
590 .prepare = dce_virtual_encoder_prepare,
591 .mode_set = dce_virtual_encoder_mode_set,
592 .commit = dce_virtual_encoder_commit,
593 .disable = dce_virtual_encoder_disable,
596 static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
598 drm_encoder_cleanup(encoder);
602 static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
603 .destroy = dce_virtual_encoder_destroy,
606 static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
609 struct drm_encoder *encoder;
610 struct drm_connector *connector;
612 /* add a new encoder */
613 encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
616 encoder->possible_crtcs = 1 << index;
617 drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
618 DRM_MODE_ENCODER_VIRTUAL, NULL);
619 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
621 connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
627 /* add a new connector */
628 drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
629 DRM_MODE_CONNECTOR_VIRTUAL);
630 drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
631 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
632 connector->interlace_allowed = false;
633 connector->doublescan_allowed = false;
634 drm_connector_register(connector);
637 drm_mode_connector_attach_encoder(connector, encoder);
642 static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
643 .bandwidth_update = &dce_virtual_bandwidth_update,
644 .vblank_get_counter = &dce_virtual_vblank_get_counter,
645 .backlight_set_level = NULL,
646 .backlight_get_level = NULL,
647 .hpd_sense = &dce_virtual_hpd_sense,
648 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
649 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
650 .page_flip = &dce_virtual_page_flip,
651 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
653 .add_connector = NULL,
656 static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
658 if (adev->mode_info.funcs == NULL)
659 adev->mode_info.funcs = &dce_virtual_display_funcs;
662 static int dce_virtual_pageflip(struct amdgpu_device *adev,
666 struct amdgpu_crtc *amdgpu_crtc;
667 struct amdgpu_flip_work *works;
669 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
671 if (crtc_id >= adev->mode_info.num_crtc) {
672 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
676 /* IRQ could occur when in initial stage */
677 if (amdgpu_crtc == NULL)
680 spin_lock_irqsave(&adev->ddev->event_lock, flags);
681 works = amdgpu_crtc->pflip_works;
682 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
683 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
684 "AMDGPU_FLIP_SUBMITTED(%d)\n",
685 amdgpu_crtc->pflip_status,
686 AMDGPU_FLIP_SUBMITTED);
687 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
691 /* page flip completed. clean up */
692 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
693 amdgpu_crtc->pflip_works = NULL;
695 /* wakeup usersapce */
697 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
699 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
701 drm_crtc_vblank_put(&amdgpu_crtc->base);
702 schedule_work(&works->unpin_work);
707 static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
709 struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
710 struct amdgpu_crtc, vblank_timer);
711 struct drm_device *ddev = amdgpu_crtc->base.dev;
712 struct amdgpu_device *adev = ddev->dev_private;
714 drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
715 dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
716 hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
719 return HRTIMER_NORESTART;
722 static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
724 enum amdgpu_interrupt_state state)
726 if (crtc >= adev->mode_info.num_crtc || !adev->mode_info.crtcs[crtc]) {
727 DRM_DEBUG("invalid crtc %d\n", crtc);
731 if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
732 DRM_DEBUG("Enable software vsync timer\n");
733 hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
734 CLOCK_MONOTONIC, HRTIMER_MODE_REL);
735 hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
736 DCE_VIRTUAL_VBLANK_PERIOD);
737 adev->mode_info.crtcs[crtc]->vblank_timer.function =
738 dce_virtual_vblank_timer_handle;
739 hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
740 DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
741 } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
742 DRM_DEBUG("Disable software vsync timer\n");
743 hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
746 adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
747 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
751 static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
752 struct amdgpu_irq_src *source,
754 enum amdgpu_interrupt_state state)
756 if (type > AMDGPU_CRTC_IRQ_VBLANK6)
759 dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
764 static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
765 .set = dce_virtual_set_crtc_irq_state,
769 static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
771 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VBLANK6 + 1;
772 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
775 const struct amdgpu_ip_block_version dce_virtual_ip_block =
777 .type = AMD_IP_BLOCK_TYPE_DCE,
781 .funcs = &dce_virtual_ip_funcs,