2 * Cherryview/Braswell pinctrl driver
4 * Copyright (C) 2014, Intel Corporation
7 * This driver is based on the original Cherryview GPIO driver by
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/kernel.h>
17 #include <linux/module.h>
18 #include <linux/init.h>
19 #include <linux/types.h>
20 #include <linux/gpio.h>
21 #include <linux/gpio/driver.h>
22 #include <linux/acpi.h>
23 #include <linux/pinctrl/pinctrl.h>
24 #include <linux/pinctrl/pinmux.h>
25 #include <linux/pinctrl/pinconf.h>
26 #include <linux/pinctrl/pinconf-generic.h>
27 #include <linux/platform_device.h>
29 #define CHV_INTSTAT 0x300
30 #define CHV_INTMASK 0x380
32 #define FAMILY_PAD_REGS_OFF 0x4400
33 #define FAMILY_PAD_REGS_SIZE 0x400
34 #define MAX_FAMILY_PAD_GPIO_NO 15
35 #define GPIO_REGS_SIZE 8
37 #define CHV_PADCTRL0 0x000
38 #define CHV_PADCTRL0_INTSEL_SHIFT 28
39 #define CHV_PADCTRL0_INTSEL_MASK (0xf << CHV_PADCTRL0_INTSEL_SHIFT)
40 #define CHV_PADCTRL0_TERM_UP BIT(23)
41 #define CHV_PADCTRL0_TERM_SHIFT 20
42 #define CHV_PADCTRL0_TERM_MASK (7 << CHV_PADCTRL0_TERM_SHIFT)
43 #define CHV_PADCTRL0_TERM_20K 1
44 #define CHV_PADCTRL0_TERM_5K 2
45 #define CHV_PADCTRL0_TERM_1K 4
46 #define CHV_PADCTRL0_PMODE_SHIFT 16
47 #define CHV_PADCTRL0_PMODE_MASK (0xf << CHV_PADCTRL0_PMODE_SHIFT)
48 #define CHV_PADCTRL0_GPIOEN BIT(15)
49 #define CHV_PADCTRL0_GPIOCFG_SHIFT 8
50 #define CHV_PADCTRL0_GPIOCFG_MASK (7 << CHV_PADCTRL0_GPIOCFG_SHIFT)
51 #define CHV_PADCTRL0_GPIOCFG_GPIO 0
52 #define CHV_PADCTRL0_GPIOCFG_GPO 1
53 #define CHV_PADCTRL0_GPIOCFG_GPI 2
54 #define CHV_PADCTRL0_GPIOCFG_HIZ 3
55 #define CHV_PADCTRL0_GPIOTXSTATE BIT(1)
56 #define CHV_PADCTRL0_GPIORXSTATE BIT(0)
58 #define CHV_PADCTRL1 0x004
59 #define CHV_PADCTRL1_CFGLOCK BIT(31)
60 #define CHV_PADCTRL1_INVRXTX_SHIFT 4
61 #define CHV_PADCTRL1_INVRXTX_MASK (0xf << CHV_PADCTRL1_INVRXTX_SHIFT)
62 #define CHV_PADCTRL1_INVRXTX_TXENABLE (2 << CHV_PADCTRL1_INVRXTX_SHIFT)
63 #define CHV_PADCTRL1_ODEN BIT(3)
64 #define CHV_PADCTRL1_INVRXTX_RXDATA (4 << CHV_PADCTRL1_INVRXTX_SHIFT)
65 #define CHV_PADCTRL1_INTWAKECFG_MASK 7
66 #define CHV_PADCTRL1_INTWAKECFG_FALLING 1
67 #define CHV_PADCTRL1_INTWAKECFG_RISING 2
68 #define CHV_PADCTRL1_INTWAKECFG_BOTH 3
69 #define CHV_PADCTRL1_INTWAKECFG_LEVEL 4
72 * struct chv_alternate_function - A per group or per pin alternate function
73 * @pin: Pin number (only used in per pin configs)
74 * @mode: Mode the pin should be set in
75 * @invert_oe: Invert OE for this pin
77 struct chv_alternate_function {
84 * struct chv_pincgroup - describes a CHV pin group
85 * @name: Name of the group
86 * @pins: An array of pins in this group
87 * @npins: Number of pins in this group
88 * @altfunc: Alternate function applied to all pins in this group
89 * @overrides: Alternate function override per pin or %NULL if not used
90 * @noverrides: Number of per pin alternate function overrides if
97 struct chv_alternate_function altfunc;
98 const struct chv_alternate_function *overrides;
103 * struct chv_function - A CHV pinmux function
104 * @name: Name of the function
105 * @groups: An array of groups for this function
106 * @ngroups: Number of groups in @groups
108 struct chv_function {
110 const char * const *groups;
115 * struct chv_gpio_pinrange - A range of pins that can be used as GPIOs
116 * @base: Start pin number
117 * @npins: Number of pins in this range
119 struct chv_gpio_pinrange {
125 * struct chv_community - A community specific configuration
126 * @uid: ACPI _UID used to match the community
127 * @pins: All pins in this community
128 * @npins: Number of pins
129 * @groups: All groups in this community
130 * @ngroups: Number of groups
131 * @functions: All functions in this community
132 * @nfunctions: Number of functions
133 * @ngpios: Number of GPIOs in this community
134 * @gpio_ranges: An array of GPIO ranges in this community
135 * @ngpio_ranges: Number of GPIO ranges
136 * @ngpios: Total number of GPIOs in this community
138 struct chv_community {
140 const struct pinctrl_pin_desc *pins;
142 const struct chv_pingroup *groups;
144 const struct chv_function *functions;
146 const struct chv_gpio_pinrange *gpio_ranges;
151 struct chv_pin_context {
157 * struct chv_pinctrl - CHV pinctrl private structure
158 * @dev: Pointer to the parent device
159 * @pctldesc: Pin controller description
160 * @pctldev: Pointer to the pin controller device
161 * @chip: GPIO chip in this pin controller
162 * @regs: MMIO registers
163 * @lock: Lock to serialize register accesses
164 * @intr_lines: Stores mapping between 16 HW interrupt wires and GPIO
165 * offset (in GPIO number space)
166 * @community: Community this pinctrl instance represents
168 * The first group in @groups is expected to contain all pins that can be
173 struct pinctrl_desc pctldesc;
174 struct pinctrl_dev *pctldev;
175 struct gpio_chip chip;
178 unsigned intr_lines[16];
179 const struct chv_community *community;
181 struct chv_pin_context *saved_pin_context;
184 #define gpiochip_to_pinctrl(c) container_of(c, struct chv_pinctrl, chip)
186 #define ALTERNATE_FUNCTION(p, m, i) \
193 #define PIN_GROUP(n, p, m, i) \
197 .npins = ARRAY_SIZE((p)), \
198 .altfunc.mode = (m), \
199 .altfunc.invert_oe = (i), \
202 #define PIN_GROUP_WITH_OVERRIDE(n, p, m, i, o) \
206 .npins = ARRAY_SIZE((p)), \
207 .altfunc.mode = (m), \
208 .altfunc.invert_oe = (i), \
210 .noverrides = ARRAY_SIZE((o)), \
213 #define FUNCTION(n, g) \
217 .ngroups = ARRAY_SIZE((g)), \
220 #define GPIO_PINRANGE(start, end) \
223 .npins = (end) - (start) + 1, \
226 static const struct pinctrl_pin_desc southwest_pins[] = {
227 PINCTRL_PIN(0, "FST_SPI_D2"),
228 PINCTRL_PIN(1, "FST_SPI_D0"),
229 PINCTRL_PIN(2, "FST_SPI_CLK"),
230 PINCTRL_PIN(3, "FST_SPI_D3"),
231 PINCTRL_PIN(4, "FST_SPI_CS1_B"),
232 PINCTRL_PIN(5, "FST_SPI_D1"),
233 PINCTRL_PIN(6, "FST_SPI_CS0_B"),
234 PINCTRL_PIN(7, "FST_SPI_CS2_B"),
236 PINCTRL_PIN(15, "UART1_RTS_B"),
237 PINCTRL_PIN(16, "UART1_RXD"),
238 PINCTRL_PIN(17, "UART2_RXD"),
239 PINCTRL_PIN(18, "UART1_CTS_B"),
240 PINCTRL_PIN(19, "UART2_RTS_B"),
241 PINCTRL_PIN(20, "UART1_TXD"),
242 PINCTRL_PIN(21, "UART2_TXD"),
243 PINCTRL_PIN(22, "UART2_CTS_B"),
245 PINCTRL_PIN(30, "MF_HDA_CLK"),
246 PINCTRL_PIN(31, "MF_HDA_RSTB"),
247 PINCTRL_PIN(32, "MF_HDA_SDIO"),
248 PINCTRL_PIN(33, "MF_HDA_SDO"),
249 PINCTRL_PIN(34, "MF_HDA_DOCKRSTB"),
250 PINCTRL_PIN(35, "MF_HDA_SYNC"),
251 PINCTRL_PIN(36, "MF_HDA_SDI1"),
252 PINCTRL_PIN(37, "MF_HDA_DOCKENB"),
254 PINCTRL_PIN(45, "I2C5_SDA"),
255 PINCTRL_PIN(46, "I2C4_SDA"),
256 PINCTRL_PIN(47, "I2C6_SDA"),
257 PINCTRL_PIN(48, "I2C5_SCL"),
258 PINCTRL_PIN(49, "I2C_NFC_SDA"),
259 PINCTRL_PIN(50, "I2C4_SCL"),
260 PINCTRL_PIN(51, "I2C6_SCL"),
261 PINCTRL_PIN(52, "I2C_NFC_SCL"),
263 PINCTRL_PIN(60, "I2C1_SDA"),
264 PINCTRL_PIN(61, "I2C0_SDA"),
265 PINCTRL_PIN(62, "I2C2_SDA"),
266 PINCTRL_PIN(63, "I2C1_SCL"),
267 PINCTRL_PIN(64, "I2C3_SDA"),
268 PINCTRL_PIN(65, "I2C0_SCL"),
269 PINCTRL_PIN(66, "I2C2_SCL"),
270 PINCTRL_PIN(67, "I2C3_SCL"),
272 PINCTRL_PIN(75, "SATA_GP0"),
273 PINCTRL_PIN(76, "SATA_GP1"),
274 PINCTRL_PIN(77, "SATA_LEDN"),
275 PINCTRL_PIN(78, "SATA_GP2"),
276 PINCTRL_PIN(79, "MF_SMB_ALERTB"),
277 PINCTRL_PIN(80, "SATA_GP3"),
278 PINCTRL_PIN(81, "MF_SMB_CLK"),
279 PINCTRL_PIN(82, "MF_SMB_DATA"),
281 PINCTRL_PIN(90, "PCIE_CLKREQ0B"),
282 PINCTRL_PIN(91, "PCIE_CLKREQ1B"),
283 PINCTRL_PIN(92, "GP_SSP_2_CLK"),
284 PINCTRL_PIN(93, "PCIE_CLKREQ2B"),
285 PINCTRL_PIN(94, "GP_SSP_2_RXD"),
286 PINCTRL_PIN(95, "PCIE_CLKREQ3B"),
287 PINCTRL_PIN(96, "GP_SSP_2_FS"),
288 PINCTRL_PIN(97, "GP_SSP_2_TXD"),
291 static const unsigned southwest_fspi_pins[] = { 0, 1, 2, 3, 4, 5, 6, 7 };
292 static const unsigned southwest_uart0_pins[] = { 16, 20 };
293 static const unsigned southwest_uart1_pins[] = { 15, 16, 18, 20 };
294 static const unsigned southwest_uart2_pins[] = { 17, 19, 21, 22 };
295 static const unsigned southwest_i2c0_pins[] = { 61, 65 };
296 static const unsigned southwest_hda_pins[] = { 30, 31, 32, 33, 34, 35, 36, 37 };
297 static const unsigned southwest_lpe_pins[] = {
298 30, 31, 32, 33, 34, 35, 36, 37, 92, 94, 96, 97,
300 static const unsigned southwest_i2c1_pins[] = { 60, 63 };
301 static const unsigned southwest_i2c2_pins[] = { 62, 66 };
302 static const unsigned southwest_i2c3_pins[] = { 64, 67 };
303 static const unsigned southwest_i2c4_pins[] = { 46, 50 };
304 static const unsigned southwest_i2c5_pins[] = { 45, 48 };
305 static const unsigned southwest_i2c6_pins[] = { 47, 51 };
306 static const unsigned southwest_i2c_nfc_pins[] = { 49, 52 };
307 static const unsigned southwest_smbus_pins[] = { 79, 81, 82 };
308 static const unsigned southwest_spi3_pins[] = { 76, 79, 80, 81, 82 };
310 /* LPE I2S TXD pins need to have invert_oe set */
311 static const struct chv_alternate_function southwest_lpe_altfuncs[] = {
312 ALTERNATE_FUNCTION(30, 1, true),
313 ALTERNATE_FUNCTION(34, 1, true),
314 ALTERNATE_FUNCTION(97, 1, true),
318 * Two spi3 chipselects are available in different mode than the main spi3
319 * functionality, which is using mode 1.
321 static const struct chv_alternate_function southwest_spi3_altfuncs[] = {
322 ALTERNATE_FUNCTION(76, 3, false),
323 ALTERNATE_FUNCTION(80, 3, false),
326 static const struct chv_pingroup southwest_groups[] = {
327 PIN_GROUP("uart0_grp", southwest_uart0_pins, 2, false),
328 PIN_GROUP("uart1_grp", southwest_uart1_pins, 1, false),
329 PIN_GROUP("uart2_grp", southwest_uart2_pins, 1, false),
330 PIN_GROUP("hda_grp", southwest_hda_pins, 2, false),
331 PIN_GROUP("i2c0_grp", southwest_i2c0_pins, 1, true),
332 PIN_GROUP("i2c1_grp", southwest_i2c1_pins, 1, true),
333 PIN_GROUP("i2c2_grp", southwest_i2c2_pins, 1, true),
334 PIN_GROUP("i2c3_grp", southwest_i2c3_pins, 1, true),
335 PIN_GROUP("i2c4_grp", southwest_i2c4_pins, 1, true),
336 PIN_GROUP("i2c5_grp", southwest_i2c5_pins, 1, true),
337 PIN_GROUP("i2c6_grp", southwest_i2c6_pins, 1, true),
338 PIN_GROUP("i2c_nfc_grp", southwest_i2c_nfc_pins, 2, true),
340 PIN_GROUP_WITH_OVERRIDE("lpe_grp", southwest_lpe_pins, 1, false,
341 southwest_lpe_altfuncs),
342 PIN_GROUP_WITH_OVERRIDE("spi3_grp", southwest_spi3_pins, 2, false,
343 southwest_spi3_altfuncs),
346 static const char * const southwest_uart0_groups[] = { "uart0_grp" };
347 static const char * const southwest_uart1_groups[] = { "uart1_grp" };
348 static const char * const southwest_uart2_groups[] = { "uart2_grp" };
349 static const char * const southwest_hda_groups[] = { "hda_grp" };
350 static const char * const southwest_lpe_groups[] = { "lpe_grp" };
351 static const char * const southwest_i2c0_groups[] = { "i2c0_grp" };
352 static const char * const southwest_i2c1_groups[] = { "i2c1_grp" };
353 static const char * const southwest_i2c2_groups[] = { "i2c2_grp" };
354 static const char * const southwest_i2c3_groups[] = { "i2c3_grp" };
355 static const char * const southwest_i2c4_groups[] = { "i2c4_grp" };
356 static const char * const southwest_i2c5_groups[] = { "i2c5_grp" };
357 static const char * const southwest_i2c6_groups[] = { "i2c6_grp" };
358 static const char * const southwest_i2c_nfc_groups[] = { "i2c_nfc_grp" };
359 static const char * const southwest_spi3_groups[] = { "spi3_grp" };
362 * Only do pinmuxing for certain LPSS devices for now. Rest of the pins are
363 * enabled only as GPIOs.
365 static const struct chv_function southwest_functions[] = {
366 FUNCTION("uart0", southwest_uart0_groups),
367 FUNCTION("uart1", southwest_uart1_groups),
368 FUNCTION("uart2", southwest_uart2_groups),
369 FUNCTION("hda", southwest_hda_groups),
370 FUNCTION("lpe", southwest_lpe_groups),
371 FUNCTION("i2c0", southwest_i2c0_groups),
372 FUNCTION("i2c1", southwest_i2c1_groups),
373 FUNCTION("i2c2", southwest_i2c2_groups),
374 FUNCTION("i2c3", southwest_i2c3_groups),
375 FUNCTION("i2c4", southwest_i2c4_groups),
376 FUNCTION("i2c5", southwest_i2c5_groups),
377 FUNCTION("i2c6", southwest_i2c6_groups),
378 FUNCTION("i2c_nfc", southwest_i2c_nfc_groups),
379 FUNCTION("spi3", southwest_spi3_groups),
382 static const struct chv_gpio_pinrange southwest_gpio_ranges[] = {
384 GPIO_PINRANGE(15, 22),
385 GPIO_PINRANGE(30, 37),
386 GPIO_PINRANGE(45, 52),
387 GPIO_PINRANGE(60, 67),
388 GPIO_PINRANGE(75, 82),
389 GPIO_PINRANGE(90, 97),
392 static const struct chv_community southwest_community = {
394 .pins = southwest_pins,
395 .npins = ARRAY_SIZE(southwest_pins),
396 .groups = southwest_groups,
397 .ngroups = ARRAY_SIZE(southwest_groups),
398 .functions = southwest_functions,
399 .nfunctions = ARRAY_SIZE(southwest_functions),
400 .gpio_ranges = southwest_gpio_ranges,
401 .ngpio_ranges = ARRAY_SIZE(southwest_gpio_ranges),
402 .ngpios = ARRAY_SIZE(southwest_pins),
405 static const struct pinctrl_pin_desc north_pins[] = {
406 PINCTRL_PIN(0, "GPIO_DFX_0"),
407 PINCTRL_PIN(1, "GPIO_DFX_3"),
408 PINCTRL_PIN(2, "GPIO_DFX_7"),
409 PINCTRL_PIN(3, "GPIO_DFX_1"),
410 PINCTRL_PIN(4, "GPIO_DFX_5"),
411 PINCTRL_PIN(5, "GPIO_DFX_4"),
412 PINCTRL_PIN(6, "GPIO_DFX_8"),
413 PINCTRL_PIN(7, "GPIO_DFX_2"),
414 PINCTRL_PIN(8, "GPIO_DFX_6"),
416 PINCTRL_PIN(15, "GPIO_SUS0"),
417 PINCTRL_PIN(16, "SEC_GPIO_SUS10"),
418 PINCTRL_PIN(17, "GPIO_SUS3"),
419 PINCTRL_PIN(18, "GPIO_SUS7"),
420 PINCTRL_PIN(19, "GPIO_SUS1"),
421 PINCTRL_PIN(20, "GPIO_SUS5"),
422 PINCTRL_PIN(21, "SEC_GPIO_SUS11"),
423 PINCTRL_PIN(22, "GPIO_SUS4"),
424 PINCTRL_PIN(23, "SEC_GPIO_SUS8"),
425 PINCTRL_PIN(24, "GPIO_SUS2"),
426 PINCTRL_PIN(25, "GPIO_SUS6"),
427 PINCTRL_PIN(26, "CX_PREQ_B"),
428 PINCTRL_PIN(27, "SEC_GPIO_SUS9"),
430 PINCTRL_PIN(30, "TRST_B"),
431 PINCTRL_PIN(31, "TCK"),
432 PINCTRL_PIN(32, "PROCHOT_B"),
433 PINCTRL_PIN(33, "SVIDO_DATA"),
434 PINCTRL_PIN(34, "TMS"),
435 PINCTRL_PIN(35, "CX_PRDY_B_2"),
436 PINCTRL_PIN(36, "TDO_2"),
437 PINCTRL_PIN(37, "CX_PRDY_B"),
438 PINCTRL_PIN(38, "SVIDO_ALERT_B"),
439 PINCTRL_PIN(39, "TDO"),
440 PINCTRL_PIN(40, "SVIDO_CLK"),
441 PINCTRL_PIN(41, "TDI"),
443 PINCTRL_PIN(45, "GP_CAMERASB_05"),
444 PINCTRL_PIN(46, "GP_CAMERASB_02"),
445 PINCTRL_PIN(47, "GP_CAMERASB_08"),
446 PINCTRL_PIN(48, "GP_CAMERASB_00"),
447 PINCTRL_PIN(49, "GP_CAMERASB_06"),
448 PINCTRL_PIN(50, "GP_CAMERASB_10"),
449 PINCTRL_PIN(51, "GP_CAMERASB_03"),
450 PINCTRL_PIN(52, "GP_CAMERASB_09"),
451 PINCTRL_PIN(53, "GP_CAMERASB_01"),
452 PINCTRL_PIN(54, "GP_CAMERASB_07"),
453 PINCTRL_PIN(55, "GP_CAMERASB_11"),
454 PINCTRL_PIN(56, "GP_CAMERASB_04"),
456 PINCTRL_PIN(60, "PANEL0_BKLTEN"),
457 PINCTRL_PIN(61, "HV_DDI0_HPD"),
458 PINCTRL_PIN(62, "HV_DDI2_DDC_SDA"),
459 PINCTRL_PIN(63, "PANEL1_BKLTCTL"),
460 PINCTRL_PIN(64, "HV_DDI1_HPD"),
461 PINCTRL_PIN(65, "PANEL0_BKLTCTL"),
462 PINCTRL_PIN(66, "HV_DDI0_DDC_SDA"),
463 PINCTRL_PIN(67, "HV_DDI2_DDC_SCL"),
464 PINCTRL_PIN(68, "HV_DDI2_HPD"),
465 PINCTRL_PIN(69, "PANEL1_VDDEN"),
466 PINCTRL_PIN(70, "PANEL1_BKLTEN"),
467 PINCTRL_PIN(71, "HV_DDI0_DDC_SCL"),
468 PINCTRL_PIN(72, "PANEL0_VDDEN"),
471 static const struct chv_gpio_pinrange north_gpio_ranges[] = {
473 GPIO_PINRANGE(15, 27),
474 GPIO_PINRANGE(30, 41),
475 GPIO_PINRANGE(45, 56),
476 GPIO_PINRANGE(60, 72),
479 static const struct chv_community north_community = {
482 .npins = ARRAY_SIZE(north_pins),
483 .gpio_ranges = north_gpio_ranges,
484 .ngpio_ranges = ARRAY_SIZE(north_gpio_ranges),
485 .ngpios = ARRAY_SIZE(north_pins),
488 static const struct pinctrl_pin_desc east_pins[] = {
489 PINCTRL_PIN(0, "PMU_SLP_S3_B"),
490 PINCTRL_PIN(1, "PMU_BATLOW_B"),
491 PINCTRL_PIN(2, "SUS_STAT_B"),
492 PINCTRL_PIN(3, "PMU_SLP_S0IX_B"),
493 PINCTRL_PIN(4, "PMU_AC_PRESENT"),
494 PINCTRL_PIN(5, "PMU_PLTRST_B"),
495 PINCTRL_PIN(6, "PMU_SUSCLK"),
496 PINCTRL_PIN(7, "PMU_SLP_LAN_B"),
497 PINCTRL_PIN(8, "PMU_PWRBTN_B"),
498 PINCTRL_PIN(9, "PMU_SLP_S4_B"),
499 PINCTRL_PIN(10, "PMU_WAKE_B"),
500 PINCTRL_PIN(11, "PMU_WAKE_LAN_B"),
502 PINCTRL_PIN(15, "MF_ISH_GPIO_3"),
503 PINCTRL_PIN(16, "MF_ISH_GPIO_7"),
504 PINCTRL_PIN(17, "MF_ISH_I2C1_SCL"),
505 PINCTRL_PIN(18, "MF_ISH_GPIO_1"),
506 PINCTRL_PIN(19, "MF_ISH_GPIO_5"),
507 PINCTRL_PIN(20, "MF_ISH_GPIO_9"),
508 PINCTRL_PIN(21, "MF_ISH_GPIO_0"),
509 PINCTRL_PIN(22, "MF_ISH_GPIO_4"),
510 PINCTRL_PIN(23, "MF_ISH_GPIO_8"),
511 PINCTRL_PIN(24, "MF_ISH_GPIO_2"),
512 PINCTRL_PIN(25, "MF_ISH_GPIO_6"),
513 PINCTRL_PIN(26, "MF_ISH_I2C1_SDA"),
516 static const struct chv_gpio_pinrange east_gpio_ranges[] = {
517 GPIO_PINRANGE(0, 11),
518 GPIO_PINRANGE(15, 26),
521 static const struct chv_community east_community = {
524 .npins = ARRAY_SIZE(east_pins),
525 .gpio_ranges = east_gpio_ranges,
526 .ngpio_ranges = ARRAY_SIZE(east_gpio_ranges),
527 .ngpios = ARRAY_SIZE(east_pins),
530 static const struct pinctrl_pin_desc southeast_pins[] = {
531 PINCTRL_PIN(0, "MF_PLT_CLK0"),
532 PINCTRL_PIN(1, "PWM1"),
533 PINCTRL_PIN(2, "MF_PLT_CLK1"),
534 PINCTRL_PIN(3, "MF_PLT_CLK4"),
535 PINCTRL_PIN(4, "MF_PLT_CLK3"),
536 PINCTRL_PIN(5, "PWM0"),
537 PINCTRL_PIN(6, "MF_PLT_CLK5"),
538 PINCTRL_PIN(7, "MF_PLT_CLK2"),
540 PINCTRL_PIN(15, "SDMMC2_D3_CD_B"),
541 PINCTRL_PIN(16, "SDMMC1_CLK"),
542 PINCTRL_PIN(17, "SDMMC1_D0"),
543 PINCTRL_PIN(18, "SDMMC2_D1"),
544 PINCTRL_PIN(19, "SDMMC2_CLK"),
545 PINCTRL_PIN(20, "SDMMC1_D2"),
546 PINCTRL_PIN(21, "SDMMC2_D2"),
547 PINCTRL_PIN(22, "SDMMC2_CMD"),
548 PINCTRL_PIN(23, "SDMMC1_CMD"),
549 PINCTRL_PIN(24, "SDMMC1_D1"),
550 PINCTRL_PIN(25, "SDMMC2_D0"),
551 PINCTRL_PIN(26, "SDMMC1_D3_CD_B"),
553 PINCTRL_PIN(30, "SDMMC3_D1"),
554 PINCTRL_PIN(31, "SDMMC3_CLK"),
555 PINCTRL_PIN(32, "SDMMC3_D3"),
556 PINCTRL_PIN(33, "SDMMC3_D2"),
557 PINCTRL_PIN(34, "SDMMC3_CMD"),
558 PINCTRL_PIN(35, "SDMMC3_D0"),
560 PINCTRL_PIN(45, "MF_LPC_AD2"),
561 PINCTRL_PIN(46, "LPC_CLKRUNB"),
562 PINCTRL_PIN(47, "MF_LPC_AD0"),
563 PINCTRL_PIN(48, "LPC_FRAMEB"),
564 PINCTRL_PIN(49, "MF_LPC_CLKOUT1"),
565 PINCTRL_PIN(50, "MF_LPC_AD3"),
566 PINCTRL_PIN(51, "MF_LPC_CLKOUT0"),
567 PINCTRL_PIN(52, "MF_LPC_AD1"),
569 PINCTRL_PIN(60, "SPI1_MISO"),
570 PINCTRL_PIN(61, "SPI1_CSO_B"),
571 PINCTRL_PIN(62, "SPI1_CLK"),
572 PINCTRL_PIN(63, "MMC1_D6"),
573 PINCTRL_PIN(64, "SPI1_MOSI"),
574 PINCTRL_PIN(65, "MMC1_D5"),
575 PINCTRL_PIN(66, "SPI1_CS1_B"),
576 PINCTRL_PIN(67, "MMC1_D4_SD_WE"),
577 PINCTRL_PIN(68, "MMC1_D7"),
578 PINCTRL_PIN(69, "MMC1_RCLK"),
580 PINCTRL_PIN(75, "USB_OC1_B"),
581 PINCTRL_PIN(76, "PMU_RESETBUTTON_B"),
582 PINCTRL_PIN(77, "GPIO_ALERT"),
583 PINCTRL_PIN(78, "SDMMC3_PWR_EN_B"),
584 PINCTRL_PIN(79, "ILB_SERIRQ"),
585 PINCTRL_PIN(80, "USB_OC0_B"),
586 PINCTRL_PIN(81, "SDMMC3_CD_B"),
587 PINCTRL_PIN(82, "SPKR"),
588 PINCTRL_PIN(83, "SUSPWRDNACK"),
589 PINCTRL_PIN(84, "SPARE_PIN"),
590 PINCTRL_PIN(85, "SDMMC3_1P8_EN"),
593 static const unsigned southeast_pwm0_pins[] = { 5 };
594 static const unsigned southeast_pwm1_pins[] = { 1 };
595 static const unsigned southeast_sdmmc1_pins[] = {
596 16, 17, 20, 23, 24, 26, 63, 65, 67, 68, 69,
598 static const unsigned southeast_sdmmc2_pins[] = { 15, 18, 19, 21, 22, 25 };
599 static const unsigned southeast_sdmmc3_pins[] = {
600 30, 31, 32, 33, 34, 35, 78, 81, 85,
602 static const unsigned southeast_spi1_pins[] = { 60, 61, 62, 64, 66 };
603 static const unsigned southeast_spi2_pins[] = { 2, 3, 4, 6, 7 };
605 static const struct chv_pingroup southeast_groups[] = {
606 PIN_GROUP("pwm0_grp", southeast_pwm0_pins, 1, false),
607 PIN_GROUP("pwm1_grp", southeast_pwm1_pins, 1, false),
608 PIN_GROUP("sdmmc1_grp", southeast_sdmmc1_pins, 1, false),
609 PIN_GROUP("sdmmc2_grp", southeast_sdmmc2_pins, 1, false),
610 PIN_GROUP("sdmmc3_grp", southeast_sdmmc3_pins, 1, false),
611 PIN_GROUP("spi1_grp", southeast_spi1_pins, 1, false),
612 PIN_GROUP("spi2_grp", southeast_spi2_pins, 4, false),
615 static const char * const southeast_pwm0_groups[] = { "pwm0_grp" };
616 static const char * const southeast_pwm1_groups[] = { "pwm1_grp" };
617 static const char * const southeast_sdmmc1_groups[] = { "sdmmc1_grp" };
618 static const char * const southeast_sdmmc2_groups[] = { "sdmmc2_grp" };
619 static const char * const southeast_sdmmc3_groups[] = { "sdmmc3_grp" };
620 static const char * const southeast_spi1_groups[] = { "spi1_grp" };
621 static const char * const southeast_spi2_groups[] = { "spi2_grp" };
623 static const struct chv_function southeast_functions[] = {
624 FUNCTION("pwm0", southeast_pwm0_groups),
625 FUNCTION("pwm1", southeast_pwm1_groups),
626 FUNCTION("sdmmc1", southeast_sdmmc1_groups),
627 FUNCTION("sdmmc2", southeast_sdmmc2_groups),
628 FUNCTION("sdmmc3", southeast_sdmmc3_groups),
629 FUNCTION("spi1", southeast_spi1_groups),
630 FUNCTION("spi2", southeast_spi2_groups),
633 static const struct chv_gpio_pinrange southeast_gpio_ranges[] = {
635 GPIO_PINRANGE(15, 26),
636 GPIO_PINRANGE(30, 35),
637 GPIO_PINRANGE(45, 52),
638 GPIO_PINRANGE(60, 69),
639 GPIO_PINRANGE(75, 85),
642 static const struct chv_community southeast_community = {
644 .pins = southeast_pins,
645 .npins = ARRAY_SIZE(southeast_pins),
646 .groups = southeast_groups,
647 .ngroups = ARRAY_SIZE(southeast_groups),
648 .functions = southeast_functions,
649 .nfunctions = ARRAY_SIZE(southeast_functions),
650 .gpio_ranges = southeast_gpio_ranges,
651 .ngpio_ranges = ARRAY_SIZE(southeast_gpio_ranges),
652 .ngpios = ARRAY_SIZE(southeast_pins),
655 static const struct chv_community *chv_communities[] = {
656 &southwest_community,
659 &southeast_community,
662 static void __iomem *chv_padreg(struct chv_pinctrl *pctrl, unsigned offset,
665 unsigned family_no = offset / MAX_FAMILY_PAD_GPIO_NO;
666 unsigned pad_no = offset % MAX_FAMILY_PAD_GPIO_NO;
668 offset = FAMILY_PAD_REGS_OFF + FAMILY_PAD_REGS_SIZE * family_no +
669 GPIO_REGS_SIZE * pad_no;
671 return pctrl->regs + offset + reg;
674 static void chv_writel(u32 value, void __iomem *reg)
677 /* simple readback to confirm the bus transferring done */
681 /* When Pad Cfg is locked, driver can only change GPIOTXState or GPIORXState */
682 static bool chv_pad_locked(struct chv_pinctrl *pctrl, unsigned offset)
686 reg = chv_padreg(pctrl, offset, CHV_PADCTRL1);
687 return readl(reg) & CHV_PADCTRL1_CFGLOCK;
690 static int chv_get_groups_count(struct pinctrl_dev *pctldev)
692 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
694 return pctrl->community->ngroups;
697 static const char *chv_get_group_name(struct pinctrl_dev *pctldev,
700 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
702 return pctrl->community->groups[group].name;
705 static int chv_get_group_pins(struct pinctrl_dev *pctldev, unsigned group,
706 const unsigned **pins, unsigned *npins)
708 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
710 *pins = pctrl->community->groups[group].pins;
711 *npins = pctrl->community->groups[group].npins;
715 static void chv_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
718 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
723 spin_lock_irqsave(&pctrl->lock, flags);
725 ctrl0 = readl(chv_padreg(pctrl, offset, CHV_PADCTRL0));
726 ctrl1 = readl(chv_padreg(pctrl, offset, CHV_PADCTRL1));
727 locked = chv_pad_locked(pctrl, offset);
729 spin_unlock_irqrestore(&pctrl->lock, flags);
731 if (ctrl0 & CHV_PADCTRL0_GPIOEN) {
732 seq_puts(s, "GPIO ");
736 mode = ctrl0 & CHV_PADCTRL0_PMODE_MASK;
737 mode >>= CHV_PADCTRL0_PMODE_SHIFT;
739 seq_printf(s, "mode %d ", mode);
742 seq_printf(s, "ctrl0 0x%08x ctrl1 0x%08x", ctrl0, ctrl1);
745 seq_puts(s, " [LOCKED]");
748 static const struct pinctrl_ops chv_pinctrl_ops = {
749 .get_groups_count = chv_get_groups_count,
750 .get_group_name = chv_get_group_name,
751 .get_group_pins = chv_get_group_pins,
752 .pin_dbg_show = chv_pin_dbg_show,
755 static int chv_get_functions_count(struct pinctrl_dev *pctldev)
757 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
759 return pctrl->community->nfunctions;
762 static const char *chv_get_function_name(struct pinctrl_dev *pctldev,
765 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
767 return pctrl->community->functions[function].name;
770 static int chv_get_function_groups(struct pinctrl_dev *pctldev,
772 const char * const **groups,
773 unsigned * const ngroups)
775 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
777 *groups = pctrl->community->functions[function].groups;
778 *ngroups = pctrl->community->functions[function].ngroups;
782 static int chv_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned function,
785 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
786 const struct chv_pingroup *grp;
790 grp = &pctrl->community->groups[group];
792 spin_lock_irqsave(&pctrl->lock, flags);
794 /* Check first that the pad is not locked */
795 for (i = 0; i < grp->npins; i++) {
796 if (chv_pad_locked(pctrl, grp->pins[i])) {
797 dev_warn(pctrl->dev, "unable to set mode for locked pin %u\n",
799 spin_unlock_irqrestore(&pctrl->lock, flags);
804 for (i = 0; i < grp->npins; i++) {
805 const struct chv_alternate_function *altfunc = &grp->altfunc;
806 int pin = grp->pins[i];
810 /* Check if there is pin-specific config */
811 if (grp->overrides) {
814 for (j = 0; j < grp->noverrides; j++) {
815 if (grp->overrides[j].pin == pin) {
816 altfunc = &grp->overrides[j];
822 reg = chv_padreg(pctrl, pin, CHV_PADCTRL0);
824 /* Disable GPIO mode */
825 value &= ~CHV_PADCTRL0_GPIOEN;
826 /* Set to desired mode */
827 value &= ~CHV_PADCTRL0_PMODE_MASK;
828 value |= altfunc->mode << CHV_PADCTRL0_PMODE_SHIFT;
829 chv_writel(value, reg);
831 /* Update for invert_oe */
832 reg = chv_padreg(pctrl, pin, CHV_PADCTRL1);
833 value = readl(reg) & ~CHV_PADCTRL1_INVRXTX_MASK;
834 if (altfunc->invert_oe)
835 value |= CHV_PADCTRL1_INVRXTX_TXENABLE;
836 chv_writel(value, reg);
838 dev_dbg(pctrl->dev, "configured pin %u mode %u OE %sinverted\n",
839 pin, altfunc->mode, altfunc->invert_oe ? "" : "not ");
842 spin_unlock_irqrestore(&pctrl->lock, flags);
847 static int chv_gpio_request_enable(struct pinctrl_dev *pctldev,
848 struct pinctrl_gpio_range *range,
851 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
856 spin_lock_irqsave(&pctrl->lock, flags);
858 if (chv_pad_locked(pctrl, offset)) {
859 value = readl(chv_padreg(pctrl, offset, CHV_PADCTRL0));
860 if (!(value & CHV_PADCTRL0_GPIOEN)) {
861 /* Locked so cannot enable */
862 spin_unlock_irqrestore(&pctrl->lock, flags);
868 /* Reset the interrupt mapping */
869 for (i = 0; i < ARRAY_SIZE(pctrl->intr_lines); i++) {
870 if (pctrl->intr_lines[i] == offset) {
871 pctrl->intr_lines[i] = 0;
876 /* Disable interrupt generation */
877 reg = chv_padreg(pctrl, offset, CHV_PADCTRL1);
879 value &= ~CHV_PADCTRL1_INTWAKECFG_MASK;
880 value &= ~CHV_PADCTRL1_INVRXTX_MASK;
881 chv_writel(value, reg);
883 reg = chv_padreg(pctrl, offset, CHV_PADCTRL0);
887 * If the pin is in HiZ mode (both TX and RX buffers are
888 * disabled) we turn it to be input now.
890 if ((value & CHV_PADCTRL0_GPIOCFG_MASK) ==
891 (CHV_PADCTRL0_GPIOCFG_HIZ << CHV_PADCTRL0_GPIOCFG_SHIFT)) {
892 value &= ~CHV_PADCTRL0_GPIOCFG_MASK;
893 value |= CHV_PADCTRL0_GPIOCFG_GPI <<
894 CHV_PADCTRL0_GPIOCFG_SHIFT;
897 /* Switch to a GPIO mode */
898 value |= CHV_PADCTRL0_GPIOEN;
899 chv_writel(value, reg);
902 spin_unlock_irqrestore(&pctrl->lock, flags);
907 static void chv_gpio_disable_free(struct pinctrl_dev *pctldev,
908 struct pinctrl_gpio_range *range,
911 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
916 spin_lock_irqsave(&pctrl->lock, flags);
918 reg = chv_padreg(pctrl, offset, CHV_PADCTRL0);
919 value = readl(reg) & ~CHV_PADCTRL0_GPIOEN;
920 chv_writel(value, reg);
922 spin_unlock_irqrestore(&pctrl->lock, flags);
925 static int chv_gpio_set_direction(struct pinctrl_dev *pctldev,
926 struct pinctrl_gpio_range *range,
927 unsigned offset, bool input)
929 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
930 void __iomem *reg = chv_padreg(pctrl, offset, CHV_PADCTRL0);
934 spin_lock_irqsave(&pctrl->lock, flags);
936 ctrl0 = readl(reg) & ~CHV_PADCTRL0_GPIOCFG_MASK;
938 ctrl0 |= CHV_PADCTRL0_GPIOCFG_GPI << CHV_PADCTRL0_GPIOCFG_SHIFT;
940 ctrl0 |= CHV_PADCTRL0_GPIOCFG_GPO << CHV_PADCTRL0_GPIOCFG_SHIFT;
941 chv_writel(ctrl0, reg);
943 spin_unlock_irqrestore(&pctrl->lock, flags);
948 static const struct pinmux_ops chv_pinmux_ops = {
949 .get_functions_count = chv_get_functions_count,
950 .get_function_name = chv_get_function_name,
951 .get_function_groups = chv_get_function_groups,
952 .set_mux = chv_pinmux_set_mux,
953 .gpio_request_enable = chv_gpio_request_enable,
954 .gpio_disable_free = chv_gpio_disable_free,
955 .gpio_set_direction = chv_gpio_set_direction,
958 static int chv_config_get(struct pinctrl_dev *pctldev, unsigned pin,
959 unsigned long *config)
961 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
962 enum pin_config_param param = pinconf_to_config_param(*config);
968 spin_lock_irqsave(&pctrl->lock, flags);
969 ctrl0 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0));
970 ctrl1 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL1));
971 spin_unlock_irqrestore(&pctrl->lock, flags);
973 term = (ctrl0 & CHV_PADCTRL0_TERM_MASK) >> CHV_PADCTRL0_TERM_SHIFT;
976 case PIN_CONFIG_BIAS_DISABLE:
981 case PIN_CONFIG_BIAS_PULL_UP:
982 if (!(ctrl0 & CHV_PADCTRL0_TERM_UP))
986 case CHV_PADCTRL0_TERM_20K:
989 case CHV_PADCTRL0_TERM_5K:
992 case CHV_PADCTRL0_TERM_1K:
999 case PIN_CONFIG_BIAS_PULL_DOWN:
1000 if (!term || (ctrl0 & CHV_PADCTRL0_TERM_UP))
1004 case CHV_PADCTRL0_TERM_20K:
1007 case CHV_PADCTRL0_TERM_5K:
1014 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1015 if (!(ctrl1 & CHV_PADCTRL1_ODEN))
1019 case PIN_CONFIG_BIAS_HIGH_IMPEDANCE: {
1022 cfg = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
1023 cfg >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
1024 if (cfg != CHV_PADCTRL0_GPIOCFG_HIZ)
1034 *config = pinconf_to_config_packed(param, arg);
1038 static int chv_config_set_pull(struct chv_pinctrl *pctrl, unsigned pin,
1039 enum pin_config_param param, u16 arg)
1041 void __iomem *reg = chv_padreg(pctrl, pin, CHV_PADCTRL0);
1042 unsigned long flags;
1045 spin_lock_irqsave(&pctrl->lock, flags);
1049 case PIN_CONFIG_BIAS_DISABLE:
1050 ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
1053 case PIN_CONFIG_BIAS_PULL_UP:
1054 ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
1058 /* For 1k there is only pull up */
1059 pull = CHV_PADCTRL0_TERM_1K << CHV_PADCTRL0_TERM_SHIFT;
1062 pull = CHV_PADCTRL0_TERM_5K << CHV_PADCTRL0_TERM_SHIFT;
1065 pull = CHV_PADCTRL0_TERM_20K << CHV_PADCTRL0_TERM_SHIFT;
1068 spin_unlock_irqrestore(&pctrl->lock, flags);
1072 ctrl0 |= CHV_PADCTRL0_TERM_UP | pull;
1075 case PIN_CONFIG_BIAS_PULL_DOWN:
1076 ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
1080 pull = CHV_PADCTRL0_TERM_5K << CHV_PADCTRL0_TERM_SHIFT;
1083 pull = CHV_PADCTRL0_TERM_20K << CHV_PADCTRL0_TERM_SHIFT;
1086 spin_unlock_irqrestore(&pctrl->lock, flags);
1094 spin_unlock_irqrestore(&pctrl->lock, flags);
1098 chv_writel(ctrl0, reg);
1099 spin_unlock_irqrestore(&pctrl->lock, flags);
1104 static int chv_config_set(struct pinctrl_dev *pctldev, unsigned pin,
1105 unsigned long *configs, unsigned nconfigs)
1107 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
1108 enum pin_config_param param;
1112 if (chv_pad_locked(pctrl, pin))
1115 for (i = 0; i < nconfigs; i++) {
1116 param = pinconf_to_config_param(configs[i]);
1117 arg = pinconf_to_config_argument(configs[i]);
1120 case PIN_CONFIG_BIAS_DISABLE:
1121 case PIN_CONFIG_BIAS_PULL_UP:
1122 case PIN_CONFIG_BIAS_PULL_DOWN:
1123 ret = chv_config_set_pull(pctrl, pin, param, arg);
1132 dev_dbg(pctrl->dev, "pin %d set config %d arg %u\n", pin,
1139 static const struct pinconf_ops chv_pinconf_ops = {
1141 .pin_config_set = chv_config_set,
1142 .pin_config_get = chv_config_get,
1145 static struct pinctrl_desc chv_pinctrl_desc = {
1146 .pctlops = &chv_pinctrl_ops,
1147 .pmxops = &chv_pinmux_ops,
1148 .confops = &chv_pinconf_ops,
1149 .owner = THIS_MODULE,
1152 static int chv_gpio_request(struct gpio_chip *chip, unsigned offset)
1154 return pinctrl_request_gpio(chip->base + offset);
1157 static void chv_gpio_free(struct gpio_chip *chip, unsigned offset)
1159 pinctrl_free_gpio(chip->base + offset);
1162 static unsigned chv_gpio_offset_to_pin(struct chv_pinctrl *pctrl,
1165 return pctrl->community->pins[offset].number;
1168 static int chv_gpio_get(struct gpio_chip *chip, unsigned offset)
1170 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(chip);
1171 int pin = chv_gpio_offset_to_pin(pctrl, offset);
1174 ctrl0 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0));
1176 cfg = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
1177 cfg >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
1179 if (cfg == CHV_PADCTRL0_GPIOCFG_GPO)
1180 return !!(ctrl0 & CHV_PADCTRL0_GPIOTXSTATE);
1181 return !!(ctrl0 & CHV_PADCTRL0_GPIORXSTATE);
1184 static void chv_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1186 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(chip);
1187 unsigned pin = chv_gpio_offset_to_pin(pctrl, offset);
1188 unsigned long flags;
1192 spin_lock_irqsave(&pctrl->lock, flags);
1194 reg = chv_padreg(pctrl, pin, CHV_PADCTRL0);
1198 ctrl0 |= CHV_PADCTRL0_GPIOTXSTATE;
1200 ctrl0 &= ~CHV_PADCTRL0_GPIOTXSTATE;
1202 chv_writel(ctrl0, reg);
1204 spin_unlock_irqrestore(&pctrl->lock, flags);
1207 static int chv_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
1209 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(chip);
1210 unsigned pin = chv_gpio_offset_to_pin(pctrl, offset);
1211 u32 ctrl0, direction;
1213 ctrl0 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0));
1215 direction = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
1216 direction >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
1218 return direction != CHV_PADCTRL0_GPIOCFG_GPO;
1221 static int chv_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1223 return pinctrl_gpio_direction_input(chip->base + offset);
1226 static int chv_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
1229 chv_gpio_set(chip, offset, value);
1230 return pinctrl_gpio_direction_output(chip->base + offset);
1233 static const struct gpio_chip chv_gpio_chip = {
1234 .owner = THIS_MODULE,
1235 .request = chv_gpio_request,
1236 .free = chv_gpio_free,
1237 .get_direction = chv_gpio_get_direction,
1238 .direction_input = chv_gpio_direction_input,
1239 .direction_output = chv_gpio_direction_output,
1240 .get = chv_gpio_get,
1241 .set = chv_gpio_set,
1244 static void chv_gpio_irq_ack(struct irq_data *d)
1246 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1247 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc);
1248 int pin = chv_gpio_offset_to_pin(pctrl, irqd_to_hwirq(d));
1251 spin_lock(&pctrl->lock);
1253 intr_line = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0));
1254 intr_line &= CHV_PADCTRL0_INTSEL_MASK;
1255 intr_line >>= CHV_PADCTRL0_INTSEL_SHIFT;
1256 chv_writel(BIT(intr_line), pctrl->regs + CHV_INTSTAT);
1258 spin_unlock(&pctrl->lock);
1261 static void chv_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
1263 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1264 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc);
1265 int pin = chv_gpio_offset_to_pin(pctrl, irqd_to_hwirq(d));
1266 u32 value, intr_line;
1267 unsigned long flags;
1269 spin_lock_irqsave(&pctrl->lock, flags);
1271 intr_line = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0));
1272 intr_line &= CHV_PADCTRL0_INTSEL_MASK;
1273 intr_line >>= CHV_PADCTRL0_INTSEL_SHIFT;
1275 value = readl(pctrl->regs + CHV_INTMASK);
1277 value &= ~BIT(intr_line);
1279 value |= BIT(intr_line);
1280 chv_writel(value, pctrl->regs + CHV_INTMASK);
1282 spin_unlock_irqrestore(&pctrl->lock, flags);
1285 static void chv_gpio_irq_mask(struct irq_data *d)
1287 chv_gpio_irq_mask_unmask(d, true);
1290 static void chv_gpio_irq_unmask(struct irq_data *d)
1292 chv_gpio_irq_mask_unmask(d, false);
1295 static int chv_gpio_irq_type(struct irq_data *d, unsigned type)
1297 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1298 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc);
1299 unsigned offset = irqd_to_hwirq(d);
1300 int pin = chv_gpio_offset_to_pin(pctrl, offset);
1301 unsigned long flags;
1304 spin_lock_irqsave(&pctrl->lock, flags);
1307 * Pins which can be used as shared interrupt are configured in
1308 * BIOS. Driver trusts BIOS configurations and assigns different
1309 * handler according to the irq type.
1311 * Driver needs to save the mapping between each pin and
1312 * its interrupt line.
1313 * 1. If the pin cfg is locked in BIOS:
1314 * Trust BIOS has programmed IntWakeCfg bits correctly,
1315 * driver just needs to save the mapping.
1316 * 2. If the pin cfg is not locked in BIOS:
1317 * Driver programs the IntWakeCfg bits and save the mapping.
1319 if (!chv_pad_locked(pctrl, pin)) {
1320 void __iomem *reg = chv_padreg(pctrl, pin, CHV_PADCTRL1);
1323 value &= ~CHV_PADCTRL1_INTWAKECFG_MASK;
1324 value &= ~CHV_PADCTRL1_INVRXTX_MASK;
1326 if (type & IRQ_TYPE_EDGE_BOTH) {
1327 if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
1328 value |= CHV_PADCTRL1_INTWAKECFG_BOTH;
1329 else if (type & IRQ_TYPE_EDGE_RISING)
1330 value |= CHV_PADCTRL1_INTWAKECFG_RISING;
1331 else if (type & IRQ_TYPE_EDGE_FALLING)
1332 value |= CHV_PADCTRL1_INTWAKECFG_FALLING;
1333 } else if (type & IRQ_TYPE_LEVEL_MASK) {
1334 value |= CHV_PADCTRL1_INTWAKECFG_LEVEL;
1335 if (type & IRQ_TYPE_LEVEL_LOW)
1336 value |= CHV_PADCTRL1_INVRXTX_RXDATA;
1339 chv_writel(value, reg);
1342 value = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0));
1343 value &= CHV_PADCTRL0_INTSEL_MASK;
1344 value >>= CHV_PADCTRL0_INTSEL_SHIFT;
1346 pctrl->intr_lines[value] = offset;
1348 if (type & IRQ_TYPE_EDGE_BOTH)
1349 __irq_set_handler_locked(d->irq, handle_edge_irq);
1350 else if (type & IRQ_TYPE_LEVEL_MASK)
1351 __irq_set_handler_locked(d->irq, handle_level_irq);
1353 spin_unlock_irqrestore(&pctrl->lock, flags);
1358 static struct irq_chip chv_gpio_irqchip = {
1360 .irq_ack = chv_gpio_irq_ack,
1361 .irq_mask = chv_gpio_irq_mask,
1362 .irq_unmask = chv_gpio_irq_unmask,
1363 .irq_set_type = chv_gpio_irq_type,
1364 .flags = IRQCHIP_SKIP_SET_WAKE,
1367 static void chv_gpio_irq_handler(unsigned irq, struct irq_desc *desc)
1369 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
1370 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc);
1371 struct irq_chip *chip = irq_get_chip(irq);
1372 unsigned long pending;
1375 chained_irq_enter(chip, desc);
1377 pending = readl(pctrl->regs + CHV_INTSTAT);
1378 for_each_set_bit(intr_line, &pending, 16) {
1379 unsigned irq, offset;
1381 offset = pctrl->intr_lines[intr_line];
1382 irq = irq_find_mapping(gc->irqdomain, offset);
1383 generic_handle_irq(irq);
1386 chained_irq_exit(chip, desc);
1389 static int chv_gpio_probe(struct chv_pinctrl *pctrl, int irq)
1391 const struct chv_gpio_pinrange *range;
1392 struct gpio_chip *chip = &pctrl->chip;
1395 *chip = chv_gpio_chip;
1397 chip->ngpio = pctrl->community->ngpios;
1398 chip->label = dev_name(pctrl->dev);
1399 chip->dev = pctrl->dev;
1402 ret = gpiochip_add(chip);
1404 dev_err(pctrl->dev, "Failed to register gpiochip\n");
1408 for (i = 0, offset = 0; i < pctrl->community->ngpio_ranges; i++) {
1409 range = &pctrl->community->gpio_ranges[i];
1410 ret = gpiochip_add_pin_range(chip, dev_name(pctrl->dev), offset,
1411 range->base, range->npins);
1413 dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1417 offset += range->npins;
1420 /* Mask and clear all interrupts */
1421 chv_writel(0, pctrl->regs + CHV_INTMASK);
1422 chv_writel(0xffff, pctrl->regs + CHV_INTSTAT);
1424 ret = gpiochip_irqchip_add(chip, &chv_gpio_irqchip, 0,
1425 handle_simple_irq, IRQ_TYPE_NONE);
1427 dev_err(pctrl->dev, "failed to add IRQ chip\n");
1431 gpiochip_set_chained_irqchip(chip, &chv_gpio_irqchip, irq,
1432 chv_gpio_irq_handler);
1436 gpiochip_remove(chip);
1441 static int chv_pinctrl_probe(struct platform_device *pdev)
1443 struct chv_pinctrl *pctrl;
1444 struct acpi_device *adev;
1445 struct resource *res;
1448 adev = ACPI_COMPANION(&pdev->dev);
1452 pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
1456 for (i = 0; i < ARRAY_SIZE(chv_communities); i++)
1457 if (!strcmp(adev->pnp.unique_id, chv_communities[i]->uid)) {
1458 pctrl->community = chv_communities[i];
1461 if (i == ARRAY_SIZE(chv_communities))
1464 spin_lock_init(&pctrl->lock);
1465 pctrl->dev = &pdev->dev;
1467 #ifdef CONFIG_PM_SLEEP
1468 pctrl->saved_pin_context = devm_kcalloc(pctrl->dev,
1469 pctrl->community->npins, sizeof(*pctrl->saved_pin_context),
1471 if (!pctrl->saved_pin_context)
1475 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1476 pctrl->regs = devm_ioremap_resource(&pdev->dev, res);
1477 if (IS_ERR(pctrl->regs))
1478 return PTR_ERR(pctrl->regs);
1480 irq = platform_get_irq(pdev, 0);
1482 dev_err(&pdev->dev, "failed to get interrupt number\n");
1486 pctrl->pctldesc = chv_pinctrl_desc;
1487 pctrl->pctldesc.name = dev_name(&pdev->dev);
1488 pctrl->pctldesc.pins = pctrl->community->pins;
1489 pctrl->pctldesc.npins = pctrl->community->npins;
1491 pctrl->pctldev = pinctrl_register(&pctrl->pctldesc, &pdev->dev, pctrl);
1492 if (!pctrl->pctldev) {
1493 dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1497 ret = chv_gpio_probe(pctrl, irq);
1499 pinctrl_unregister(pctrl->pctldev);
1503 platform_set_drvdata(pdev, pctrl);
1508 static int chv_pinctrl_remove(struct platform_device *pdev)
1510 struct chv_pinctrl *pctrl = platform_get_drvdata(pdev);
1512 gpiochip_remove(&pctrl->chip);
1513 pinctrl_unregister(pctrl->pctldev);
1518 #ifdef CONFIG_PM_SLEEP
1519 static int chv_pinctrl_suspend(struct device *dev)
1521 struct platform_device *pdev = to_platform_device(dev);
1522 struct chv_pinctrl *pctrl = platform_get_drvdata(pdev);
1525 pctrl->saved_intmask = readl(pctrl->regs + CHV_INTMASK);
1527 for (i = 0; i < pctrl->community->npins; i++) {
1528 const struct pinctrl_pin_desc *desc;
1529 struct chv_pin_context *ctx;
1532 desc = &pctrl->community->pins[i];
1533 if (chv_pad_locked(pctrl, desc->number))
1536 ctx = &pctrl->saved_pin_context[i];
1538 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL0);
1539 ctx->padctrl0 = readl(reg) & ~CHV_PADCTRL0_GPIORXSTATE;
1541 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL1);
1542 ctx->padctrl1 = readl(reg);
1548 static int chv_pinctrl_resume(struct device *dev)
1550 struct platform_device *pdev = to_platform_device(dev);
1551 struct chv_pinctrl *pctrl = platform_get_drvdata(pdev);
1555 * Mask all interrupts before restoring per-pin configuration
1556 * registers because we don't know in which state BIOS left them
1557 * upon exiting suspend.
1559 chv_writel(0, pctrl->regs + CHV_INTMASK);
1561 for (i = 0; i < pctrl->community->npins; i++) {
1562 const struct pinctrl_pin_desc *desc;
1563 const struct chv_pin_context *ctx;
1567 desc = &pctrl->community->pins[i];
1568 if (chv_pad_locked(pctrl, desc->number))
1571 ctx = &pctrl->saved_pin_context[i];
1573 /* Only restore if our saved state differs from the current */
1574 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL0);
1575 val = readl(reg) & ~CHV_PADCTRL0_GPIORXSTATE;
1576 if (ctx->padctrl0 != val) {
1577 chv_writel(ctx->padctrl0, reg);
1578 dev_dbg(pctrl->dev, "restored pin %2u ctrl0 0x%08x\n",
1579 desc->number, readl(reg));
1582 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL1);
1584 if (ctx->padctrl1 != val) {
1585 chv_writel(ctx->padctrl1, reg);
1586 dev_dbg(pctrl->dev, "restored pin %2u ctrl1 0x%08x\n",
1587 desc->number, readl(reg));
1592 * Now that all pins are restored to known state, we can restore
1593 * the interrupt mask register as well.
1595 chv_writel(0xffff, pctrl->regs + CHV_INTSTAT);
1596 chv_writel(pctrl->saved_intmask, pctrl->regs + CHV_INTMASK);
1602 static const struct dev_pm_ops chv_pinctrl_pm_ops = {
1603 SET_LATE_SYSTEM_SLEEP_PM_OPS(chv_pinctrl_suspend, chv_pinctrl_resume)
1606 static const struct acpi_device_id chv_pinctrl_acpi_match[] = {
1610 MODULE_DEVICE_TABLE(acpi, chv_pinctrl_acpi_match);
1612 static struct platform_driver chv_pinctrl_driver = {
1613 .probe = chv_pinctrl_probe,
1614 .remove = chv_pinctrl_remove,
1616 .name = "cherryview-pinctrl",
1617 .pm = &chv_pinctrl_pm_ops,
1618 .acpi_match_table = chv_pinctrl_acpi_match,
1622 static int __init chv_pinctrl_init(void)
1624 return platform_driver_register(&chv_pinctrl_driver);
1626 subsys_initcall(chv_pinctrl_init);
1628 static void __exit chv_pinctrl_exit(void)
1630 platform_driver_unregister(&chv_pinctrl_driver);
1632 module_exit(chv_pinctrl_exit);
1635 MODULE_DESCRIPTION("Intel Cherryview/Braswell pinctrl driver");
1636 MODULE_LICENSE("GPL v2");