2 * tc358767 eDP bridge driver
4 * Copyright (C) 2016 CogentEmbedded Inc
9 * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
11 * Copyright (C) 2012 Texas Instruments
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
25 #include <linux/clk.h>
26 #include <linux/device.h>
27 #include <linux/gpio/consumer.h>
28 #include <linux/i2c.h>
29 #include <linux/kernel.h>
30 #include <linux/module.h>
31 #include <linux/regmap.h>
32 #include <linux/slab.h>
34 #include <drm/drm_atomic_helper.h>
35 #include <drm/drm_crtc_helper.h>
36 #include <drm/drm_dp_helper.h>
37 #include <drm/drm_edid.h>
38 #include <drm/drm_of.h>
39 #include <drm/drm_panel.h>
43 /* Display Parallel Interface */
44 #define DPIPXLFMT 0x0440
45 #define VS_POL_ACTIVE_LOW (1 << 10)
46 #define HS_POL_ACTIVE_LOW (1 << 9)
47 #define DE_POL_ACTIVE_HIGH (0 << 8)
48 #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */
49 #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */
50 #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */
51 #define DPI_BPP_RGB888 (0 << 0)
52 #define DPI_BPP_RGB666 (1 << 0)
53 #define DPI_BPP_RGB565 (2 << 0)
56 #define VPCTRL0 0x0450
57 #define OPXLFMT_RGB666 (0 << 8)
58 #define OPXLFMT_RGB888 (1 << 8)
59 #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */
60 #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */
61 #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */
62 #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */
68 #define VFUEN BIT(0) /* Video Frame Timing Upload */
71 #define TC_IDREG 0x0500
72 #define SYSCTRL 0x0510
73 #define DP0_AUDSRC_NO_INPUT (0 << 3)
74 #define DP0_AUDSRC_I2S_RX (1 << 3)
75 #define DP0_VIDSRC_NO_INPUT (0 << 0)
76 #define DP0_VIDSRC_DSI_RX (1 << 0)
77 #define DP0_VIDSRC_DPI_RX (2 << 0)
78 #define DP0_VIDSRC_COLOR_BAR (3 << 0)
82 #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */
83 #define EF_EN BIT(5) /* Enable Enhanced Framing */
84 #define VID_EN BIT(1) /* Video transmission enable */
85 #define DP_EN BIT(0) /* Enable DPTX function */
88 #define DP0_VIDMNGEN0 0x0610
89 #define DP0_VIDMNGEN1 0x0614
90 #define DP0_VMNGENSTATUS 0x0618
93 #define DP0_SECSAMPLE 0x0640
94 #define DP0_VIDSYNCDELAY 0x0644
95 #define DP0_TOTALVAL 0x0648
96 #define DP0_STARTVAL 0x064c
97 #define DP0_ACTIVEVAL 0x0650
98 #define DP0_SYNCVAL 0x0654
99 #define DP0_MISC 0x0658
100 #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */
101 #define BPC_6 (0 << 5)
102 #define BPC_8 (1 << 5)
105 #define DP0_AUXCFG0 0x0660
106 #define DP0_AUXCFG1 0x0664
107 #define AUX_RX_FILTER_EN BIT(16)
109 #define DP0_AUXADDR 0x0668
110 #define DP0_AUXWDATA(i) (0x066c + (i) * 4)
111 #define DP0_AUXRDATA(i) (0x067c + (i) * 4)
112 #define DP0_AUXSTATUS 0x068c
113 #define AUX_STATUS_MASK 0xf0
114 #define AUX_STATUS_SHIFT 4
115 #define AUX_TIMEOUT BIT(1)
116 #define AUX_BUSY BIT(0)
117 #define DP0_AUXI2CADR 0x0698
120 #define DP0_SRCCTRL 0x06a0
121 #define DP0_SRCCTRL_SCRMBLDIS BIT(13)
122 #define DP0_SRCCTRL_EN810B BIT(12)
123 #define DP0_SRCCTRL_NOTP (0 << 8)
124 #define DP0_SRCCTRL_TP1 (1 << 8)
125 #define DP0_SRCCTRL_TP2 (2 << 8)
126 #define DP0_SRCCTRL_LANESKEW BIT(7)
127 #define DP0_SRCCTRL_SSCG BIT(3)
128 #define DP0_SRCCTRL_LANES_1 (0 << 2)
129 #define DP0_SRCCTRL_LANES_2 (1 << 2)
130 #define DP0_SRCCTRL_BW27 (1 << 1)
131 #define DP0_SRCCTRL_BW162 (0 << 1)
132 #define DP0_SRCCTRL_AUTOCORRECT BIT(0)
133 #define DP0_LTSTAT 0x06d0
134 #define LT_LOOPDONE BIT(13)
135 #define LT_STATUS_MASK (0x1f << 8)
136 #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4)
137 #define LT_INTERLANE_ALIGN_DONE BIT(3)
138 #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS)
139 #define DP0_SNKLTCHGREQ 0x06d4
140 #define DP0_LTLOOPCTRL 0x06d8
141 #define DP0_SNKLTCTRL 0x06e4
144 #define DP_PHY_CTRL 0x0800
145 #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */
146 #define BGREN BIT(25) /* AUX PHY BGR Enable */
147 #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */
148 #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */
149 #define PHY_RDY BIT(16) /* PHY Main Channels Ready */
150 #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */
151 #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */
152 #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */
155 #define DP0_PLLCTRL 0x0900
156 #define DP1_PLLCTRL 0x0904 /* not defined in DS */
157 #define PXL_PLLCTRL 0x0908
158 #define PLLUPDATE BIT(2)
159 #define PLLBYP BIT(1)
161 #define PXL_PLLPARAM 0x0914
162 #define IN_SEL_REFCLK (0 << 14)
163 #define SYS_PLLPARAM 0x0918
164 #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */
165 #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */
166 #define REF_FREQ_26M (2 << 8) /* 26 MHz */
167 #define REF_FREQ_13M (3 << 8) /* 13 MHz */
168 #define SYSCLK_SEL_LSCLK (0 << 4)
169 #define LSCLK_DIV_1 (0 << 0)
170 #define LSCLK_DIV_2 (1 << 0)
173 #define TSTCTL 0x0a00
174 #define PLL_DBG 0x0a04
176 static bool tc_test_pattern;
177 module_param_named(test, tc_test_pattern, bool, 0644);
180 struct drm_dp_link base;
191 struct regmap *regmap;
192 struct drm_dp_aux aux;
194 struct drm_bridge bridge;
195 struct drm_connector connector;
196 struct drm_panel *panel;
199 struct tc_edp_link link;
204 struct drm_display_mode *mode;
209 struct gpio_desc *sd_gpio;
210 struct gpio_desc *reset_gpio;
214 static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
216 return container_of(a, struct tc_data, aux);
219 static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
221 return container_of(b, struct tc_data, bridge);
224 static inline struct tc_data *connector_to_tc(struct drm_connector *c)
226 return container_of(c, struct tc_data, connector);
229 /* Simple macros to avoid repeated error checks */
230 #define tc_write(reg, var) \
232 ret = regmap_write(tc->regmap, reg, var); \
236 #define tc_read(reg, var) \
238 ret = regmap_read(tc->regmap, reg, var); \
243 static inline int tc_poll_timeout(struct regmap *map, unsigned int addr,
244 unsigned int cond_mask,
245 unsigned int cond_value,
246 unsigned long sleep_us, u64 timeout_us)
248 ktime_t timeout = ktime_add_us(ktime_get(), timeout_us);
253 ret = regmap_read(map, addr, &val);
256 if ((val & cond_mask) == cond_value)
258 if (timeout_us && ktime_compare(ktime_get(), timeout) > 0) {
259 ret = regmap_read(map, addr, &val);
263 usleep_range((sleep_us >> 2) + 1, sleep_us);
265 return ret ?: (((val & cond_mask) == cond_value) ? 0 : -ETIMEDOUT);
268 static int tc_aux_wait_busy(struct tc_data *tc, unsigned int timeout_ms)
270 return tc_poll_timeout(tc->regmap, DP0_AUXSTATUS, AUX_BUSY, 0,
271 1000, 1000 * timeout_ms);
274 static int tc_aux_get_status(struct tc_data *tc, u8 *reply)
279 ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &value);
282 if (value & AUX_BUSY) {
283 if (value & AUX_TIMEOUT) {
284 dev_err(tc->dev, "i2c access timeout!\n");
290 *reply = (value & AUX_STATUS_MASK) >> AUX_STATUS_SHIFT;
294 static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
295 struct drm_dp_aux_msg *msg)
297 struct tc_data *tc = aux_to_tc(aux);
298 size_t size = min_t(size_t, 8, msg->size);
299 u8 request = msg->request & ~DP_AUX_I2C_MOT;
300 u8 *buf = msg->buffer;
308 ret = tc_aux_wait_busy(tc, 100);
312 if (request == DP_AUX_I2C_WRITE || request == DP_AUX_NATIVE_WRITE) {
315 if (request == DP_AUX_NATIVE_WRITE)
316 tmp = tmp | (buf[i] << (8 * (i & 0x3)));
318 tmp = (tmp << 8) | buf[i];
320 if (((i % 4) == 0) || (i == size)) {
321 tc_write(DP0_AUXWDATA((i - 1) >> 2), tmp);
325 } else if (request != DP_AUX_I2C_READ &&
326 request != DP_AUX_NATIVE_READ) {
331 tc_write(DP0_AUXADDR, msg->address);
333 tc_write(DP0_AUXCFG0, ((size - 1) << 8) | request);
335 ret = tc_aux_wait_busy(tc, 100);
339 ret = tc_aux_get_status(tc, &msg->reply);
343 if (request == DP_AUX_I2C_READ || request == DP_AUX_NATIVE_READ) {
347 tc_read(DP0_AUXRDATA(i >> 2), &tmp);
359 static const char * const training_pattern1_errors[] = {
363 "Max voltage reached error",
364 "Loop counter expired error",
368 static const char * const training_pattern2_errors[] = {
372 "Clock recovery failed error",
373 "Loop counter expired error",
377 static u32 tc_srcctrl(struct tc_data *tc)
380 * No training pattern, skew lane 1 data by two LSCLK cycles with
381 * respect to lane 0 data, AutoCorrect Mode = 0
383 u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW;
385 if (tc->link.scrambler_dis)
386 reg |= DP0_SRCCTRL_SCRMBLDIS; /* Scrambler Disabled */
387 if (tc->link.coding8b10b)
388 /* Enable 8/10B Encoder (TxData[19:16] not used) */
389 reg |= DP0_SRCCTRL_EN810B;
391 reg |= DP0_SRCCTRL_SSCG; /* Spread Spectrum Enable */
392 if (tc->link.base.num_lanes == 2)
393 reg |= DP0_SRCCTRL_LANES_2; /* Two Main Channel Lanes */
394 if (tc->link.base.rate != 162000)
395 reg |= DP0_SRCCTRL_BW27; /* 2.7 Gbps link */
399 static void tc_wait_pll_lock(struct tc_data *tc)
401 /* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
402 usleep_range(3000, 6000);
405 static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
408 int i_pre, best_pre = 1;
409 int i_post, best_post = 1;
410 int div, best_div = 1;
411 int mul, best_mul = 1;
412 int delta, best_delta;
413 int ext_div[] = {1, 2, 3, 5, 7};
414 int best_pixelclock = 0;
417 dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
419 best_delta = pixelclock;
420 /* Loop over all possible ext_divs, skipping invalid configurations */
421 for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
423 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
424 * We don't allow any refclk > 200 MHz, only check lower bounds.
426 if (refclk / ext_div[i_pre] < 1000000)
428 for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
429 for (div = 1; div <= 16; div++) {
433 tmp = pixelclock * ext_div[i_pre] *
434 ext_div[i_post] * div;
439 if ((mul < 1) || (mul > 128))
442 clk = (refclk / ext_div[i_pre] / div) * mul;
444 * refclk * mul / (ext_pre_div * pre_div)
445 * should be in the 150 to 650 MHz range
447 if ((clk > 650000000) || (clk < 150000000))
450 clk = clk / ext_div[i_post];
451 delta = clk - pixelclock;
453 if (abs(delta) < abs(best_delta)) {
459 best_pixelclock = clk;
464 if (best_pixelclock == 0) {
465 dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
470 dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
472 dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
473 ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
475 /* if VCO >= 300 MHz */
476 if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
484 /* Power up PLL and switch to bypass */
485 tc_write(PXL_PLLCTRL, PLLBYP | PLLEN);
487 tc_write(PXL_PLLPARAM,
488 (vco_hi << 24) | /* For PLL VCO >= 300 MHz = 1 */
489 (ext_div[best_pre] << 20) | /* External Pre-divider */
490 (ext_div[best_post] << 16) | /* External Post-divider */
491 IN_SEL_REFCLK | /* Use RefClk as PLL input */
492 (best_div << 8) | /* Divider for PLL RefClk */
493 (best_mul << 0)); /* Multiplier for PLL */
495 /* Force PLL parameter update and disable bypass */
496 tc_write(PXL_PLLCTRL, PLLUPDATE | PLLEN);
498 tc_wait_pll_lock(tc);
505 static int tc_pxl_pll_dis(struct tc_data *tc)
507 /* Enable PLL bypass, power down PLL */
508 return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
511 static int tc_stream_clock_calc(struct tc_data *tc)
515 * If the Stream clock and Link Symbol clock are
516 * asynchronous with each other, the value of M changes over
517 * time. This way of generating link clock and stream
518 * clock is called Asynchronous Clock mode. The value M
519 * must change while the value N stays constant. The
520 * value of N in this Asynchronous Clock mode must be set
523 * LSCLK = 1/10 of high speed link clock
525 * f_STRMCLK = M/N * f_LSCLK
526 * M/N = f_STRMCLK / f_LSCLK
529 tc_write(DP0_VIDMNGEN1, 32768);
536 static int tc_aux_link_setup(struct tc_data *tc)
542 rate = clk_get_rate(tc->refclk);
545 value = REF_FREQ_38M4;
548 value = REF_FREQ_26M;
551 value = REF_FREQ_19M2;
554 value = REF_FREQ_13M;
557 dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
561 /* Setup DP-PHY / PLL */
562 value |= SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
563 tc_write(SYS_PLLPARAM, value);
565 tc_write(DP_PHY_CTRL, BGREN | PWR_SW_EN | BIT(2) | PHY_A0_EN);
568 * Initially PLLs are in bypass. Force PLL parameter update,
569 * disable PLL bypass, enable PLL
571 tc_write(DP0_PLLCTRL, PLLUPDATE | PLLEN);
572 tc_wait_pll_lock(tc);
574 tc_write(DP1_PLLCTRL, PLLUPDATE | PLLEN);
575 tc_wait_pll_lock(tc);
577 ret = tc_poll_timeout(tc->regmap, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1,
579 if (ret == -ETIMEDOUT) {
580 dev_err(tc->dev, "Timeout waiting for PHY to become ready");
586 tc_write(DP0_AUXCFG1, AUX_RX_FILTER_EN |
587 (0x06 << 8) | /* Aux Bit Period Calculator Threshold */
588 (0x3f << 0)); /* Aux Response Timeout Timer */
592 dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
596 static int tc_get_display_props(struct tc_data *tc)
602 /* Read DP Rx Link Capability */
603 ret = drm_dp_link_probe(&tc->aux, &tc->link.base);
606 if (tc->link.base.rate != 162000 && tc->link.base.rate != 270000) {
607 dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
608 tc->link.base.rate = 270000;
611 if (tc->link.base.num_lanes > 2) {
612 dev_dbg(tc->dev, "Falling to 2 lanes\n");
613 tc->link.base.num_lanes = 2;
616 ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, tmp);
619 tc->link.spread = tmp[0] & BIT(0); /* 0.5% down spread */
621 ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, tmp);
624 tc->link.coding8b10b = tmp[0] & BIT(0);
625 tc->link.scrambler_dis = 0;
627 ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, tmp);
630 tc->link.assr = tmp[0] & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
632 dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
633 tc->link.base.revision >> 4, tc->link.base.revision & 0x0f,
634 (tc->link.base.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
635 tc->link.base.num_lanes,
636 (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ?
637 "enhanced" : "non-enhanced");
638 dev_dbg(tc->dev, "ANSI 8B/10B: %d\n", tc->link.coding8b10b);
639 dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
640 tc->link.assr, tc->assr);
645 dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
649 static int tc_set_video_mode(struct tc_data *tc, struct drm_display_mode *mode)
655 int left_margin = mode->htotal - mode->hsync_end;
656 int right_margin = mode->hsync_start - mode->hdisplay;
657 int hsync_len = mode->hsync_end - mode->hsync_start;
658 int upper_margin = mode->vtotal - mode->vsync_end;
659 int lower_margin = mode->vsync_start - mode->vdisplay;
660 int vsync_len = mode->vsync_end - mode->vsync_start;
663 * Recommended maximum number of symbols transferred in a transfer unit:
664 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
665 * (output active video bandwidth in bytes))
666 * Must be less than tu_size.
668 max_tu_symbol = TU_SIZE_RECOMMENDED - 1;
670 dev_dbg(tc->dev, "set mode %dx%d\n",
671 mode->hdisplay, mode->vdisplay);
672 dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
673 left_margin, right_margin, hsync_len);
674 dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
675 upper_margin, lower_margin, vsync_len);
676 dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
681 * datasheet is not clear of vsdelay in case of DPI
682 * assume we do not need any delay when DPI is a source of
685 tc_write(VPCTRL0, (0 << 20) /* VSDELAY */ |
686 OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
687 tc_write(HTIM01, (ALIGN(left_margin, 2) << 16) | /* H back porch */
688 (ALIGN(hsync_len, 2) << 0)); /* Hsync */
689 tc_write(HTIM02, (ALIGN(right_margin, 2) << 16) | /* H front porch */
690 (ALIGN(mode->hdisplay, 2) << 0)); /* width */
691 tc_write(VTIM01, (upper_margin << 16) | /* V back porch */
692 (vsync_len << 0)); /* Vsync */
693 tc_write(VTIM02, (lower_margin << 16) | /* V front porch */
694 (mode->vdisplay << 0)); /* height */
695 tc_write(VFUEN0, VFUEN); /* update settings */
697 /* Test pattern settings */
699 (120 << 24) | /* Red Color component value */
700 (20 << 16) | /* Green Color component value */
701 (99 << 8) | /* Blue Color component value */
702 (1 << 4) | /* Enable I2C Filter */
703 (2 << 0) | /* Color bar Mode */
706 /* DP Main Stream Attributes */
707 vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
708 tc_write(DP0_VIDSYNCDELAY,
709 (max_tu_symbol << 16) | /* thresh_dly */
710 (vid_sync_dly << 0));
712 tc_write(DP0_TOTALVAL, (mode->vtotal << 16) | (mode->htotal));
714 tc_write(DP0_STARTVAL,
715 ((upper_margin + vsync_len) << 16) |
716 ((left_margin + hsync_len) << 0));
718 tc_write(DP0_ACTIVEVAL, (mode->vdisplay << 16) | (mode->hdisplay));
720 tc_write(DP0_SYNCVAL, (vsync_len << 16) | (hsync_len << 0));
722 tc_write(DPIPXLFMT, VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
723 DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 | DPI_BPP_RGB888);
725 tc_write(DP0_MISC, (max_tu_symbol << 23) | (TU_SIZE_RECOMMENDED << 16) |
733 static int tc_link_training(struct tc_data *tc, int pattern)
735 const char * const *errors;
736 u32 srcctrl = tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
737 DP0_SRCCTRL_AUTOCORRECT;
743 if (pattern == DP_TRAINING_PATTERN_1) {
744 srcctrl |= DP0_SRCCTRL_TP1;
745 errors = training_pattern1_errors;
747 srcctrl |= DP0_SRCCTRL_TP2;
748 errors = training_pattern2_errors;
751 /* Set DPCD 0x102 for Training Part 1 or 2 */
752 tc_write(DP0_SNKLTCTRL, DP_LINK_SCRAMBLING_DISABLE | pattern);
754 tc_write(DP0_LTLOOPCTRL,
755 (0x0f << 28) | /* Defer Iteration Count */
756 (0x0f << 24) | /* Loop Iteration Count */
757 (0x0d << 0)); /* Loop Timer Delay */
761 /* Set DP0 Training Pattern */
762 tc_write(DP0_SRCCTRL, srcctrl);
764 /* Enable DP0 to start Link Training */
765 tc_write(DP0CTL, DP_EN);
770 tc_read(DP0_LTSTAT, &value);
772 } while ((!(value & LT_LOOPDONE)) && (--timeout));
774 dev_err(tc->dev, "Link training timeout!\n");
776 int pattern = (value >> 11) & 0x3;
777 int error = (value >> 8) & 0x7;
780 "Link training phase %d done after %d uS: %s\n",
781 pattern, 1000 - timeout, errors[error]);
782 if (pattern == DP_TRAINING_PATTERN_1 && error == 0)
784 if (pattern == DP_TRAINING_PATTERN_2) {
785 value &= LT_CHANNEL1_EQ_BITS |
786 LT_INTERLANE_ALIGN_DONE |
788 /* in case of two lanes */
789 if ((tc->link.base.num_lanes == 2) &&
790 (value == (LT_CHANNEL1_EQ_BITS |
791 LT_INTERLANE_ALIGN_DONE |
792 LT_CHANNEL0_EQ_BITS)))
794 /* in case of one line */
795 if ((tc->link.base.num_lanes == 1) &&
796 (value == (LT_INTERLANE_ALIGN_DONE |
797 LT_CHANNEL0_EQ_BITS)))
803 usleep_range(10, 20);
806 dev_err(tc->dev, "Failed to finish training phase %d\n",
815 static int tc_main_link_setup(struct tc_data *tc)
817 struct drm_dp_aux *aux = &tc->aux;
818 struct device *dev = tc->dev;
826 /* display mode should be set at this point */
830 /* from excel file - DP0_SrcCtrl */
831 tc_write(DP0_SRCCTRL, DP0_SRCCTRL_SCRMBLDIS | DP0_SRCCTRL_EN810B |
832 DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_LANES_2 |
833 DP0_SRCCTRL_BW27 | DP0_SRCCTRL_AUTOCORRECT);
834 /* from excel file - DP1_SrcCtrl */
835 tc_write(0x07a0, 0x00003083);
837 rate = clk_get_rate(tc->refclk);
840 value = REF_FREQ_38M4;
843 value = REF_FREQ_26M;
846 value = REF_FREQ_19M2;
849 value = REF_FREQ_13M;
854 value |= SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
855 tc_write(SYS_PLLPARAM, value);
856 /* Setup Main Link */
857 dp_phy_ctrl = BGREN | PWR_SW_EN | BIT(2) | PHY_A0_EN | PHY_M0_EN;
858 tc_write(DP_PHY_CTRL, dp_phy_ctrl);
862 tc_write(DP0_PLLCTRL, PLLUPDATE | PLLEN);
863 tc_wait_pll_lock(tc);
865 tc_write(DP1_PLLCTRL, PLLUPDATE | PLLEN);
866 tc_wait_pll_lock(tc);
869 if (tc_test_pattern) {
870 ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
871 1000 * tc->mode->clock);
876 /* Reset/Enable Main Links */
877 dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
878 tc_write(DP_PHY_CTRL, dp_phy_ctrl);
879 usleep_range(100, 200);
880 dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
881 tc_write(DP_PHY_CTRL, dp_phy_ctrl);
885 tc_read(DP_PHY_CTRL, &value);
887 } while ((!(value & PHY_RDY)) && (--timeout));
890 dev_err(dev, "timeout waiting for phy become ready");
894 /* Set misc: 8 bits per color */
895 ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
901 * on TC358767 side ASSR configured through strap pin
902 * seems there is no way to change this setting from SW
904 * check is tc configured for same mode
906 if (tc->assr != tc->link.assr) {
907 dev_dbg(dev, "Trying to set display to ASSR: %d\n",
909 /* try to set ASSR on display side */
911 ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
915 ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
919 if (tmp[0] != tc->assr) {
920 dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
922 /* trying with disabled scrambler */
923 tc->link.scrambler_dis = 1;
927 /* Setup Link & DPRx Config for Training */
928 ret = drm_dp_link_configure(aux, &tc->link.base);
932 /* DOWNSPREAD_CTRL */
933 tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
934 /* MAIN_LINK_CHANNEL_CODING_SET */
935 tmp[1] = tc->link.coding8b10b ? DP_SET_ANSI_8B10B : 0x00;
936 ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
940 ret = tc_link_training(tc, DP_TRAINING_PATTERN_1);
944 ret = tc_link_training(tc, DP_TRAINING_PATTERN_2);
948 /* Clear DPCD 0x102 */
949 /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
950 tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
951 ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
955 /* Clear Training Pattern, set AutoCorrect Mode = 1 */
956 tc_write(DP0_SRCCTRL, tc_srcctrl(tc) | DP0_SRCCTRL_AUTOCORRECT);
962 /* Read DPCD 0x202-0x207 */
963 ret = drm_dp_dpcd_read_link_status(aux, tmp + 2);
966 } while ((--timeout) &&
967 !(drm_dp_channel_eq_ok(tmp + 2, tc->link.base.num_lanes)));
970 /* Read DPCD 0x200-0x201 */
971 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT, tmp, 2);
974 dev_err(dev, "channel(s) EQ not ok\n");
975 dev_info(dev, "0x0200 SINK_COUNT: 0x%02x\n", tmp[0]);
976 dev_info(dev, "0x0201 DEVICE_SERVICE_IRQ_VECTOR: 0x%02x\n",
978 dev_info(dev, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp[2]);
979 dev_info(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n",
981 dev_info(dev, "0x0205 SINK_STATUS: 0x%02x\n", tmp[5]);
982 dev_info(dev, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n",
988 ret = tc_set_video_mode(tc, tc->mode);
993 ret = tc_stream_clock_calc(tc);
999 dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
1002 dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
1007 static int tc_main_link_stream(struct tc_data *tc, int state)
1012 dev_dbg(tc->dev, "stream: %d\n", state);
1015 value = VID_MN_GEN | DP_EN;
1016 if (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
1018 tc_write(DP0CTL, value);
1020 * VID_EN assertion should be delayed by at least N * LSCLK
1021 * cycles from the time VID_MN_GEN is enabled in order to
1022 * generate stable values for VID_M. LSCLK is 270 MHz or
1023 * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(),
1024 * so a delay of at least 203 us should suffice.
1026 usleep_range(500, 1000);
1028 tc_write(DP0CTL, value);
1029 /* Set input interface */
1030 value = DP0_AUDSRC_NO_INPUT;
1031 if (tc_test_pattern)
1032 value |= DP0_VIDSRC_COLOR_BAR;
1034 value |= DP0_VIDSRC_DPI_RX;
1035 tc_write(SYSCTRL, value);
1037 tc_write(DP0CTL, 0);
1045 static void tc_bridge_pre_enable(struct drm_bridge *bridge)
1047 struct tc_data *tc = bridge_to_tc(bridge);
1049 drm_panel_prepare(tc->panel);
1052 static void tc_bridge_enable(struct drm_bridge *bridge)
1054 struct tc_data *tc = bridge_to_tc(bridge);
1057 ret = tc_main_link_setup(tc);
1059 dev_err(tc->dev, "main link setup error: %d\n", ret);
1063 ret = tc_main_link_stream(tc, 1);
1065 dev_err(tc->dev, "main link stream start error: %d\n", ret);
1069 drm_panel_enable(tc->panel);
1072 static void tc_bridge_disable(struct drm_bridge *bridge)
1074 struct tc_data *tc = bridge_to_tc(bridge);
1077 drm_panel_disable(tc->panel);
1079 ret = tc_main_link_stream(tc, 0);
1081 dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1084 static void tc_bridge_post_disable(struct drm_bridge *bridge)
1086 struct tc_data *tc = bridge_to_tc(bridge);
1088 drm_panel_unprepare(tc->panel);
1091 static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
1092 const struct drm_display_mode *mode,
1093 struct drm_display_mode *adj)
1095 /* Fixup sync polarities, both hsync and vsync are active low */
1096 adj->flags = mode->flags;
1097 adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
1098 adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
1103 static int tc_connector_mode_valid(struct drm_connector *connector,
1104 struct drm_display_mode *mode)
1106 /* DPI interface clock limitation: upto 154 MHz */
1107 if (mode->clock > 154000)
1108 return MODE_CLOCK_HIGH;
1113 static void tc_bridge_mode_set(struct drm_bridge *bridge,
1114 struct drm_display_mode *mode,
1115 struct drm_display_mode *adj)
1117 struct tc_data *tc = bridge_to_tc(bridge);
1122 static int tc_connector_get_modes(struct drm_connector *connector)
1124 struct tc_data *tc = connector_to_tc(connector);
1128 if (tc->panel && tc->panel->funcs && tc->panel->funcs->get_modes) {
1129 count = tc->panel->funcs->get_modes(tc->panel);
1134 edid = drm_get_edid(connector, &tc->aux.ddc);
1141 drm_mode_connector_update_edid_property(connector, edid);
1142 count = drm_add_edid_modes(connector, edid);
1147 static void tc_connector_set_polling(struct tc_data *tc,
1148 struct drm_connector *connector)
1150 /* TODO: add support for HPD */
1151 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1152 DRM_CONNECTOR_POLL_DISCONNECT;
1155 static struct drm_encoder *
1156 tc_connector_best_encoder(struct drm_connector *connector)
1158 struct tc_data *tc = connector_to_tc(connector);
1160 return tc->bridge.encoder;
1163 static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
1164 .get_modes = tc_connector_get_modes,
1165 .mode_valid = tc_connector_mode_valid,
1166 .best_encoder = tc_connector_best_encoder,
1169 static const struct drm_connector_funcs tc_connector_funcs = {
1170 .fill_modes = drm_helper_probe_single_connector_modes,
1171 .destroy = drm_connector_cleanup,
1172 .reset = drm_atomic_helper_connector_reset,
1173 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1174 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1177 static int tc_bridge_attach(struct drm_bridge *bridge)
1179 u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
1180 struct tc_data *tc = bridge_to_tc(bridge);
1181 struct drm_device *drm = bridge->dev;
1184 /* Create eDP connector */
1185 drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
1186 ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs,
1187 DRM_MODE_CONNECTOR_eDP);
1192 drm_panel_attach(tc->panel, &tc->connector);
1194 drm_display_info_set_bus_formats(&tc->connector.display_info,
1196 drm_mode_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
1201 static const struct drm_bridge_funcs tc_bridge_funcs = {
1202 .attach = tc_bridge_attach,
1203 .mode_set = tc_bridge_mode_set,
1204 .pre_enable = tc_bridge_pre_enable,
1205 .enable = tc_bridge_enable,
1206 .disable = tc_bridge_disable,
1207 .post_disable = tc_bridge_post_disable,
1208 .mode_fixup = tc_bridge_mode_fixup,
1211 static bool tc_readable_reg(struct device *dev, unsigned int reg)
1213 return reg != SYSCTRL;
1216 static const struct regmap_range tc_volatile_ranges[] = {
1217 regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
1218 regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
1219 regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
1220 regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
1221 regmap_reg_range(VFUEN0, VFUEN0),
1224 static const struct regmap_access_table tc_volatile_table = {
1225 .yes_ranges = tc_volatile_ranges,
1226 .n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
1229 static bool tc_writeable_reg(struct device *dev, unsigned int reg)
1231 return (reg != TC_IDREG) &&
1232 (reg != DP0_LTSTAT) &&
1233 (reg != DP0_SNKLTCHGREQ);
1236 static const struct regmap_config tc_regmap_config = {
1241 .max_register = PLL_DBG,
1242 .cache_type = REGCACHE_RBTREE,
1243 .readable_reg = tc_readable_reg,
1244 .volatile_table = &tc_volatile_table,
1245 .writeable_reg = tc_writeable_reg,
1246 .reg_format_endian = REGMAP_ENDIAN_BIG,
1247 .val_format_endian = REGMAP_ENDIAN_LITTLE,
1250 static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
1252 struct device *dev = &client->dev;
1256 tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
1262 /* port@2 is the output port */
1263 ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &tc->panel, NULL);
1264 if (ret && ret != -ENODEV)
1267 /* Shut down GPIO is optional */
1268 tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
1269 if (IS_ERR(tc->sd_gpio))
1270 return PTR_ERR(tc->sd_gpio);
1273 gpiod_set_value_cansleep(tc->sd_gpio, 0);
1274 usleep_range(5000, 10000);
1277 /* Reset GPIO is optional */
1278 tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
1279 if (IS_ERR(tc->reset_gpio))
1280 return PTR_ERR(tc->reset_gpio);
1282 if (tc->reset_gpio) {
1283 gpiod_set_value_cansleep(tc->reset_gpio, 1);
1284 usleep_range(5000, 10000);
1287 tc->refclk = devm_clk_get(dev, "ref");
1288 if (IS_ERR(tc->refclk)) {
1289 ret = PTR_ERR(tc->refclk);
1290 dev_err(dev, "Failed to get refclk: %d\n", ret);
1294 tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
1295 if (IS_ERR(tc->regmap)) {
1296 ret = PTR_ERR(tc->regmap);
1297 dev_err(dev, "Failed to initialize regmap: %d\n", ret);
1301 ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
1303 dev_err(tc->dev, "can not read device ID: %d\n", ret);
1307 if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
1308 dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
1312 tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
1314 ret = tc_aux_link_setup(tc);
1318 /* Register DP AUX channel */
1319 tc->aux.name = "TC358767 AUX i2c adapter";
1320 tc->aux.dev = tc->dev;
1321 tc->aux.transfer = tc_aux_transfer;
1322 ret = drm_dp_aux_register(&tc->aux);
1326 ret = tc_get_display_props(tc);
1328 goto err_unregister_aux;
1330 tc_connector_set_polling(tc, &tc->connector);
1332 tc->bridge.funcs = &tc_bridge_funcs;
1333 tc->bridge.of_node = dev->of_node;
1334 drm_bridge_add(&tc->bridge);
1336 i2c_set_clientdata(client, tc);
1340 drm_dp_aux_unregister(&tc->aux);
1344 static int tc_remove(struct i2c_client *client)
1346 struct tc_data *tc = i2c_get_clientdata(client);
1348 drm_bridge_remove(&tc->bridge);
1349 drm_dp_aux_unregister(&tc->aux);
1356 static const struct i2c_device_id tc358767_i2c_ids[] = {
1360 MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
1362 static const struct of_device_id tc358767_of_ids[] = {
1363 { .compatible = "toshiba,tc358767", },
1366 MODULE_DEVICE_TABLE(of, tc358767_of_ids);
1368 static struct i2c_driver tc358767_driver = {
1371 .of_match_table = tc358767_of_ids,
1373 .id_table = tc358767_i2c_ids,
1375 .remove = tc_remove,
1377 module_i2c_driver(tc358767_driver);
1380 MODULE_DESCRIPTION("tc358767 eDP encoder driver");
1381 MODULE_LICENSE("GPL");