1 // SPDX-License-Identifier: GPL-2.0+
3 * Rockchip AXI PCIe host controller driver
5 * Copyright (c) 2016 Rockchip, Inc.
10 * Bits taken from Synopsys DesignWare Host controller driver and
11 * ARM PCI Host generic driver.
14 #include <linux/bitrev.h>
15 #include <linux/clk.h>
16 #include <linux/delay.h>
17 #include <linux/gpio/consumer.h>
18 #include <linux/init.h>
19 #include <linux/interrupt.h>
20 #include <linux/iopoll.h>
21 #include <linux/irq.h>
22 #include <linux/irqchip/chained_irq.h>
23 #include <linux/irqdomain.h>
24 #include <linux/kernel.h>
25 #include <linux/mfd/syscon.h>
26 #include <linux/module.h>
27 #include <linux/of_address.h>
28 #include <linux/of_device.h>
29 #include <linux/of_pci.h>
30 #include <linux/of_platform.h>
31 #include <linux/of_irq.h>
32 #include <linux/pci.h>
33 #include <linux/pci_ids.h>
34 #include <linux/phy/phy.h>
35 #include <linux/platform_device.h>
36 #include <linux/reset.h>
37 #include <linux/regmap.h>
40 #include "pcie-rockchip.h"
42 static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
46 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
47 status |= (PCI_EXP_LNKCTL_LBMIE | PCI_EXP_LNKCTL_LABIE);
48 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
51 static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
55 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
56 status |= (PCI_EXP_LNKSTA_LBMS | PCI_EXP_LNKSTA_LABS) << 16;
57 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
60 static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
64 /* Update Tx credit maximum update interval */
65 val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
66 val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
67 val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
68 rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
71 static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
72 struct pci_bus *bus, int dev)
75 * Access only one slot on each root port.
76 * Do not read more than one device on the bus directly attached
77 * to RC's downstream side.
79 if (pci_is_root_bus(bus) || pci_is_root_bus(bus->parent))
85 static u8 rockchip_pcie_lane_map(struct rockchip_pcie *rockchip)
90 if (rockchip->legacy_phy)
91 return GENMASK(MAX_LANE_NUM - 1, 0);
93 val = rockchip_pcie_read(rockchip, PCIE_CORE_LANE_MAP);
94 map = val & PCIE_CORE_LANE_MAP_MASK;
96 /* The link may be using a reverse-indexed mapping. */
97 if (val & PCIE_CORE_LANE_MAP_REVERSE)
98 map = bitrev8(map) >> 4;
103 static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
104 int where, int size, u32 *val)
108 addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + where;
110 if (!IS_ALIGNED((uintptr_t)addr, size)) {
112 return PCIBIOS_BAD_REGISTER_NUMBER;
117 } else if (size == 2) {
119 } else if (size == 1) {
123 return PCIBIOS_BAD_REGISTER_NUMBER;
125 return PCIBIOS_SUCCESSFUL;
128 static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
129 int where, int size, u32 val)
131 u32 mask, tmp, offset;
134 offset = where & ~0x3;
135 addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + offset;
139 return PCIBIOS_SUCCESSFUL;
142 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
145 * N.B. This read/modify/write isn't safe in general because it can
146 * corrupt RW1C bits in adjacent registers. But the hardware
147 * doesn't support smaller writes.
149 tmp = readl(addr) & mask;
150 tmp |= val << ((where & 0x3) * 8);
153 return PCIBIOS_SUCCESSFUL;
156 static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
157 struct pci_bus *bus, u32 devfn,
158 int where, int size, u32 *val)
162 addr = rockchip->reg_base + PCIE_ECAM_OFFSET(bus->number, devfn, where);
164 if (!IS_ALIGNED((uintptr_t)addr, size)) {
166 return PCIBIOS_BAD_REGISTER_NUMBER;
169 if (pci_is_root_bus(bus->parent))
170 rockchip_pcie_cfg_configuration_accesses(rockchip,
171 AXI_WRAPPER_TYPE0_CFG);
173 rockchip_pcie_cfg_configuration_accesses(rockchip,
174 AXI_WRAPPER_TYPE1_CFG);
178 } else if (size == 2) {
180 } else if (size == 1) {
184 return PCIBIOS_BAD_REGISTER_NUMBER;
186 return PCIBIOS_SUCCESSFUL;
189 static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
190 struct pci_bus *bus, u32 devfn,
191 int where, int size, u32 val)
195 addr = rockchip->reg_base + PCIE_ECAM_OFFSET(bus->number, devfn, where);
197 if (!IS_ALIGNED((uintptr_t)addr, size))
198 return PCIBIOS_BAD_REGISTER_NUMBER;
200 if (pci_is_root_bus(bus->parent))
201 rockchip_pcie_cfg_configuration_accesses(rockchip,
202 AXI_WRAPPER_TYPE0_CFG);
204 rockchip_pcie_cfg_configuration_accesses(rockchip,
205 AXI_WRAPPER_TYPE1_CFG);
214 return PCIBIOS_BAD_REGISTER_NUMBER;
216 return PCIBIOS_SUCCESSFUL;
219 static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
222 struct rockchip_pcie *rockchip = bus->sysdata;
224 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
225 return PCIBIOS_DEVICE_NOT_FOUND;
227 if (pci_is_root_bus(bus))
228 return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
230 return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size,
234 static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
235 int where, int size, u32 val)
237 struct rockchip_pcie *rockchip = bus->sysdata;
239 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
240 return PCIBIOS_DEVICE_NOT_FOUND;
242 if (pci_is_root_bus(bus))
243 return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
245 return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size,
249 static struct pci_ops rockchip_pcie_ops = {
250 .read = rockchip_pcie_rd_conf,
251 .write = rockchip_pcie_wr_conf,
254 static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
257 u32 status, scale, power;
259 if (IS_ERR(rockchip->vpcie3v3))
263 * Set RC's captured slot power limit and scale if
264 * vpcie3v3 available. The default values are both zero
265 * which means the software should set these two according
266 * to the actual power supply.
268 curr = regulator_get_current_limit(rockchip->vpcie3v3);
272 scale = 3; /* 0.001x */
273 curr = curr / 1000; /* convert to mA */
274 power = (curr * 3300) / 1000; /* milliwatt */
275 while (power > PCIE_RC_CONFIG_DCR_CSPL_LIMIT) {
277 dev_warn(rockchip->dev, "invalid power supply\n");
284 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCR);
285 status |= (power << PCIE_RC_CONFIG_DCR_CSPL_SHIFT) |
286 (scale << PCIE_RC_CONFIG_DCR_CPLS_SHIFT);
287 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCR);
291 * rockchip_pcie_host_init_port - Initialize hardware
292 * @rockchip: PCIe port information
294 static int rockchip_pcie_host_init_port(struct rockchip_pcie *rockchip)
296 struct device *dev = rockchip->dev;
297 int err, i = MAX_LANE_NUM;
300 gpiod_set_value_cansleep(rockchip->ep_gpio, 0);
302 err = rockchip_pcie_init_port(rockchip);
306 /* Fix the transmitted FTS count desired to exit from L0s. */
307 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
308 status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
309 (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
310 rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
312 rockchip_pcie_set_power_limit(rockchip);
314 /* Set RC's clock architecture as common clock */
315 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
316 status |= PCI_EXP_LNKSTA_SLC << 16;
317 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
319 /* Set RC's RCB to 128 */
320 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
321 status |= PCI_EXP_LNKCTL_RCB;
322 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
324 /* Enable Gen1 training */
325 rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
328 gpiod_set_value_cansleep(rockchip->ep_gpio, 1);
330 /* 500ms timeout value should be enough for Gen1/2 training */
331 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
332 status, PCIE_LINK_UP(status), 20,
333 500 * USEC_PER_MSEC);
335 dev_err(dev, "PCIe link training gen1 timeout!\n");
336 goto err_power_off_phy;
339 if (rockchip->link_gen == 2) {
341 * Enable retrain for gen2. This should be configured only after
344 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
345 status |= PCI_EXP_LNKCTL_RL;
346 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
348 err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL,
349 status, PCIE_LINK_IS_GEN2(status), 20,
350 500 * USEC_PER_MSEC);
352 dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
355 /* Check the final link width from negotiated lane counter from MGMT */
356 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
357 status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
358 PCIE_CORE_PL_CONF_LANE_SHIFT);
359 dev_dbg(dev, "current link width is x%d\n", status);
361 /* Power off unused lane(s) */
362 rockchip->lanes_map = rockchip_pcie_lane_map(rockchip);
363 for (i = 0; i < MAX_LANE_NUM; i++) {
364 if (!(rockchip->lanes_map & BIT(i))) {
365 dev_dbg(dev, "idling lane %d\n", i);
366 phy_power_off(rockchip->phys[i]);
370 rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
371 PCIE_CORE_CONFIG_VENDOR);
372 rockchip_pcie_write(rockchip,
373 PCI_CLASS_BRIDGE_PCI_NORMAL << 8,
374 PCIE_RC_CONFIG_RID_CCR);
376 /* Clear THP cap's next cap pointer to remove L1 substate cap */
377 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_THP_CAP);
378 status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
379 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_THP_CAP);
381 /* Clear L0s from RC's link cap */
382 if (of_property_read_bool(dev->of_node, "aspm-no-l0s")) {
383 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LINK_CAP);
384 status &= ~PCIE_RC_CONFIG_LINK_CAP_L0S;
385 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LINK_CAP);
388 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCSR);
389 status &= ~PCIE_RC_CONFIG_DCSR_MPS_MASK;
390 status |= PCIE_RC_CONFIG_DCSR_MPS_256;
391 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCSR);
396 phy_power_off(rockchip->phys[i]);
399 phy_exit(rockchip->phys[i]);
403 static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
405 struct rockchip_pcie *rockchip = arg;
406 struct device *dev = rockchip->dev;
410 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
411 if (reg & PCIE_CLIENT_INT_LOCAL) {
412 dev_dbg(dev, "local interrupt received\n");
413 sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
414 if (sub_reg & PCIE_CORE_INT_PRFPE)
415 dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
417 if (sub_reg & PCIE_CORE_INT_CRFPE)
418 dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
420 if (sub_reg & PCIE_CORE_INT_RRPE)
421 dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
423 if (sub_reg & PCIE_CORE_INT_PRFO)
424 dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
426 if (sub_reg & PCIE_CORE_INT_CRFO)
427 dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
429 if (sub_reg & PCIE_CORE_INT_RT)
430 dev_dbg(dev, "replay timer timed out\n");
432 if (sub_reg & PCIE_CORE_INT_RTR)
433 dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
435 if (sub_reg & PCIE_CORE_INT_PE)
436 dev_dbg(dev, "phy error detected on receive side\n");
438 if (sub_reg & PCIE_CORE_INT_MTR)
439 dev_dbg(dev, "malformed TLP received from the link\n");
441 if (sub_reg & PCIE_CORE_INT_UCR)
442 dev_dbg(dev, "malformed TLP received from the link\n");
444 if (sub_reg & PCIE_CORE_INT_FCE)
445 dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
447 if (sub_reg & PCIE_CORE_INT_CT)
448 dev_dbg(dev, "a request timed out waiting for completion\n");
450 if (sub_reg & PCIE_CORE_INT_UTC)
451 dev_dbg(dev, "unmapped TC error\n");
453 if (sub_reg & PCIE_CORE_INT_MMVC)
454 dev_dbg(dev, "MSI mask register changes\n");
456 rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
457 } else if (reg & PCIE_CLIENT_INT_PHY) {
458 dev_dbg(dev, "phy link changes\n");
459 rockchip_pcie_update_txcredit_mui(rockchip);
460 rockchip_pcie_clr_bw_int(rockchip);
463 rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
464 PCIE_CLIENT_INT_STATUS);
469 static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
471 struct rockchip_pcie *rockchip = arg;
472 struct device *dev = rockchip->dev;
475 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
476 if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
477 dev_dbg(dev, "legacy done interrupt received\n");
479 if (reg & PCIE_CLIENT_INT_MSG)
480 dev_dbg(dev, "message done interrupt received\n");
482 if (reg & PCIE_CLIENT_INT_HOT_RST)
483 dev_dbg(dev, "hot reset interrupt received\n");
485 if (reg & PCIE_CLIENT_INT_DPA)
486 dev_dbg(dev, "dpa interrupt received\n");
488 if (reg & PCIE_CLIENT_INT_FATAL_ERR)
489 dev_dbg(dev, "fatal error interrupt received\n");
491 if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
492 dev_dbg(dev, "no fatal error interrupt received\n");
494 if (reg & PCIE_CLIENT_INT_CORR_ERR)
495 dev_dbg(dev, "correctable error interrupt received\n");
497 if (reg & PCIE_CLIENT_INT_PHY)
498 dev_dbg(dev, "phy interrupt received\n");
500 rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
501 PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
502 PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
503 PCIE_CLIENT_INT_NFATAL_ERR |
504 PCIE_CLIENT_INT_CORR_ERR |
505 PCIE_CLIENT_INT_PHY),
506 PCIE_CLIENT_INT_STATUS);
511 static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
513 struct irq_chip *chip = irq_desc_get_chip(desc);
514 struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
515 struct device *dev = rockchip->dev;
520 chained_irq_enter(chip, desc);
522 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
523 reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
526 hwirq = ffs(reg) - 1;
529 ret = generic_handle_domain_irq(rockchip->irq_domain, hwirq);
531 dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
534 chained_irq_exit(chip, desc);
537 static int rockchip_pcie_setup_irq(struct rockchip_pcie *rockchip)
540 struct device *dev = rockchip->dev;
541 struct platform_device *pdev = to_platform_device(dev);
543 irq = platform_get_irq_byname(pdev, "sys");
547 err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
548 IRQF_SHARED, "pcie-sys", rockchip);
550 dev_err(dev, "failed to request PCIe subsystem IRQ\n");
554 irq = platform_get_irq_byname(pdev, "legacy");
558 irq_set_chained_handler_and_data(irq,
559 rockchip_pcie_legacy_int_handler,
562 irq = platform_get_irq_byname(pdev, "client");
566 err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
567 IRQF_SHARED, "pcie-client", rockchip);
569 dev_err(dev, "failed to request PCIe client IRQ\n");
577 * rockchip_pcie_parse_host_dt - Parse Device Tree
578 * @rockchip: PCIe port information
580 * Return: '0' on success and error value on failure
582 static int rockchip_pcie_parse_host_dt(struct rockchip_pcie *rockchip)
584 struct device *dev = rockchip->dev;
587 err = rockchip_pcie_parse_dt(rockchip);
591 rockchip->vpcie12v = devm_regulator_get_optional(dev, "vpcie12v");
592 if (IS_ERR(rockchip->vpcie12v)) {
593 if (PTR_ERR(rockchip->vpcie12v) != -ENODEV)
594 return PTR_ERR(rockchip->vpcie12v);
595 dev_info(dev, "no vpcie12v regulator found\n");
598 rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
599 if (IS_ERR(rockchip->vpcie3v3)) {
600 if (PTR_ERR(rockchip->vpcie3v3) != -ENODEV)
601 return PTR_ERR(rockchip->vpcie3v3);
602 dev_info(dev, "no vpcie3v3 regulator found\n");
605 rockchip->vpcie1v8 = devm_regulator_get(dev, "vpcie1v8");
606 if (IS_ERR(rockchip->vpcie1v8))
607 return PTR_ERR(rockchip->vpcie1v8);
609 rockchip->vpcie0v9 = devm_regulator_get(dev, "vpcie0v9");
610 if (IS_ERR(rockchip->vpcie0v9))
611 return PTR_ERR(rockchip->vpcie0v9);
616 static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
618 struct device *dev = rockchip->dev;
621 if (!IS_ERR(rockchip->vpcie12v)) {
622 err = regulator_enable(rockchip->vpcie12v);
624 dev_err(dev, "fail to enable vpcie12v regulator\n");
629 if (!IS_ERR(rockchip->vpcie3v3)) {
630 err = regulator_enable(rockchip->vpcie3v3);
632 dev_err(dev, "fail to enable vpcie3v3 regulator\n");
633 goto err_disable_12v;
637 err = regulator_enable(rockchip->vpcie1v8);
639 dev_err(dev, "fail to enable vpcie1v8 regulator\n");
640 goto err_disable_3v3;
643 err = regulator_enable(rockchip->vpcie0v9);
645 dev_err(dev, "fail to enable vpcie0v9 regulator\n");
646 goto err_disable_1v8;
652 regulator_disable(rockchip->vpcie1v8);
654 if (!IS_ERR(rockchip->vpcie3v3))
655 regulator_disable(rockchip->vpcie3v3);
657 if (!IS_ERR(rockchip->vpcie12v))
658 regulator_disable(rockchip->vpcie12v);
663 static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
665 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
666 (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
667 rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
670 rockchip_pcie_enable_bw_int(rockchip);
673 static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
674 irq_hw_number_t hwirq)
676 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
677 irq_set_chip_data(irq, domain->host_data);
682 static const struct irq_domain_ops intx_domain_ops = {
683 .map = rockchip_pcie_intx_map,
686 static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
688 struct device *dev = rockchip->dev;
689 struct device_node *intc = of_get_next_child(dev->of_node, NULL);
692 dev_err(dev, "missing child interrupt-controller node\n");
696 rockchip->irq_domain = irq_domain_add_linear(intc, PCI_NUM_INTX,
697 &intx_domain_ops, rockchip);
699 if (!rockchip->irq_domain) {
700 dev_err(dev, "failed to get a INTx IRQ domain\n");
707 static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
708 int region_no, int type, u8 num_pass_bits,
709 u32 lower_addr, u32 upper_addr)
716 if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
718 if (num_pass_bits + 1 < 8)
720 if (num_pass_bits > 63)
722 if (region_no == 0) {
723 if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
726 if (region_no != 0) {
727 if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
731 aw_offset = (region_no << OB_REG_SIZE_SHIFT);
733 ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
734 ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
735 ob_addr_1 = upper_addr;
736 ob_desc_0 = (1 << 23 | type);
738 rockchip_pcie_write(rockchip, ob_addr_0,
739 PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
740 rockchip_pcie_write(rockchip, ob_addr_1,
741 PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
742 rockchip_pcie_write(rockchip, ob_desc_0,
743 PCIE_CORE_OB_REGION_DESC0 + aw_offset);
744 rockchip_pcie_write(rockchip, 0,
745 PCIE_CORE_OB_REGION_DESC1 + aw_offset);
750 static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
751 int region_no, u8 num_pass_bits,
752 u32 lower_addr, u32 upper_addr)
758 if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
760 if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
762 if (num_pass_bits > 63)
765 aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
767 ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
768 ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
769 ib_addr_1 = upper_addr;
771 rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
772 rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
777 static int rockchip_pcie_cfg_atu(struct rockchip_pcie *rockchip)
779 struct device *dev = rockchip->dev;
780 struct pci_host_bridge *bridge = pci_host_bridge_from_priv(rockchip);
781 struct resource_entry *entry;
787 rockchip_pcie_cfg_configuration_accesses(rockchip,
788 AXI_WRAPPER_TYPE0_CFG);
789 entry = resource_list_first_type(&bridge->windows, IORESOURCE_MEM);
793 size = resource_size(entry->res);
794 pci_addr = entry->res->start - entry->offset;
795 rockchip->msg_bus_addr = pci_addr;
797 for (reg_no = 0; reg_no < (size >> 20); reg_no++) {
798 err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
799 AXI_WRAPPER_MEM_WRITE,
801 pci_addr + (reg_no << 20),
804 dev_err(dev, "program RC mem outbound ATU failed\n");
809 err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
811 dev_err(dev, "program RC mem inbound ATU failed\n");
815 entry = resource_list_first_type(&bridge->windows, IORESOURCE_IO);
819 /* store the register number offset to program RC io outbound ATU */
822 size = resource_size(entry->res);
823 pci_addr = entry->res->start - entry->offset;
825 for (reg_no = 0; reg_no < (size >> 20); reg_no++) {
826 err = rockchip_pcie_prog_ob_atu(rockchip,
828 AXI_WRAPPER_IO_WRITE,
830 pci_addr + (reg_no << 20),
833 dev_err(dev, "program RC io outbound ATU failed\n");
838 /* assign message regions */
839 rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1 + offset,
843 rockchip->msg_bus_addr += ((reg_no + offset) << 20);
847 static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
852 /* send PME_TURN_OFF message */
853 writel(0x0, rockchip->msg_region + PCIE_RC_SEND_PME_OFF);
855 /* read LTSSM and wait for falling into L2 link state */
856 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
857 value, PCIE_LINK_IS_L2(value), 20,
858 jiffies_to_usecs(5 * HZ));
860 dev_err(rockchip->dev, "PCIe link enter L2 timeout!\n");
867 static int rockchip_pcie_suspend_noirq(struct device *dev)
869 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
872 /* disable core and cli int since we don't need to ack PME_ACK */
873 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) |
874 PCIE_CLIENT_INT_CLI, PCIE_CLIENT_INT_MASK);
875 rockchip_pcie_write(rockchip, (u32)PCIE_CORE_INT, PCIE_CORE_INT_MASK);
877 ret = rockchip_pcie_wait_l2(rockchip);
879 rockchip_pcie_enable_interrupts(rockchip);
883 rockchip_pcie_deinit_phys(rockchip);
885 rockchip_pcie_disable_clocks(rockchip);
887 regulator_disable(rockchip->vpcie0v9);
892 static int rockchip_pcie_resume_noirq(struct device *dev)
894 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
897 err = regulator_enable(rockchip->vpcie0v9);
899 dev_err(dev, "fail to enable vpcie0v9 regulator\n");
903 err = rockchip_pcie_enable_clocks(rockchip);
905 goto err_disable_0v9;
907 err = rockchip_pcie_host_init_port(rockchip);
909 goto err_pcie_resume;
911 err = rockchip_pcie_cfg_atu(rockchip);
913 goto err_err_deinit_port;
915 /* Need this to enter L1 again */
916 rockchip_pcie_update_txcredit_mui(rockchip);
917 rockchip_pcie_enable_interrupts(rockchip);
922 rockchip_pcie_deinit_phys(rockchip);
924 rockchip_pcie_disable_clocks(rockchip);
926 regulator_disable(rockchip->vpcie0v9);
930 static int rockchip_pcie_probe(struct platform_device *pdev)
932 struct rockchip_pcie *rockchip;
933 struct device *dev = &pdev->dev;
934 struct pci_host_bridge *bridge;
940 bridge = devm_pci_alloc_host_bridge(dev, sizeof(*rockchip));
944 rockchip = pci_host_bridge_priv(bridge);
946 platform_set_drvdata(pdev, rockchip);
948 rockchip->is_rc = true;
950 err = rockchip_pcie_parse_host_dt(rockchip);
954 err = rockchip_pcie_enable_clocks(rockchip);
958 err = rockchip_pcie_set_vpcie(rockchip);
960 dev_err(dev, "failed to set vpcie regulator\n");
964 err = rockchip_pcie_host_init_port(rockchip);
968 err = rockchip_pcie_init_irq_domain(rockchip);
970 goto err_deinit_port;
972 err = rockchip_pcie_cfg_atu(rockchip);
974 goto err_remove_irq_domain;
976 rockchip->msg_region = devm_ioremap(dev, rockchip->msg_bus_addr, SZ_1M);
977 if (!rockchip->msg_region) {
979 goto err_remove_irq_domain;
982 bridge->sysdata = rockchip;
983 bridge->ops = &rockchip_pcie_ops;
985 err = rockchip_pcie_setup_irq(rockchip);
987 goto err_remove_irq_domain;
989 rockchip_pcie_enable_interrupts(rockchip);
991 err = pci_host_probe(bridge);
993 goto err_remove_irq_domain;
997 err_remove_irq_domain:
998 irq_domain_remove(rockchip->irq_domain);
1000 rockchip_pcie_deinit_phys(rockchip);
1002 if (!IS_ERR(rockchip->vpcie12v))
1003 regulator_disable(rockchip->vpcie12v);
1004 if (!IS_ERR(rockchip->vpcie3v3))
1005 regulator_disable(rockchip->vpcie3v3);
1006 regulator_disable(rockchip->vpcie1v8);
1007 regulator_disable(rockchip->vpcie0v9);
1009 rockchip_pcie_disable_clocks(rockchip);
1013 static int rockchip_pcie_remove(struct platform_device *pdev)
1015 struct device *dev = &pdev->dev;
1016 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1017 struct pci_host_bridge *bridge = pci_host_bridge_from_priv(rockchip);
1019 pci_stop_root_bus(bridge->bus);
1020 pci_remove_root_bus(bridge->bus);
1021 irq_domain_remove(rockchip->irq_domain);
1023 rockchip_pcie_deinit_phys(rockchip);
1025 rockchip_pcie_disable_clocks(rockchip);
1027 if (!IS_ERR(rockchip->vpcie12v))
1028 regulator_disable(rockchip->vpcie12v);
1029 if (!IS_ERR(rockchip->vpcie3v3))
1030 regulator_disable(rockchip->vpcie3v3);
1031 regulator_disable(rockchip->vpcie1v8);
1032 regulator_disable(rockchip->vpcie0v9);
1037 static const struct dev_pm_ops rockchip_pcie_pm_ops = {
1038 NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_pcie_suspend_noirq,
1039 rockchip_pcie_resume_noirq)
1042 static const struct of_device_id rockchip_pcie_of_match[] = {
1043 { .compatible = "rockchip,rk3399-pcie", },
1046 MODULE_DEVICE_TABLE(of, rockchip_pcie_of_match);
1048 static struct platform_driver rockchip_pcie_driver = {
1050 .name = "rockchip-pcie",
1051 .of_match_table = rockchip_pcie_of_match,
1052 .pm = &rockchip_pcie_pm_ops,
1054 .probe = rockchip_pcie_probe,
1055 .remove = rockchip_pcie_remove,
1057 module_platform_driver(rockchip_pcie_driver);
1059 MODULE_AUTHOR("Rockchip Inc");
1060 MODULE_DESCRIPTION("Rockchip AXI PCIe driver");
1061 MODULE_LICENSE("GPL v2");