1 // SPDX-License-Identifier: GPL-2.0+
5 * Driver for Alcor Micro AU6601 and AU6621 controllers
8 #include <linux/delay.h>
9 #include <linux/interrupt.h>
11 #include <linux/irq.h>
12 #include <linux/mfd/core.h>
13 #include <linux/module.h>
14 #include <linux/pci.h>
15 #include <linux/platform_device.h>
18 #include <linux/alcor_pci.h>
20 #define DRV_NAME_ALCOR_PCI "alcor_pci"
22 static DEFINE_IDA(alcor_pci_idr);
24 static struct mfd_cell alcor_pci_cells[] = {
26 .name = DRV_NAME_ALCOR_PCI_SDMMC,
29 .name = DRV_NAME_ALCOR_PCI_MS,
33 static const struct alcor_dev_cfg alcor_cfg = {
37 static const struct alcor_dev_cfg au6621_cfg = {
41 static const struct alcor_dev_cfg au6625_cfg = {
45 static const struct pci_device_id pci_ids[] = {
46 { PCI_DEVICE(PCI_ID_ALCOR_MICRO, PCI_ID_AU6601),
47 .driver_data = (kernel_ulong_t)&alcor_cfg },
48 { PCI_DEVICE(PCI_ID_ALCOR_MICRO, PCI_ID_AU6621),
49 .driver_data = (kernel_ulong_t)&au6621_cfg },
50 { PCI_DEVICE(PCI_ID_ALCOR_MICRO, PCI_ID_AU6625),
51 .driver_data = (kernel_ulong_t)&au6625_cfg },
54 MODULE_DEVICE_TABLE(pci, pci_ids);
56 void alcor_write8(struct alcor_pci_priv *priv, u8 val, unsigned int addr)
58 writeb(val, priv->iobase + addr);
60 EXPORT_SYMBOL_GPL(alcor_write8);
62 void alcor_write16(struct alcor_pci_priv *priv, u16 val, unsigned int addr)
64 writew(val, priv->iobase + addr);
66 EXPORT_SYMBOL_GPL(alcor_write16);
68 void alcor_write32(struct alcor_pci_priv *priv, u32 val, unsigned int addr)
70 writel(val, priv->iobase + addr);
72 EXPORT_SYMBOL_GPL(alcor_write32);
74 void alcor_write32be(struct alcor_pci_priv *priv, u32 val, unsigned int addr)
76 iowrite32be(val, priv->iobase + addr);
78 EXPORT_SYMBOL_GPL(alcor_write32be);
80 u8 alcor_read8(struct alcor_pci_priv *priv, unsigned int addr)
82 return readb(priv->iobase + addr);
84 EXPORT_SYMBOL_GPL(alcor_read8);
86 u32 alcor_read32(struct alcor_pci_priv *priv, unsigned int addr)
88 return readl(priv->iobase + addr);
90 EXPORT_SYMBOL_GPL(alcor_read32);
92 u32 alcor_read32be(struct alcor_pci_priv *priv, unsigned int addr)
94 return ioread32be(priv->iobase + addr);
96 EXPORT_SYMBOL_GPL(alcor_read32be);
98 static int alcor_pci_find_cap_offset(struct alcor_pci_priv *priv,
105 where = ALCOR_CAP_START_OFFSET;
106 pci_read_config_byte(pci, where, &val8);
112 pci_read_config_dword(pci, where, &val32);
113 if (val32 == 0xffffffff) {
114 dev_dbg(priv->dev, "find_cap_offset invalid value %x.\n",
119 if ((val32 & 0xff) == 0x10) {
120 dev_dbg(priv->dev, "pcie cap offset: %x\n", where);
124 if ((val32 & 0xff00) == 0x00) {
125 dev_dbg(priv->dev, "pci_find_cap_offset invalid value %x.\n",
129 where = (int)((val32 >> 8) & 0xff);
135 static void alcor_pci_init_check_aspm(struct alcor_pci_priv *priv)
141 priv->pdev_cap_off = alcor_pci_find_cap_offset(priv, priv->pdev);
143 * A device might be attached to root complex directly and
144 * priv->parent_pdev will be NULL. In this case we don't check its
145 * capability and disable ASPM completely.
147 if (priv->parent_pdev)
148 priv->parent_cap_off = alcor_pci_find_cap_offset(priv,
151 if ((priv->pdev_cap_off == 0) || (priv->parent_cap_off == 0)) {
152 dev_dbg(priv->dev, "pci_cap_off: %x, parent_cap_off: %x\n",
153 priv->pdev_cap_off, priv->parent_cap_off);
157 /* link capability */
159 where = priv->pdev_cap_off + ALCOR_PCIE_LINK_CAP_OFFSET;
160 pci_read_config_dword(pci, where, &val32);
161 priv->pdev_aspm_cap = (u8)(val32 >> 10) & 0x03;
163 pci = priv->parent_pdev;
164 where = priv->parent_cap_off + ALCOR_PCIE_LINK_CAP_OFFSET;
165 pci_read_config_dword(pci, where, &val32);
166 priv->parent_aspm_cap = (u8)(val32 >> 10) & 0x03;
168 if (priv->pdev_aspm_cap != priv->parent_aspm_cap) {
171 dev_dbg(priv->dev, "pdev_aspm_cap: %x, parent_aspm_cap: %x\n",
172 priv->pdev_aspm_cap, priv->parent_aspm_cap);
173 aspm_cap = priv->pdev_aspm_cap & priv->parent_aspm_cap;
174 priv->pdev_aspm_cap = aspm_cap;
175 priv->parent_aspm_cap = aspm_cap;
178 dev_dbg(priv->dev, "ext_config_dev_aspm: %x, pdev_aspm_cap: %x\n",
179 priv->ext_config_dev_aspm, priv->pdev_aspm_cap);
180 priv->ext_config_dev_aspm &= priv->pdev_aspm_cap;
183 static void alcor_pci_aspm_ctrl(struct alcor_pci_priv *priv, u8 aspm_enable)
190 if ((!priv->pdev_cap_off) || (!priv->parent_cap_off)) {
191 dev_dbg(priv->dev, "pci_cap_off: %x, parent_cap_off: %x\n",
192 priv->pdev_cap_off, priv->parent_cap_off);
196 if (!priv->pdev_aspm_cap)
201 aspm_ctrl = priv->ext_config_dev_aspm;
204 dev_dbg(priv->dev, "aspm_ctrl == 0\n");
209 for (i = 0; i < 2; i++) {
212 pci = priv->parent_pdev;
213 where = priv->parent_cap_off
214 + ALCOR_PCIE_LINK_CTRL_OFFSET;
217 where = priv->pdev_cap_off
218 + ALCOR_PCIE_LINK_CTRL_OFFSET;
221 pci_read_config_dword(pci, where, &val32);
223 val32 |= (aspm_ctrl & priv->pdev_aspm_cap);
224 pci_write_config_byte(pci, where, (u8)val32);
229 static inline void alcor_mask_sd_irqs(struct alcor_pci_priv *priv)
231 alcor_write32(priv, 0, AU6601_REG_INT_ENABLE);
234 static inline void alcor_unmask_sd_irqs(struct alcor_pci_priv *priv)
236 alcor_write32(priv, AU6601_INT_CMD_MASK | AU6601_INT_DATA_MASK |
237 AU6601_INT_CARD_INSERT | AU6601_INT_CARD_REMOVE |
238 AU6601_INT_OVER_CURRENT_ERR,
239 AU6601_REG_INT_ENABLE);
242 static inline void alcor_mask_ms_irqs(struct alcor_pci_priv *priv)
244 alcor_write32(priv, 0, AU6601_MS_INT_ENABLE);
247 static inline void alcor_unmask_ms_irqs(struct alcor_pci_priv *priv)
249 alcor_write32(priv, 0x3d00fa, AU6601_MS_INT_ENABLE);
252 static int alcor_pci_probe(struct pci_dev *pdev,
253 const struct pci_device_id *ent)
255 struct alcor_dev_cfg *cfg;
256 struct alcor_pci_priv *priv;
259 cfg = (void *)ent->driver_data;
261 ret = pcim_enable_device(pdev);
265 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
269 ret = ida_alloc(&alcor_pci_idr, GFP_KERNEL);
275 priv->parent_pdev = pdev->bus->self;
276 priv->dev = &pdev->dev;
278 priv->irq = pdev->irq;
280 ret = pci_request_regions(pdev, DRV_NAME_ALCOR_PCI);
282 dev_err(&pdev->dev, "Cannot request region\n");
287 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
288 dev_err(&pdev->dev, "BAR %d is not iomem. Aborting.\n", bar);
290 goto error_release_regions;
293 priv->iobase = pcim_iomap(pdev, bar, 0);
296 goto error_release_regions;
299 /* make sure irqs are disabled */
300 alcor_write32(priv, 0, AU6601_REG_INT_ENABLE);
301 alcor_write32(priv, 0, AU6601_MS_INT_ENABLE);
303 ret = dma_set_mask_and_coherent(priv->dev, AU6601_SDMA_MASK);
305 dev_err(priv->dev, "Failed to set DMA mask\n");
306 goto error_release_regions;
309 pci_set_master(pdev);
310 pci_set_drvdata(pdev, priv);
311 alcor_pci_init_check_aspm(priv);
313 for (i = 0; i < ARRAY_SIZE(alcor_pci_cells); i++) {
314 alcor_pci_cells[i].platform_data = priv;
315 alcor_pci_cells[i].pdata_size = sizeof(*priv);
317 ret = mfd_add_devices(&pdev->dev, priv->id, alcor_pci_cells,
318 ARRAY_SIZE(alcor_pci_cells), NULL, 0, NULL);
320 goto error_clear_drvdata;
322 alcor_pci_aspm_ctrl(priv, 0);
327 pci_clear_master(pdev);
328 pci_set_drvdata(pdev, NULL);
329 error_release_regions:
330 pci_release_regions(pdev);
332 ida_free(&alcor_pci_idr, priv->id);
336 static void alcor_pci_remove(struct pci_dev *pdev)
338 struct alcor_pci_priv *priv;
340 priv = pci_get_drvdata(pdev);
342 alcor_pci_aspm_ctrl(priv, 1);
344 mfd_remove_devices(&pdev->dev);
346 ida_free(&alcor_pci_idr, priv->id);
348 pci_release_regions(pdev);
349 pci_clear_master(pdev);
350 pci_set_drvdata(pdev, NULL);
353 #ifdef CONFIG_PM_SLEEP
354 static int alcor_suspend(struct device *dev)
356 struct alcor_pci_priv *priv = dev_get_drvdata(dev);
358 alcor_pci_aspm_ctrl(priv, 1);
362 static int alcor_resume(struct device *dev)
365 struct alcor_pci_priv *priv = dev_get_drvdata(dev);
367 alcor_pci_aspm_ctrl(priv, 0);
370 #endif /* CONFIG_PM_SLEEP */
372 static SIMPLE_DEV_PM_OPS(alcor_pci_pm_ops, alcor_suspend, alcor_resume);
374 static struct pci_driver alcor_driver = {
375 .name = DRV_NAME_ALCOR_PCI,
377 .probe = alcor_pci_probe,
378 .remove = alcor_pci_remove,
380 .pm = &alcor_pci_pm_ops
384 module_pci_driver(alcor_driver);
387 MODULE_DESCRIPTION("PCI driver for Alcor Micro AU6601 Secure Digital Host Controller Interface");
388 MODULE_LICENSE("GPL");